# Integrated Quad H-Bridge, Triple High-Side and EC Glass Driver with Embedded MCU and LIN for Mirror # **Thermal Addendum** # Introduction This thermal addendum is provided as a supplement to the MM908E622 technical data sheet. The addendum provides thermal performance information that may be critical in the design and development of system applications. All electrical, application and packaging information is provided in the data sheet. # **Package and Thermal Considerations** This MM908E622 is a dual die package. There are two heat sources in the package independently heating with P<sub>1</sub> and P<sub>2</sub>. This results in two junction temperatures, T<sub>J1</sub> and T<sub>J2</sub>, and a thermal resistance matrix with R<sub> $\theta$ JAmn</sub>. For m, n = 1, $R_{\theta JA11}$ is the thermal resistance from Junction 1 to the reference temperature while only heat source 1 is heating with $P_1$ . For m = 1, n = 2, $R_{\theta JA12}$ is the thermal resistance from Junction 1 to the reference temperature while heat source 2 is heating with $P_2$ . This applies to $R_{\theta J21}$ and $R_{\theta J22}$ , respectively. $$\begin{cases} T_{J1} \\ T_{J2} \end{cases} = \begin{bmatrix} R_{\theta JA11} & R_{\theta JA12} \\ R_{\theta JA21} & R_{\theta JA22} \end{bmatrix} \cdot \begin{cases} P_1 \\ P_2 \end{cases}$$ The stated values are solely for a thermal performance comparison of one package to another in a standardized environment. This methodology is not meant to and will not predict the performance of a package in an application-specific environment. Stated values were obtained by measurement and simulation according to the standards listed below. # **Standards** **Table 1. Thermal Performance Comparison** | Thermal<br>Resistance | 1 = Power Chip, 2 = Logic Chip [°C/W] | | | | |------------------------------------|---------------------------------------|------------------------------|-----------------|--| | | m = 1,<br>n = 1 | m = 1, n = 2<br>m = 2, n = 1 | m = 2,<br>n = 2 | | | R <sub>θJAmn</sub> (1)(2) | 23 | 20 | 24 | | | R <sub>θJB<i>mn</i></sub> (2)(3) | 9.0 | 6.0 | 10 | | | R <sub>θ</sub> JA <i>mn</i> (1)(4) | 52 | 47 | 52 | | | R <sub>0</sub> JCmn (5) | 1.0 | 0 | 2.0 | | # Notes: - Per JEDEC JESD51-2 at natural convection, still air condition. - 2s2p thermal test board per JEDEC JESD51-7and JESD51-5. - Per JEDEC JESD51-8, with the board temperature on the center trace near the power outputs. - Single layer thermal test board per JEDEC JESD51-3 and JESD51-5. - Thermal resistance between the die junction and the exposed pad, "infinite" heat sink attached to exposed pad. # 908E622ACDWB 54-TERMINAL SOICW-EP DWB SUFFIX 98ARL105910 54-TERMINAL SOICW-EP **Note** For package dimensions, refer to the 908E622 device datasheet. Figure 1. Thermal Land Pattern for Direct Thermal Attachment Per JEDEC JESD51-5 10.3 mm x 5.1 mm Exposed Pad Figure 2. Thermal Test Board # **Device on Thermal Test Board** Material: Single layer printed circuit board FR4, 1.6 mm thickness Cu traces, 0.07 mm thickness Outline: 80 mm x 100 mm board area, including edge connector for thermal testing Area A: Cu heat-spreading areas on board surface Ambient Conditions: Natural convection, still air **Table 2. Thermal Resistance Performance** | Thermal<br>Resistance | Area A (mm²) | 1 = Power Chip, 2 = Logic Chip (°C/W) | | | | |-----------------------|--------------|---------------------------------------|------------------------------|-----------------|--| | | | m = 1,<br>n = 1 | m = 1, n = 2<br>m = 2, n = 1 | m = 2,<br>n = 2 | | | $R_{\theta JAmn}$ | 0 | 53 | 48 | 53 | | | | 300 | 39 | 34 | 38 | | | | 600 | 35 | 30 | 34 | | | $R_{\theta JSmn}$ | 0 | 21 | 16 | 20 | | | | 300 | 15 | 11 | 15 | | | | 600 | 14 | 9.0 | 13 | | $R_{\theta JA}$ is the thermal resistance between die junction and ambient air. $R_{\theta JSmn}$ is the thermal resistance between die junction and the reference location on the board surface near a center lead of the package (see <u>Figure 2</u>) This device is a dual die package. Index m indicates the die that is heated. Index n refers to the number of the die where the junction temperature is sensed. Figure 3. Device on Thermal Test Board $R_{\theta JA}$ Figure 4. Transient Thermal Resistance $R_{\theta JA}$ (1.0 W Step Response) Device on Thermal Test Board Area A = 600 (mm²) ## How to Reach Us: Home Page: www.freescale.com support@freescale.com **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com **Europe, Middle East, and Africa:** Freescale Halbleiter Deutschland GmbH **Technical Information Center** Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com # Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. **Technical Information Center** 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should a Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, the Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2005. All rights reserved.