1024 Step Linear Scale **Digital De-emphasis Processing** # 2 ADC, 8 DAC, 96 kHz, 24-Bit $\Sigma$ - $\Delta$ Codecs # AD1839A #### **FEATURES** 5 V Stereo Audio System with 3.3 V Tolerant **Digital Interface** Supports up to 96 kHz Sample Rates 192 kHz Sample Rate Available on 1 DAC Supports 16-/20-/24-Bit Word Lengths Multibit $\Sigma$ - $\Delta$ Modulators with **Perfect Differential Linearity Restoration for Reduced Idle Tones and Noise Floor** Data Directed Scrambling DACs-Least Sensitive to Jitter Single-Ended Output ADCs: -95 dB THD + N, 105 dB SNR and **Dynamic Range** DACs: -92 dB THD + N, 108 dB SNR and **Dynamic Range** On-Chip Volume Controls per Channel with **DAC and ADC Software Controllable Clickless Mutes** Mode Clocks Power-Down Mode Plus Soft Power-Down Mode Flexible Serial Data Port with Right-Justified, LeftJustified, I<sup>2</sup>S Compatible, and DSP Serial Port Modes TDM Interface Mode Supports 8-In/8-Out Using a Single SHARC® SPORT 52-Lead MQFP Plastic Package APPLICATIONS DVD Video and Audio Players Supports 256 $\times$ f<sub>S</sub>, 512 $\times$ f<sub>S</sub>, and 768 $\times$ f<sub>S</sub> Master DVD Video and Audio Players Home Theater Systems Automotive Audio Systems Audio/Visual Receivers Digital Audio Effects Processors ### PRODUCT OVERVIEW The AD1839A is a high performance single-chip codec featuring three stereo DACs and one stereo ADC. Each DAC comprises a high performance digital interpolation filter, a multibit $\Sigma$ - $\Delta$ modulator featuring Analog Devices' patented technology, and a continuous-time voltage out (continued on page 11) ### FUNCTIONAL BLOCK DIAGRAM REV. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com Fax: 781/326-8703 © 2003 Analog Devices, Inc. All rights reserved. # AD1839A-SPECIFICATIONS #### **TEST CONDITIONS** Supply Voltages (AV $_{DD}$ , DV $_{DD}$ ) 5.0 V Ambient Temperature 25°C $\begin{array}{ll} \text{Input Clock} & 12.288 \text{ MHz} \ (256 \times f_S \text{ Mode}) \\ \text{DAC Input Signal} & 1.0078125 \text{ kHz}, 1.0 \text{ dBFS} \\ \text{ADC Input Signal} & 1.0078125 \text{ kHz}, 0 \text{ dBFS} \end{array}$ Input Sample Rate (f<sub>S</sub>) 48 kHz Measurement Bandwidth 20 Hz to 20 kHz Word Width24 BitsLoad Capacitance100 pFLoad Impedance $47 \text{ k}\Omega$ Performance of all channels is identical (exclusive of the Interchannel Gain Mismatch and Interchannel Phase Deviation specifications). | Parameter | Min | Тур | Max | Unit | |-------------------------------------------------------|--------|-----------------|--------|--------------| | ANALOG-TO-DIGITAL CONVERTERS | | | | | | ADC Resolution | | 24 | | Bits | | Dynamic Range (20 Hz to 20 kHz, -60 dB Input) | | | | | | No Filter | | 103 | | dB | | A-Weighted (48 kHz and 96 kHz) | 100 | 105 | | dB | | Total Harmonic Distortion + Noise (THD + N) | | | | | | 48 kHz | | <b>-95</b> | -88.5 | dB | | 96 kHz | | <del>-</del> 95 | -87.5 | dB | | Interchannel Isolation | | 100 | | dB | | Interchannel Gain Mismatch | | 0.025 | | dB | | Analog Inputs | | | | | | Differential Input Range (± Full Scale) | -2.828 | | +2.828 | V | | Common-Mode Input Voltage | | 2.25 | | V | | Input Impedance | | 4 | | kΩ | | Input Capacitance | | 15 | | pF | | $ m V_{REF}$ | | 2.25 | | V | | DC Accuracy | | | | | | Gain Error | | ±5 | | % | | Gain Drift | | 35 | | ppm/°C | | DIGITAL-TO-ANALOG CONVERTERS | | | | | | DAC Resolution | | 24 | | Bits | | Dynamic Range (20 Hz to 20 kHz, -60 dBFS Input) | | | | | | No Filter | 103 | 105 | | dB | | A-Weighted Filter (48 kHz and 96 kHz) | 105 | 108 | | dB | | Total Harmonic Distortion + Noise (48 kHz and 96 kHz) | | -92 | -90 | dB | | Interchannel Isolation | | 110 | | dB | | DC Accuracy | | | | | | Gain Error | | $\pm 4$ | | % | | Interchannel Gain Mismatch | | 0.025 | | dB | | Gain Drift | | 200 | | ppm/°C | | Interchannel Phase Deviation | | $\pm 0.1$ | | Degrees | | Volume Control Step Size (1023 Linear Steps) | | 0.098 | | % | | Volume Control Range (Max Attenuation) | | 60 | | dB | | Mute Attenuation | | -100 | | dB | | De-emphasis Gain Error | | $\pm 0.1$ | | dB | | Full-Scale Output Voltage at Each Pin (Single-Ended) | | 1.0 (2.8) | | Vrms (V p-p) | | Output Resistance at Each Pin | | 180 | | Ω | | Common-Mode Output Voltage | | 2.25 | | V | | ADC DECIMATION FILTER, 48 kHz* | | | | | | Pass Band | | 21.77 | | kHz | | Pass-Band Ripple | | ±0.01 | | dB | | Stop Band | | 26.23 | | kHz | | Stop-Band Attenuation | | 120 | | dB | | Group Delay | 1 | 910 | | 1 | -2- REV. 0 # **SPECIFICATIONS** (continued) | Parameter | Min | Typ | Max | Unit | |---------------------------------------------------------|---------------------|------------|-----------------------------|------| | ADC DECIMATION FILTER, 96 kHz* | | | | | | Pass Band | | 43.54 | | kHz | | Pass-Band Ripple | | $\pm 0.01$ | | dB | | Stop Band | | 52.46 | | kHz | | Stop-Band Attenuation | | 120 | | dB | | Group Delay | | 460 | | μs | | DAC INTERPOLATION FILTER, 48 kHz* | | | | | | Pass Band | | | 21.77 | kHz | | Pass-Band Ripple | | $\pm 0.01$ | | dB | | Stop Band | 28 | | | kHz | | Stop-Band Attenuation | 55 | | | dB | | Group Delay | | 340 | | μs | | DAC INTERPOLATION FILTER, 96 kHz* | | | | | | Pass Band | | | 43.54 | kHz | | Pass-Band Ripple | | $\pm 0.01$ | | dB | | Stop Band | 52 | | | kHz | | Stop-Band Attenuation | 55 | | | dB | | Group Delay | | 160 | | μs | | DAC INTERPOLATION FILTER, 192 kHz* | | | | | | Pass Band | | | 81.2 | kHz | | Pass-Band Ripple | | $\pm 0.06$ | | dB | | Stop Band | 97 | | | kHz | | Stop-Band Attenuation | 80 | | | dB | | Group Delay | | 110 | | μs | | DIGITAL I/O | | | | | | Input Voltage High | 2.4 | | | V | | Input Voltage Low | | | 0.8 | V | | Output Voltage High | ODV <sub>DD</sub> - | 0.4 | | V | | Output Voltage Low | | | 0.4 | V | | Leakage Current | | | $\pm 10$ | μA | | POWER SUPPLIES | | | | | | Supply Voltage (AV <sub>DD</sub> and DV <sub>DD</sub> ) | 4.5 | 5.0 | 5.5 | V | | Supply Voltage (ODV <sub>DD</sub> ) | 3.0 | | $\mathrm{DV}_{\mathrm{DD}}$ | V | | Supply Current I <sub>ANALOG</sub> | | 84 | 95 | mA | | Supply Current I <sub>ANALOG</sub> , Power-Down | | 55 | 67 | mA | | Supply Current I <sub>DIGITAL</sub> | | 64 | 74 | mA | | Supply Current I <sub>DIGITAL</sub> , Power-Down | | 1 | 4.5 | mA | | Dissipation | | | | | | Operation, Both Supplies | | 740 | | mW | | Operation, Analog Supply | | 420 | | mW | | Operation, Digital Supply | | 320 | | mW | | Power-Down, Both Supplies | | 280 | | mW | | Power Supply Rejection Ratio | | | | | | 1 kHz, 300 mV p-p Signal at Analog Supply Pins | | -70 | | dB | | 20 kHz, 300 mV p-p Signal at Analog Supply Pins | | -75 | | dB | <sup>\*</sup>Guaranteed by design. Specifications subject to change without notice. REV. 0 -3- # TIMING SPECIFICATIONS | Parameter | | Min | Max | Unit | Comments | |-------------------------------|--------------------------|------------------------|-----|------|-----------------------------| | MASTER CLC | OCK AND RESET | | | | | | t <sub>MH</sub> | MCLK High | 15 | | ns | | | t <sub>ML</sub> | MCLK Low | 15 | | ns | | | t <sub>PDR</sub> | PD/RST Low | 20 | | ns | | | SPI® PORT | | | | | | | t <sub>CCH</sub> | CCLK High | 40 | | ns | | | t <sub>CCL</sub> | CCLK Low | 40 | | ns | | | t <sub>CCP</sub> | CCLK Period | 80 | | ns | | | t <sub>CDS</sub> | CDATA Setup | 10 | | ns | To CCLK Rising | | t <sub>CDH</sub> | CDATA Hold | 10 | | ns | From CCLK Rising | | t <sub>CLS</sub> | CLATCH Setup | 10 | | ns | To CCLK Rising | | t <sub>CLH</sub> | CLATCH Hold | 10 | | ns | From CCLK Rising | | t <sub>COE</sub> | COUT Enable | 10 | 15 | ns | From CLATCH Falling | | t <sub>COD</sub> | COUT Delay | | 20 | ns | From CCLK Falling | | t <sub>COTS</sub> | COUT Three-State | | 25 | ns | From CLATCH Rising | | | | | | 110 | Trom CEATT CIT Rusing | | Normal Mod | PORT (48 kHz and 96 kHz) | | | | | | t <sub>DBH</sub> | DBCLK High | 60 | | ns | | | t <sub>DBL</sub> | DBCLK Ingh<br>DBCLK Low | 60 | | ns | | | $ m f_{DB}$ | DBCLK Frequency | $64 \times f_S$ | | 113 | | | | DLRCLK Setup | 10 | | ns | To DBCLK Rising | | ${ m t_{DLS}} \ { m t_{DLH}}$ | DLRCLK Hold | 10 | | ns | From DBCLK Rising | | t <sub>DDS</sub> | DSDATA Setup | 10 | | ns | To DBCLK Rising | | t <sub>DDH</sub> | DSDATA Hold | 10 | | ns | From DBCLK Rising | | | 56 Modes (Slave) | 10 | | 113 | Tiom DBCER Rising | | t <sub>DBH</sub> | DBCLK High | 15 | | ns | | | t <sub>DBL</sub> | DBCLK Low | 15 | | ns | | | $f_{DB}$ | DBCLK Frequency | $256 \times f_{\rm S}$ | | 113 | | | t <sub>DLS</sub> | DLRCLK Setup | 10 | | ns | To DBCLK Rising | | t <sub>DLH</sub> | DLRCLK Hold | 10 | | ns | From DBCLK Rising | | t <sub>DDS</sub> | DSDATA Setup | 10 | | ns | To DBCLK Rising | | t <sub>DDH</sub> | DSDATA Hold | 10 | | ns | From DBCLK Rising | | | | 10 | | 110 | Trom DD CERT Rusing | | Normal Mod | PORT (48 kHz and 96 kHz) | | | | | | t <sub>ABD</sub> | ABCLK Delay | | 25 | ns | From MCLK Rising Edge | | t <sub>ALD</sub> | ALRCLK Delay | | 5 | ns | From ABCLK Falling Edge | | t <sub>ABDD</sub> | ASDATA Delay | | 10 | ns | From ABCLK Falling Edge | | Normal Mod | | | 10 | 110 | Trom Tib Object Luming Euge | | $t_{ m ABH}$ | ABCLK High | 60 | | ns | | | $t_{ m ABL}$ | ABCLK Low | 60 | | ns | | | $f_{AB}$ | ABCLK Frequency | $64 \times f_S$ | | | | | t <sub>ALS</sub> | ALRCLK Setup | 5 | | ns | To ABCLK Rising | | t <sub>ALH</sub> | ALRCLK Hold | 15 | | ns | From ABCLK Rising | | t <sub>ABDD</sub> | ASDATA Delay | | 15 | ns | From ABCLK Falling Edge | | | 56 Mode (Master) | | | | | | t <sub>PABD</sub> | ABCLK Delay | | 40 | ns | From MCLK Rising Edge | | t <sub>PALD</sub> | LRCLK Delay | | 5 | ns | From ABCLK Falling Edge | | t <sub>PABDD</sub> | ASDATA Delay | | 10 | ns | From ABCLK Falling Edge | -4- REV. 0 | Parameter | Min | Max | Unit | Comments | | |----------------------------|-----------------------------|------------------|------|----------|----------------------| | TDM256 MODE | (Master, 48 kHz and 96 kHz) | | | | | | $t_{TBD}$ | BCLK Delay | | 40 | ns | From MCLK Rising | | $t_{FSD}$ | FSTDM Delay | | 5 | ns | From BCLK Rising | | $t_{\mathrm{TABDD}}$ | ASDATA Delay | | 10 | ns | From BCLK Rising | | $t_{\mathrm{TDDS}}$ | DSDATA1 Setup | 15 | | ns | To BCLK Falling | | $t_{TDDH}$ | DSDATA1 Hold | 15 | | ns | From BCLK Falling | | TDM256 MODE | (Slave, 48 kHz and 96 kHz) | | | | | | $\mathrm{f}_{\mathrm{AB}}$ | BCLK Frequency | $256 \times f_S$ | | | | | t <sub>TBCH</sub> | BCLK High | 17 | | ns | | | t <sub>TBCL</sub> | BCLK Low | 17 | | ns | | | t <sub>TFS</sub> | FSTDM Setup | 10 | | ns | To BCLK Falling | | t <sub>TFH</sub> | FSTDM Hold | 10 | | ns | From BCLK Falling | | $t_{\mathrm{TBDD}}$ | ASDATA Delay | | 15 | ns | From BCLK Rising | | t <sub>TDDS</sub> | DSDATA1 Setup | 15 | | ns | To BCLK Falling | | t <sub>TDDH</sub> | DSDATA1 Hold | 15 | | ns | From BCLK Falling | | TDM512 MODE | (Master, 48 kHz) | | | | | | $t_{ m TBD}$ | BCLK Delay | | 40 | ns | From MCLK Rising | | t <sub>FSD</sub> | FSTDM Delay | | 5 | ns | From BCLK Rising | | t <sub>TARDD</sub> | ASDATA Delay | | 10 | ns | From BCLK Rising | | t <sub>TDDS</sub> | DSDATA1 Setup | 15 | | ns | To BCLK Falling | | t <sub>TDDH</sub> | DSDATA1 Hold | 15 | | ns | From BCLK Falling | | TDM512 MODE | (Slave, 48 kHz) | | | | | | $f_{AB}$ | BCLK Frequency | $512 \times f_S$ | | | | | t <sub>TBCH</sub> | BCLK High | 17 | | ns | | | t <sub>TBCL</sub> | BCLK Low | 17 | | ns | | | t <sub>TFS</sub> | FSTDM Setup | 10 | | ns | To BCLK Falling | | t <sub>TFH</sub> | FSTDM Hold | 10 | | ns | From BCLK Falling | | t <sub>TBDD</sub> | ASDATA Delay | 15 | | ns | From BCLK Rising | | t <sub>TDDS</sub> | DSDATA1 Setup | 15 | | ns | To BCLK Falling | | t <sub>TDDH</sub> | DSDATA1 Hold | 15 | | ns | From BCLK Falling | | AUXILIARY INT | TERFACE (48 kHz and 96 kHz) | | | | | | $t_{AXDS}$ | AAUXDATA Setup | 10 | | ns | To AUXBCLK Rising | | t <sub>AXDH</sub> | AAUXDATA Hold | 10 | | ns | From AUXBCLK Rising | | t <sub>DXD</sub> | DAUXDATA Delay | 20 | | ns | From AUXBCLK Falling | | $f_{ABP}$ | AUXBCLK Frequency | $64 \times f_S$ | | | | | Slave Mode | 1 0 | | | | | | $t_{AXBH}$ | AUXBCLK High | 15 | | ns | | | $t_{AXBL}$ | AUXBCLK Low | 15 | | ns | | | $t_{AXLS}$ | AUXLRCLK Setup | 10 | | ns | To AUXBCLK Rising | | $t_{AXLH}$ | AUXLRCLK Hold | 10 | | ns | From AUXBCLK Rising | | Master Mode | | | | | | | $t_{AUXBCLK}$ | AUXBCLK Delay | 20 | | ns | From MCLK Rising | | t <sub>AUXLRCLK</sub> | AUXLRCLK Delay | 15 | | ns | From AUXBCLK Falling | Specifications subject to change without notice. Figure 1. MCLK and $\overline{PD}/\overline{RST}$ Timing REV. 0 -5- #### **ABSOLUTE MAXIMUM RATINGS\*** $(T_A = 25^{\circ}C, \text{ unless otherwise noted.})$ \*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **TEMPERATURE RANGE** | Parameter | Min | Typ | Max | Unit | |---------------------------|-----|-----|------|------| | Specifications Guaranteed | | 25 | | °C | | Functionality Guaranteed | -40 | | +85 | °C | | Storage | -65 | | +150 | °C | #### **ORDERING GUIDE** | Model | Temperature | Package | Package | | | |----------------|----------------|--------------|---------|--|--| | | Range | Description | Option | | | | AD1839AAS | -40°C to +85°C | 52-Lead MQFP | S-52 | | | | AD1839AAS-REEL | -40°C to +85°C | 52-Lead MQFP | S-52 | | | #### CAUTION \_ ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD1839A features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. -6- REV. 0 ### PIN CONFIGURATION #### PIN FUNCTION DESCRIPTIONS | Pin Number | Mnemonic | Input/<br>Output | Description | |-----------------------|----------------------------------------------|------------------|------------------------------------------------------------------| | 1, 39 | DVDD | | Digital Power Supply. Connect to digital 5 V supply. | | 2 | CLATCH | I | Latch Input for Control Data. | | 3 | CIN | I | Serial Control Input. | | 4 | $\overline{\text{PD}}/\overline{\text{RST}}$ | I | Power-Down/Reset. | | 5, 10, 16, 24, 30, 34 | AGND | | Analog Ground. | | 6, 8, 12, 14, 25, | NC | | Not Connected. | | 27, 31–33 | | | | | 7, 13, 26 | OUTLx | O | DACx Right Channel Negative Output. | | 9, 15, 28 | OUTRx | O | DACx Right Channel Positive Output. | | 11, 19, 29 | AVDD | | Analog Power Supply. Connect to analog 5 V supply. | | 17 | FILTD | | Filter Capacitor Connection. Recommended 10 μF/100 nF. | | 18 | FILTR | | Reference Filter Capacitor Connection. Recommended 10 μF/100 nF. | | 20 | ADCLN | I | ADC Left Channel Negative Input. | | 21 | ADCLP | I | ADC Left Channel Positive Input. | | 22 | ADCRN | I | ADC Right Channel Negative Input. | | 23 | ADCRP | I | ADC Right Channel Positive Input. | | 35 | $\overline{M}/S$ | I | ADC Master/Slave Select. | | 36 | DAUXDATA | O | Auxiliary DAC Output Data. | | 37 | DLRCLK | I/O | DAC LR Clock. | | 38 | DBCLK | I/O | DAC Bit Clock. | | 40, 52 | DGND | | Digital Ground. | | 41–43 | DSDATAx | I | DACx Input Data (Left and Right Channels). | | 44 | AAUXDATA3 | I | Auxiliary ADC3 Digital Input. | | 45 | ABCLK | I/O | ADC Bit Clock. | | 46 | ARLCLK | I/O | ADC LR Clock. | | 47 | MCLK | I | Master Clock Input. | | 48 | ODVDD | | Digital Output Driver Power Supply. | | 49 | ASDATA | O | ADC Serial Data Output. | | 50 | COUT | O | Output for Control Data. | | 51 | CCLK | I | Control Clock Input for Control Data. | REV. 0 -7- # **AD1839A-Typical Performance Characteristics** TPC 1. ADC Composite Filter Response TPC 2. ADC High-Pass Filter Response, $f_S = 48 \text{ kHz}$ TPC 3. ADC Composite Filter Response (Pass-Band Section) TPC 4. ADC High-Pass Filter Response, $f_S = 96 \text{ kHz}$ TPC 5. DAC Composite Filter Response, $f_S = 48 \text{ kHz}$ TPC 6. DAC Composite Filter Response, $f_S = 96 \text{ kHz}$ -8- REV. 0 # **Typical Performance Characteristics—AD1839A** TPC 7. DAC Composite Filter Response, $f_S = 192 \text{ kHz}$ TPC 8. DAC Composite Filter Response, $f_S = 48 \text{ kHz}$ (Pass-Band Section) TPC 9. DAC Composite Filter Response, $f_S = 96 \text{ kHz}$ (Pass-Band Section) TPC 10. DAC Composite Filter Response, $f_S = 192 \text{ kHz}$ (Pass-Band Section) REV. 0 -9- #### **DEFINITIONS** ### Dynamic Range The ratio of a full-scale input signal to the integrated input noise in the pass band (20 Hz to 20 kHz), expressed in decibels. Dynamic range is measured with a -60 dB input signal and is equal to (S/[THD+N]) + 60 dB. Note that spurious harmonics are below the noise with a -60 dB input, so the noise level establishes the dynamic range. The dynamic range is specified with and without an A-weight filter applied. #### Signal to (Total Harmonic Distortion + Noise)[S/(THD + N)] The ratio of the root-mean-square (rms) value of the fundamental input signal to the rms sum of all other spectral components in the pass band, expressed in decibels. #### **Pass Band** The region of the frequency spectrum unaffected by the attenuation of the digital decimator's filter. #### Pass-Band Ripple The peak-to-peak variation in amplitude response from equal-amplitude input signal frequencies within the pass band, expressed in decibels. #### Stop Band The region of the frequency spectrum attenuated by the digital decimator's filter to the degree specified by stop-band attenuation. #### Gain Error With identical near full-scale inputs, the ratio of actual output to expected output, expressed as a percentage. #### **Interchannel Gain Mismatch** With identical near full-scale inputs, the ratio of outputs of the two stereo channels, expressed in decibels. #### Gain Drift Change in response to a near full-scale input with a change in temperature, expressed as parts-per-million (ppm) per °C. #### Crosstalk (EIAJ Method) Ratio of response on one channel with a grounded input to a full-scale 1 kHz sine wave input on the other channel, expressed in decibels. #### **Power Supply Rejection** With no analog input, signal present at the output when a 300 mV p-p signal is applied to the power supply pins, expressed in decibels of full scale. #### **Group Delay** Intuitively, the time interval required for an input pulse to appear at the converter's output, expressed in microseconds. More precisely, the derivative of radian phase with respect to the radian frequency at a given frequency. #### **Group Delay Variation** The difference in group delays at different input frequencies. Specified as the difference between the largest and the smallest group delays in the pass band, expressed in microseconds. #### **GLOSSARY** ADC—Analog-to-Digital Converter. DAC—Digital-to-Analog Converter. DSP—Digital Signal Processor. IMCLK—Internal Master Clock Signal Used to Clock the ADC and DAC Engines. MCLK—External Master Clock Signal Applied to the AD1839A. -10- REV. 0 (continued from page 1) analog section. Each DAC has independent volume control and clickless mute functions. The ADC comprises two 24-bit conversion channels with multibit $\Sigma\text{-}\Delta$ modulators and decimation filters. The AD1839A also contains an on-chip reference with a nominal value of 2.25 V. The AD1839A contains a flexible serial interface that allows for glueless connection to a variety of DSP chips, AES/EBU receivers, and sample rate converters. The AD1839A can be configured in left-justified, right-justified, I²S, or DSP compatible serial modes. Control of the AD1839A is achieved by means of an SPI compatible serial port. While the AD1839A can be operated from a single 5 V supply, it also features a separate supply pin for its digital interface that allows the device to be interfaced to other devices using 3.3 V power supplies. The AD1839A is available in a 52-lead MQFP package and is specified for the industrial temperature range of -40°C to +85°C. # FUNCTIONAL OVERVIEW ADCs There are two ADC channels in the AD1839A, configured as a stereo pair. Each ADC has fully differential inputs. The ADC section can operate at a sample rate of up to 96 kHz. The ADCs include on-board digital decimation filters with 120 dB stopband attenuation and linear phase response, operating at an oversampling ratio of 128 (for 48 kHz operation) or 64 (for 96 kHz operation). ADC peak level information for each ADC may be read from the ADC Peak 0 and ADC Peak 1 registers. The data is supplied as a 6-bit word with a maximum range of 0 dB to -63 dB and a resolution of 1 dB. The registers will hold peak information until read; after reading, the registers are reset so that new peak information can be acquired. Refer to the register description for details of the format. The two ADC channels have a common serial bit clock and a left-right framing clock. The clock signals are all synchronous with the sample rate. The ADC digital pins, ABCLK and ALRCLK, can be set to operate as inputs or outputs by connecting the $\overline{M}/S$ pin to $ODV_{DD}$ or DGND, respectively. When the pins are set as outputs, the AD1839A will generate the timing signals. When the pins are set as inputs, the timing must be generated by the external audio controller. #### **DACs** The AD1839A has six DAC channels arranged as three independent stereo pairs, with six single-ended analog outputs. Each channel has its own independently programmable attenuator, adjustable in 1024 linear steps. Digital inputs are supplied through three serial data input pins (one for each stereo pair) and a common frame (DLRCLK) and bit (DBCLK) clock. Alternatively, one of the packed data modes can be used to access all six channels on a single TDM data pin. A stereo replicate feature is included where the DAC data sent to the first DAC pair is also sent to the other DACs in the part. The AD1839A can accept DAC data at a sample rate of 192 kHz on DAC 1 only. The stereo replicate feature can then be used to copy the audio data to the other DACs. Each of the output pins sits at a dc level of $V_{REF}$ and swings $\pm 1.4~V$ for a 0 dB digital input signal. A single op amp third order external low-pass filter is recommended to remove high frequency noise present on the output pins. Note that the use of op amps with low slew rate or low bandwidth may cause high frequency noise and tones to fold down into the audio band; care should be exercised in selecting these components. The FILTD pin should be connected to an external grounded capacitor. This pin is used to reduce the noise of the internal DAC bias circuitry, thereby reducing the DAC output noise. In some cases, this capacitor may be eliminated with little effect on performance. #### DAC and ADC Coding The DAC and ADC output data stream is in a twos complement encoded format. The word width can be selected from 16-bit, 20-bit, or 24-bit. The coding scheme is detailed in Table I. Table I. Coding Scheme | Code | Level | |-----------|---------------| | 011111111 | +FS | | 000000000 | 0 (Ref Level) | | 100000000 | -FS | #### **Clock Signals** The DAC and ADC engines in the AD1839A are designed to operate from a 24.576 MHz internal master clock (IMCLK). This clock is used to generate 48 kHz and 96 kHz sampling on the ADC and 48 kHz, 96 kHz, and 192 kHz on the DAC, although the 192 kHz option is available only on one DAC pair. The stereo replicate feature can be used to copy this DAC data to the other DACs if required. To facilitate the use of the different MCLK values, the AD1839A provides a clock scaling feature. The MCLK scaler can be programmed via the SPI port to scale the MCLK by a factor of 1 (passthrough), 2 (doubling), or 2/3. The default setting of the MCLK scaler is 2, which will generate 48 kHz sampling from a 12.288 MHz MCLK. Additional sample rates can be achieved by changing the MCLK value. For example, the CD standard sampling frequency of 44.1 kHz can be achieved using an 11.2896 kHz MCLK. Figure 2 shows the internal configuration of the clock scaler and converter engines. To maintain the highest performance possible, the clock jitter of the master clock signal should be limited to less than 300 ps rms, measured using the edge-to-edge technique. Even at these levels, extra noise or tones may appear in the DAC outputs if the jitter spectrum contains large spectral peaks. It is highly recommended that the master clock be generated by an independent crystal oscillator. In addition, it is especially important that the clock signal not be passed through an FPGA or other large digital chip before being applied to the AD1839A. In most cases, this will induce clock jitter due to the fact that the clock signal is sharing common power and ground connections with unrelated digital output signals. REV. 0 –11– Figure 2. Modulator Clocking Scheme Figure 3. Format of SPI Timing ### **RESET and Power-Down** PD/RST will power down the chip and set the control registers to their default settings. After PD/RST is deasserted, an initialization routine will run inside the AD1839A to clear all memories to zero. This initialization lasts approximately 20 LRCLK intervals. During this time, it is recommended that no SPI writes occur. #### Power Supply and Voltage Reference The AD1839A is designed for 5 V supplies. Separate power supply pins are provided for the analog and digital sections. These pins should be bypassed with 100 nF ceramic chip capacitors, as close to the pins as possible, to minimize noise pickup. A bulk aluminum electrolytic capacitor of at least 22 $\mu F$ should also be provided on the same PC board as the codec. For critical applications, improved performance will be obtained with separate supplies for the analog and digital sections. If this is not possible, it is recommended that the analog and digital supplies be isolated by means of two ferrite beads in series with the bypass capacitor of each supply. It is important that the analog supply be as clean as possible. The internal voltage reference is brought out on the FILTR pin and should be bypassed as close as possible to the chip, with a parallel combination of 10 $\mu$ F and 100 nF. The reference voltage may be used to bias external op amps to the common-mode voltage of the analog input and output signal pins. The current drawn from the $V_{REF}$ pin should be limited to less than 50 $\mu$ A. #### **Serial Control Port** The AD1839A has an SPI compatible control port to permit programming the internal control registers for the ADCs and DACs and for reading the ADC signal levels from the internal peak detectors. The SPI control port is a 4-wire serial control port. The format is similar to the Motorola SPI format except the input data-word is 16 bits wide. The maximum serial bit clock frequency is 12.5 MHz and may be completely asynchronous to the sample rate of the ADCs and DACs. Figure 3 shows the format of the SPI signal. #### Serial Data Ports—Data Format The ADC serial data output mode defaults to the popular I<sup>2</sup>S format, where the data is delayed by 1 BCLK interval from the edge of the LRCLK. By changing Bits 6 to 8 in ADC Control Register 2, the serial mode can be changed to right-justified (RJ), left-justified DSP (DSP), or left-justified (LJ). In the RJ mode, it is necessary to set Bits 4 and 5 to define the width of the data-word. -12- REV. 0 The DAC serial data input mode defaults to I<sup>2</sup>S. By changing Bits 5, 6, and 7 in DAC Control Register 1, the mode can be changed to RJ, DSP, LJ, or Packed Mode 256. The word width defaults to 24 bits but can be changed by reprogramming Bits 3 and 4 in DAC Control Register 1. #### Packed Modes The AD1839A has a packed mode that allows a DSP or other controller to write to all DACs and read all ADCs using one input data pin and one output data pin. Packed Mode 256 refers to the number of BCLKs in each frame. The LRCLK is low while data from a left channel DAC or ADC is on the data pin, and high while data from a right channel DAC or ADC is on the data pin. DAC data is applied on the DSDATA1 pin, and ADC data is available on the ASDATA pin. Figures 7 to 10 show the timing for the packed mode. Packed mode is available for 48 kHz and 96 kHz. #### Auxiliary (TDM) Mode A special auxiliary mode is provided to allow three external stereo ADCs and one external stereo DAC to be interfaced to the AD1839A to provide 8-in/8-out operation. In addition, this mode supports glueless interface to a single SHARC DSP serial port, allowing a SHARC DSP to access all eight channels of analog I/O. In this special mode, many pins are redefined; see Table II for a list of redefined pins. The auxiliary and TDM interfaces are independently configurable to operate as masters or slaves. When the auxiliary interface is set as a master, by programming the Aux Mode Bit in ADC Control Register 2, the AUXLRCLK and AUXBCLK are generated by the AD1839A. When the auxiliary interface is set as a slave, the AUXLRCLK and AUXBCLK need to be generated by an external ADC as shown in Figure 13. The TDM interface can be set to operate as a master or slave by connecting the M/S pin to DGND or ODV<sub>DD</sub>, respectively. In master mode, the FSTDM and BCLK signals are outputs and are generated by the AD1839A. In slave mode, the FSTDM and BCLK are inputs and should be generated by the SHARC. Both 48 kHz and 96 kHz operations are available (based on a 12.288 MHz or 24.576 MHz MCLK) in this mode. 1. DSP MODE DOES NOT IDENTIFY CHANNEL. - 2. LRCLK NORMALLY OPERATES AT $f_{\text{S}}$ except for DSP mode, which is 2 $\times$ $f_{\text{S}}.$ - 3. BCLK FREQUENCY IS NORMALLY 64 × LRCLK BUT MAY BE OPERATED IN BURST MODE. Figure 4. Stereo Serial Modes REV. 0 –13– Figure 5. ADC Serial Mode Timing Figure 6. DAC Serial Mode Timing -14- REV. 0 Figure 7. ADC Packed Mode 256 Figure 8. DAC Packed Mode 256 Figure 9. ADC Packed Mode Timing Figure 10. DAC Packed Mode Timing REV. 0 -15- Table II. Pin Function Changes in Auxiliary Mode | Pin Name | I <sup>2</sup> S Mode | Aux Mode | |---------------------------|-----------------------------------------|-------------------------------------------------------------| | ASDATA (O) | I <sup>2</sup> S Data Out, Internal ADC | TDM Data Out to SHARC. | | DSDATA1 (I) | I <sup>2</sup> S Data In, Internal DAC1 | TDM Data In from SHARC. | | DSDATA2 (I)/AAUXDATA1 (I) | I <sup>2</sup> S Data In, Internal DAC2 | AUX-I <sup>2</sup> S Data In 1 (from external ADC). | | DSDATA3 (I)/AAUXDATA2 (I) | I <sup>2</sup> S Data In, Internal DAC3 | AUX-I <sup>2</sup> S Data In 2 (from external ADC). | | AAUXDATA3 (I) | Not Connected | AUX-I <sup>2</sup> S Data In 3 (from external ADC). | | ALRCLK (O) | LRCLK for ADC | TDM Frame Sync Out to SHARC (FSTDM). | | ABCLK (O) | BCLK for ADC | TDM BCLK Out to SHARC. | | DLRCLK (I)/AUXLRCLK(I/O) | LRCLK In/Out Internal DACs | AUX LRCLK In/Out. Driven by external LRCLK | | | | from ADC in slave mode. In master mode, driven by MCLK/512. | | DBCLK (I)/AUXBCLK(I/O) | BCLK In/Out Internal DACs | AUX BCLK In/Out. Driven by external BCLK from | | , , , | | ADC in slave mode. In master mode, driven by | | | | MCLK/8. | | DAUXDATA(O) | Not Connected | AUX-I <sup>2</sup> S Data Out (to Ext. DAC). | AUX BCLK FREQUENCY IS 64 $\times$ FRAME RATE; TDM BCLK FREQUENCY IS 256 $\times$ FRAME RATE. Figure 11. Aux Mode Timing -16- REV. 0 Figure 12. Aux Mode Connection (Master Mode) to SHARC Figure 13. Aux Mode Connection (Slave Mode) to SHARC REV. 0 -17- #### **CONTROL/STATUS REGISTERS** The AD1839A has 13 control registers, 11 of which are used to set the operating mode of the part. The other two registers, ADC Peak 0 and ADC Peak 1, are read-only and should not be programmed. Each of the registers is 10 bits wide with the exception of the ADC peak reading registers which are six bits wide. Writing to a control register requires a 16-bit data frame to be transmitted. Bits 15 to 12 are the address bits of the required register. Bit 11 is a read/write bit. Bit 10 is reserved and should always be programmed to 0. Bits 9 to 0 contain the 10-bit value that is to be written to the register or, in the case of a read operation, the 10-bit register contents. Figure 3 shows the format of the SPI read and write operation. #### **DAC Control Registers** The AD1839A register map has eight registers that are used to control the functionality of the DAC section of the part. The function of the bits in these registers is discussed below. #### Sample Rate These bits control the sample rate of the DACs. Based on a 24.576 MHz IMCLK, sample rates of 48 kHz, 96 kHz, and 192 kHz are available. The MCLK scaling bits in ADC Control 3 should be programmed appropriately, based on the master clock frequency. #### Power-Down/Reset This bit controls the power-down status of the DAC section. By default, normal mode is selected, but by setting this bit, the digital section of the DAC stage can be put into a low power mode, thus reducing the digital current. The analog output section of the DAC stage is not powered down. #### **DAC Data-Word Width** These two bits set the word width of the DAC data. Compact Disc (CD) compatibility may require 16 bits, but many modern digital audio formats require 24-bit sample resolution. #### **DAC Data Format** The AD1839A serial data interface can be configured to be compatible with a choice of popular interface formats, including I<sup>2</sup>S, LJ, RJ, or DSP modes. Details on these interface modes are provided in the Serial Data Port section. ### De-emphasis The AD1839A provides built-in de-emphasis filtering for the three standard sample rates of 32.0 kHz, 44.1 kHz, and 48 kHz. #### **Mute DAC** Each of the six DACs in the AD1839A has its own independent mute control. Setting the appropriate bit will mute the DAC output. The AD1839A uses a clickless mute function that attenuates the output to approximately –100 dB over a number of cycles. #### Stereo Replicate Setting this bit copies the digital data sent to the stereo pair DAC1 to the three other stereo DACs in the system. This allows all three stereo DACs to be driven by one digital data stream. Note that in this mode, DAC data sent to the other DACs is ignored. #### DAC Volume Control Each DAC in the AD1839A has its own independent volume control. The volume of each DAC can be adjusted in 1024 linear steps by programming the appropriate register. The default value for this register is 1023, which provides no attenuation, i.e., full volume. ### ADC Control Registers The AD1839A register map has five registers that are used to control the functionality and read the status of the ADCs. The function of the bits in each of these registers is discussed below. #### **ADC Peak Level** These two registers store the peak ADC result from each channel when the ADC peak readback function is enabled. The peak result is stored as a 6-bit number from 0 dB to -63 dB in 1 dB steps. The value contained in the register is reset once it has been read, allowing for continuous level adjustment as required. Note that the ADC peak level registers use the six most significant bits in the register to store the results. #### Sample Rate This bit controls the sample rate of the ADCs. Based on a 24.576 MHz IMCLK, sample rates of 48 kHz and 96 kHz are available. The MCLK scaling bits in ADC Control 3 should be programmed appropriately, based on the master clock frequency. #### ADC Power-Down This bit controls the power-down status of the ADC section and operates in a manner similar to the DAC power-down. #### High-Pass Filter The ADC signal path has a digital high-pass filter. Enabling this filter will remove the effect of any dc offset in the analog input signal from the digital output codes. #### **ADC Data-Word Width** These two bits set the word width of the ADC data. #### **ADC Data Format** The AD1839A serial data interface can be configured to be compatible with a choice of popular interface formats, including I<sup>2</sup>S, LJ, RJ, or DSP modes. #### Master/Slave Auxiliary Mode When the AD1839A is operating in the auxiliary mode, the auxiliary ADC control pins, AUXBCLK and AUXLRCLK, which connect to the external ADCs, can be set to operate as a master or slave. If the pins are set in slave mode, one of the external ADCs should provide the LRCLK and BCLK signals. #### **ADC Peak Readback** Setting this bit enables ADC peak reading. See the ADCs section for more information. -18- REV. 0 Table III. Control Register Map | Register<br>Address | Register<br>Name | Description | Type | Width | Reset<br>Setting (Hex) | |---------------------|------------------|--------------------|------------------|-------|------------------------| | 0000 | DACCTRL1 | DAC Control 1 | R/W | 10 | 000 | | 0001 | DACCTRL2 | DAC Control 2 | $R/\overline{W}$ | 10 | 000 | | 0010 | DACVOL1 | DAC Volume-Left 1 | $R/\overline{W}$ | 10 | 3FF | | 0011 | DACVOL2 | DAC Volume-Right 1 | $R/\overline{W}$ | 10 | 3FF | | 0100 | DACVOL3 | DAC Volume–Left 2 | $R/\overline{W}$ | 10 | 3FF | | 0101 | DACVOL4 | DAC Volume–Right 2 | $R/\overline{W}$ | 10 | 3FF | | 0110 | DACVOL5 | DAC Volume–Left 3 | $R/\overline{W}$ | 10 | 3FF | | 0111 | DACVOL6 | DAC Volume–Right 3 | $R/\overline{W}$ | 10 | 3FF | | 1000 | DACVOL7 | DAC Volume–Left 4 | $R/\overline{W}$ | 10 | 3FF | | 1001 | DACVOL8 | DAC Volume–Right 4 | $R/\overline{W}$ | 10 | 3FF | | 1010 | ADCPeak0 | ADC Left Peak | R | 6 | 000 | | 1011 | ADCPeak1 | ADC Right Peak | R | 6 | 000 | | 1100 | ADCCTRL1 | ADC Control 1 | $R/\overline{W}$ | 10 | 000 | | 1101 | ADCCTRL2 | ADC Control 2 | $R/\overline{W}$ | 10 | 000 | | 1110 | ADCCTRL3 | ADC Control 3 | $R/\overline{W}$ | 10 | 000 | | 1111 | Reserved | Reserved | R/W | 10 | Reserved | Table IV. DAC Control 1 | | | | | Function | | | | | | | | |----------------|-----|-----|--------------------------------------------------------------|--------------------|---------------------------------------------------------------|------------------------------|-----------------------------------------------------------------------------------|--|--|--|--| | Address | R/W | RES | De-emphasis | DAC Data<br>Format | DAC Data-<br>Word Width | Power-Down<br>Reset | Sample Rate | | | | | | 15, 14, 13, 12 | 11 | 10 | 9, 8 | 7, 6, 5 | 4, 3 | 2 | 1, 0 | | | | | | 0000 | 0 | 0 | 00 = None<br>01 = 44.1 kHz<br>10 = 32.0 kHz<br>11 = 48.0 kHz | 010 = DSP | 00 = 24 Bits<br>01 = 20 Bits<br>10 = 16 Bits<br>11 = Reserved | 0 = Normal<br>1 = Power-Down | 00 = 8 × (48 kHz)<br>01 = 4 × (96 kHz)<br>10 = 2 × (192 kHz)<br>11 = 8 × (48 kHz) | | | | | Table V. DAC Control 2 | | | | | | Function | | | | | | | | |---------|-------------|-----|----------|--------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------| | | | | | Stereo | MUTE DAC | | | | | | | | | Address | R <b>∕W</b> | RES | Reserved | | Reserved | Reserved | OUTR3 | OUTL3 | OUTR2 | OUTL2 | OUTR1 | OUTL1 | | 15, 14, | | | | | | | | | | | | | | 13, 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0001 | 0 | 0 | 0 | 0 = Off<br>1 = Replicate | 0 = On<br>1 = Mute REV. 0 -19- Table VI. DAC Volume Control | | D. 1777 | DEC | Function | |----------------------------------------------------------------------------------------------|---------|-----|-----------------------------------------------------------------------------------------------------------------------| | Address | R/W | RES | DAC Volume | | 15, 14, 13, 12 | 11 | 10 | 9, 8, 7, 6, 5, 4, 3, 2, 1, 0 | | 0010 = DACL1<br>0011 = DACR1<br>0100 = DACL2<br>0101 = DACR2<br>0110 = DACL3<br>0111 = DACR3 | 0 | 0 | 0000000000 = Mute<br>0000000001 = 2/1023<br>0000000010 = 3/1023<br>11111111110 = 1022/1023<br>11111111111 = 1023/1023 | ### Table VII. ADC Peak | | | | Function | | | |-------------------------------------|-----|-----|--------------------------------------------------------------------------------------|---------------------------------------|--| | Address | R/W | RES | Six Data Bits | Four Fixed<br>Bits | | | 15, 14, 13, 12 | 11 | 10 | 9, 8, 7, 6, 5, 4 | 3, 2, 1, 0 | | | 1010 = Left ADC<br>1011 = Right ADC | 1 | 0 | 000000 = 0.0 dBFS<br>000001 = -1.0 dBFS<br>000010 = -2.0 dBFS<br>111111 = -63.0 dBFS | 0000 These four bits are always zero. | | ### Table VIII. ADC Control 1 | | | | Function | | | | | |----------------|-----|-----|----------|-------------------------------|------------------------------|--------------------------|--------------------------------------| | Address | R/W | RES | Reserved | Filter | ADC<br>Power-Down | Sample<br>Rate | Reserved | | 15, 14, 13, 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5, 4, 3, 2, 1, 0 | | 1100 | 0 | 0 | 0 | 0 = All Pass<br>1 = High-Pass | 0 = Normal<br>1 = Power-Down | 0 = 48 kHz<br>1 = 96 kHz | 0, 0, 0, 0, 0, 0<br>0, 0, 0, 0, 0, 0 | ### Table IX. ADC Control 2 | | | | Function | | | | | | | |----------------|-----|-----|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------|-----|--------------------|--------------------| | Address | R/W | RES | Master/Slave<br>Aux Mode | ADC<br>Data Format | ADC Data-<br>Word Width | AUXDATA | Res | ADC MU | ΓΕ<br>Left | | 15, 14, 13, 12 | 11 | 10 | 9 | 8, 7, 6 | 5, 4 | 3 | 2 | 1 | 0 | | 1101 | 0 | 0 | 0 = Slave<br>1 = Master | 000 = I <sup>2</sup> S<br>001 = RJ<br>010 = DSP<br>011 = LJ<br>100 = Packed 256<br>101 = Packed 128<br>110 = Auxiliary 256<br>111 = Auxiliary 512 | 00 = 24 Bits<br>01 = 20 Bits<br>10 = 16 Bits<br>11 = Reserved | 0 = Off<br>1 = On | 0 | 0 = On<br>1 = Mute | 0 = On<br>1 = Mute | ### Table X. ADC Control 3 | | | | | Function | | | | | |----------------|------------|-----|----------|----------------------------------------------------------------|---------------------------------------------------------|------------------|-----------------------------------------|--| | Address | R/W<br>RES | RES | Reserved | IMCLK<br>Clocking Scaling | ADC<br>Peak Readback | DAC<br>Test Mode | ADC<br>Test Mode | | | 15, 14, 13, 12 | 11 | 10 | 9, 8 | 7, 6 | 5 | 4, 3, 2 | 1, 0 | | | 1110 | 0 | 0 | 0, 0 | 00 = MCLK × 2<br>01 = MCLK<br>10 = MCLK × 2/3<br>11 = MCLK × 2 | 0 = Disabled Peak Readback<br>1 = Enabled Peak Readback | | 00 = Normal Mode<br>All Others Reserved | | -20- REV. 0 #### **CASCADE MODE** #### **Dual AD1839A Cascade** The AD1839A can be cascaded to an additional AD1839A which, in addition to six external stereo ADCs and two external stereo DACs, can be used to create a 32-channel audio system with 16 inputs and 16 outputs. The cascade is designed to connect to a SHARC DSP and operates in a time division multiplexing (TDM) format. Figure 14 shows the connection diagram for cascade operation. The digital interface for both parts must be set to operate in Auxiliary512 mode by programming ADC Control Register 2. AD1839A #1 is set as a master device by connecting the $\overline{\text{M}}/\text{S}$ pin to DGND; AD1839A #2 is set as a slave device by connecting the $\overline{\text{M}}/\text{S}$ to ODV<sub>DD</sub>. Both devices should be run from the same MCLK and $\overline{\text{PD}}/\overline{\text{RST}}$ signals to ensure that they are synchronized. With Device 1 set as a master it will generate the frame-sync and bit clock signals. These signals are sent to the SHARC and Device 2, ensuring that both know when to send and receive data. The cascade can be thought of as two 256 bit shift registers, one for each device. At the beginning of a sample interval, the shift registers contain the ADC results from the previous sample interval. The first shift register (Device 1) clocks data into the SHARC and clocks in data from the second shift register (Device 2). While this is happening, the SHARC is sending DAC data to the second shift register. By the end of the sample interval, all 512 bits of ADC data in the shift registers will have been clocked into the SHARC and replaced by DAC data, which is subsequently written to the DACs. Figure 15 shows the timing diagram for the cascade operation. Figure 14. Dual AD1839A Cascade Figure 15. Dual AD1839A Cascade Timing REV. 0 –21– Figure 16. Typical ADC Input Filter Circuit Figure 17. Typical DAC Output Filter Circuit -22- REV. 0 ### OUTLINE DIMENSIONS 52-Lead Mettic Quad Flat Package [MQFP] (S-52) Dimensions shown in millimeters COMPLIANT TO JEDEC STANDARDS MO-022-AC REV. 0 -23-