# Wideband Dual-Channel Linear Multiplier/Divider **AD539** #### **FEATURES** Two Quadrant Multiplication/Division Two Independent Signal Channels Signal Bandwidth of 60MHz (I<sub>OUT</sub>) Linear Control Channel Bandwidth of 5MHz Low Distortion (to 0.01%) Fully-Calibrated, Monolithic Circuit #### **APPLICATIONS** Precise High Bandwidth AGC and VCA Systems Voltage-Controlled Filters Video-Signal Processing High-Speed Analog Division Automatic Signal-Leveling Square-Law Gain/Loss Control #### PRODUCT DESCRIPTION The AD539 is a low-distortion analog multiplier having two identical signal channels (Y1 and Y2), with a common X-input providing linear control of gain. Excellent ac characteristics up to video frequencies and a 3dB bandwidth of over 60MHz are provided. Although intended primarily for applications where speed is important the circuit exhibits good static accuracy in "computational" applications. Scaling is accurately determined by a band-gap voltage reference and all critical parameters are laser-trimmed during manufacture. The full bandwidth can be realized over most of the gain range using the AD539 with simple resistive loads of up to $100\Omega$ . Output voltage is restricted to a few hundred millivolts under these conditions. Using external op amps such as the AD5539 in conjunction with the on-chip scaling resistors, accurate multiplication can be achieved, with bandwidths typically as high as 50MHz. The two channels provide flexibility. In single-channel applications they may be used in parallel, to double the output current, or in series, to achieve a square-law gain function with a control range of over 100dB, or differentially, to reduce distortion. Alternatively, they may be used independently, as in audio stereo applications, with low crosstalk between channels. Voltage-controlled filters and oscillators using the "state-variable" approach are easily designed, taking advantage of the dual channels and common control. The AD539 can also be configured as a divider with signal bandwidths up to 15MHz. Power consumption is only 135mW using the recommended $\pm 5V$ supplies. The AD539 is available in three versions: the "J" and "K" grades are specified for 0 to $+70^{\circ}$ C operation and "S" grade is guaranteed over the extended range of $-55^{\circ}$ C to $+125^{\circ}$ C. The J and K grades are available in either a hermetic ceramic DIP (D) or a low cost plastic DIP (N), while the S REV $\Delta$ Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. #### PIN CONFIGURATION grade is available in ceramic DIP (D) or LCC (E). J-grade chips are also available. The S grade is now available in MIL-STD-883 and Standard Military Drawing (DESC) Number 5962–8980901EA versions. ### **DUAL SIGNAL CHANNELS** The signal voltage inputs, $V_{Y1}$ and $V_{Y2}$ , have nominal full-scale (FS) values of $\pm 2V$ with a peak range to $\pm 4.2V$ (using a negative supply of 7.5V or greater). For video applications where differential phase is critical a reduced input range of $\pm 1$ volt is recommended, resulting in a phase variation of typically $\pm 0.2^{\circ}$ at 3.579MHz for full gain. The input impedance is typically $400 k\Omega$ shunted by 3pF. Signal channel distortion is typically well under 0.1% at 10 kHz and can be reduced to 0.01% by using the channels differentially. # **COMMON CONTROL CHANNEL** The control channel accepts positive inputs, $V_X$ , from 0 to +3V FS, $\pm 3.3V$ peak. The input resistance is $500\Omega$ . An external, grounded capacitor determines the small-signal bandwidth and recovery time of the control amplifier; the minimum value of 3nF allows a bandwidth at mid-gain of about 5MHz. Larger compensation capacitors slow the control channel but improve the high-frequency performance of the signal channels. # FLEXIBLE SCALING Using either one or two external op amps in conjunction with the on-chip $6k\Omega$ scaling resistors, the output currents (nominally $\pm\,1\text{mA}$ FS, $\pm\,2.25\text{mA}$ peak) can be converted to voltages with accurate transfer functions of $V_W=-V_XV_Y/2,\,V_W=-V_XV_Y$ or $V_W=-2V_XV_Y$ (where inputs $V_X$ and $V_Y$ and output $V_W$ are expressed in volts), with corresponding full-scale outputs of $\pm\,3V,\,\pm\,6V$ and $\pm\,12V.$ Alternatively, low-impedance grounded loads can be used to achieve the full signal bandwidth of 60MHz, in which mode the scaling is less accurate. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 617/329-4700 Fax: 617/326-8703 Twx: 710/394-6577 Telex: 924491 Cable: ANALOG NORWOODMASS AD539 — SPECIFICATIONS (@ $T_A = 25^{\circ}C$ , $V_S = \pm 5V$ , unless otherwise specified) | Parameter | Conditions | Min | AD539J<br>Typ | Max | Min | AD539K<br>Typ | Max | Min | AD539S<br>Typ | Max | Units | |-----------------------------------------------------------|--------------------------------------------------------------------------------|------|------------------------------------------|-----------------|-------|------------------------------------------|------|----------|----------------------|-------|--------------------------------------------------| | SIGNAL-CHANNEL DYNAMICS | | | | | | | | | | | | | Minimal Configuration | Reference Figure 6a | | | | | | | 1 | | | | | Bandwidth, -3dB | $R_L = 50\Omega, C_C = 0.01 \mu F$ | 30 | 60 | | 30 | 60 | | 30 | 60 | | MHz | | Maximum Output | $+0.1V < V_X < +3V, V_Y ac = 1V \text{ rms}$ | | - 10<br>75 | | | - 10 | | 1 | - 10<br>75 | | dBm | | Feedthrough, f<1MHz | $V_X = 0$ , $V_Y ac = 1.5 V rms$ | | - 75<br>55 | | | - 75 | | | - <b>75</b> | | dBm | | f = 20MHz Differential Phase Linearity | | | . – 55 | | 1 | - 55 | | 1 | - 55 | | dBm | | $-1V < V_{Y}dc < +1V$ | f = 2 50MH = V = + 2V | | ±0.2 | | | ±0.2 | | | ±0.2 | | Degrees | | $-2V < V_{Y}dc < +2V$ | $f = 3.58MHz, V_X = +3V, V_{Yac} = 100mV$ | | ± 0.2<br>± 0.5 | | | $\pm 0.2$<br>$\pm 0.5$ | | İ | ± 0.2<br>± 0.5 | | Degrees | | Group Delay | $V_X = +3V$ , $V_vac = 1V$ rms, $f = 1MHz$ | | 4 | | | 4 | | | 4 | | ns | | Standard Dual-Channel Multiplier | Reference Figure 2 | | 7 | | | • | | | 7 | | 113 | | Maximum Output | $V_X = +3V$ , $V_{Yac} = 1.5V$ rms | | 4.5 | | | 4.5 | | | 4.5 | | v | | Feedthrough, f<100kHz | $V_X = 0$ , $V_Y ac = 1.5 V rms$ | | 1 | | | 1 | | 1 | 1 | | mV rms | | Crosstalk (CH1 to CH2) | $V_{Y1} = 1V \text{ rms}, V_{Y2} = 0$ | | • | | | • | | | • | | | | | $V_{\mathbf{x}} = +3V, \mathbf{f} < 100kHz$ | | -40 | | 1 | -40 | | 1 | -40 | | dB | | RTO Noise, 10Hz to 1MHz | $V_X = +1.5V$ , $V_Y = 0$ , Figure 2 | | 200 | | | 200 | | | 200 | | nV/√H | | THD + Noise, $V_X = +1V$ , | $f = 10kHz$ , $V_{yac} = 1V rms$ | | 0.02 | | | 0.02 | | | 0.02 | | % | | $V_Y = +3V$ | $f = 10kHz$ , $V_{Y}ac = 1V rms$ | | 0.04 | | | 0.04 | | | 0.04 | | % | | Wide Band Two-Channel Multiplier | Figure 2 | | | | | | | | | | | | Bandwidth, -3dB(LH0032) | $+0.1V < V_X < +3V, V_Y ac = 1V rms$ | | 25 | | | 25 | | | 25 | | MHz | | Maximum Output $V_X = +3V$ | $V_{Yac} = 1.5V \text{ rms}, f = 3MHz$ | | 4.5 | | | 4.5 | | | 4.5 | | Vrms | | Feedthrough $V_X = 0V$ | $V_{yac} = 1.0 V \text{ rms}, f = 3 MHz$ | | 14 | | | 14 | | | 14 | | mV rms | | Wide Band Single Channel VCA | - | | | | 1 | | | 1 | | | Ì | | (AD5539) | Reference Figure 8 | | | | | | | 1 | | | 1 | | Bandwidth, -3dB | $+0.1V < V_X < +3V$ , $V_Y ac = 1V rms$ | | 50 | | | 50 | | 1 | 50 | | MHz | | Maximum Output | 75Ω Load | | ± 1 | | | ± 1 | | 1 | ± 1 | | V | | Feedthrough | $V_x = -0.01V, f = 5MHz$ | | 54 | | | <b>- 54</b> · | | | <b>- 54</b> | | dB | | CONTROL CHANNEL DYNAMICS | | | | | | | | | | | <del> </del> | | Bandwidth, — 3dB | $C_C = 3000 pF, V_X dc = +1.5V,$ | | | | | | | 1 | | | | | Danawidui, - Sub | $V_{xac} = 100mV \text{ rms}$ | | 5 | | | 5 | | | 5 | | MHz | | | $\mathbf{v}_{\mathbf{X}}\mathbf{ac} = \mathbf{100m}\mathbf{v}$ rms | - | , | | | ····· | | | | | MILZ | | SIGNAL INPUTS, V <sub>Y1</sub> & V <sub>Y2</sub> | | | | | | | | | | | ĺ | | Nominal Full-Scale Input | | | ± 2 | | | ± 2 | | | ± 2 | | V | | Operational Range, Degraded Performance | -V <sub>S</sub> ≤7V | ±4.2 | | | ±4.2 | | | ±4.2 | | | v | | Input Resistance | | | 400 | | | 400 | | | 400 | | kΩ | | Bias Current | • | | 10 | 30 | | 10 | 20 | İ | 10 | 30 | μΑ | | Offset Voltage | $V_X = +3V, V_Y = 0$ | | 5 | 20 | | 5 | 10 | | 5 | 20 | mV | | $(T_{min}$ to $T_{max})$ | 4 | | 10 | | | 5 | | | 15 | 35 | mV | | Power Supply Sensitivity | $V_X = +3V, V_Y = 0$ | | 2 | | | 2 | | 1 | 2 | | mV/V | | CONTROL INPUT, V <sub>x</sub> | | | | | | | | | | | | | Nominal Full-Scale Input | | | +3.0 | | | + 3.0 | | | + 3.0 | | v | | Operational Range, Degraded Performance | | +3.2 | | | + 3.2 | | | +3.2 | | | v | | Input Resistance <sup>1</sup> | | | 500 | | | 500 | | | 500 | | Ω | | Offset Voltage | | | 1 | 4 | | 1 | 2 | | 1 | 4 | mV | | $(T_{\min} \text{ to } T_{\max})$ | | | 3 | | | 2 | | | 2 | 5 | mV | | Power Supply Sensitivity | | | 30 | | | 30 | | | 30 | | μV/V | | Gain | (Figure 2) | | | | | | | 1 | | | \ | | Absolute Gain Error | $V_X = +0.1V \text{ to } +3.0V \text{ and}$ | | 0.2 | 0.4 | | 0.1 | 0.2 | | 0.2 | 0.4 | dΒ | | $(T_{min} \text{ to } T_{max})$ | $V_{v} = \pm 2V$ | | 0.3 | | | 0.15 | | | 0.25 | 0.5 | dB | | CURRENT OUTPUT1 | , , , , , , , , , , , , , , , , , , , , | | | | | | | | | | | | Full-Scale Output Current | $V_X = +3V, V_Y = \pm 2V$ | | ± 1 | | | ± 1 | | | ± 1 | | mA | | Peak Output Current | $V_X = \pm 3V, V_Y = \pm 2V$<br>$V_X = \pm 3.3V, V_Y = \pm 5V, V_S = \pm 7.5V$ | ±2 | ± 2.8 | | ±2 | ± 2.8 | | ± 2 | ± 2.8 | | mA | | Output Offset Current | | ± Z | 0.2 | 1.5 | ±2 | 0.2 | 1.5 | = 2 | 0.2 | 1.5 | μA | | Output Offset Current Output Offset Voltage <sup>2</sup> | $V_X = 0, V_Y = 0$ | | 3 | 10 | | 3 | 10 | | 3 | 10 | mV | | Output Offset Voltage Output Resistance <sup>1</sup> | $Figure 2, V_X = 0, V_Y = 0$ | | 1.2 | 10 | | 1.2 | 10 | <b> </b> | 1.2 | 10 | kΩ | | | , | | 1.2 | | | 1.2 | | | 1.2 | | Kaz | | Scaling Resistors | Z1, W1 to CH1 | | 4 | | | 4 | | | 4 | | kΩ | | CH1 | , | | 6 | | | 6 | | | 6 | | | | CH2 | Z2, W2 to CH2 | | 6 | | | 6 | | <u> </u> | 6 | | kΩ | | VOLTAGE OUTPUTS, $V_{\mathbf{W}_1} \& V_{\mathbf{W}_2}^2$ | (Figure 2) | | | | | | | | | | | | Multiplier Transfer Function, | | | | | | | | | | | | | Either Channel | | | $= -V_{\mathbf{X}} \cdot V_{\mathbf{Y}}$ | /V <sub>U</sub> | | $= -V_{\mathbf{X}} \cdot V_{\mathbf{Y}}$ | | | $v = -V_X \cdot V_Y$ | | | | Multiplier Scaling Voltage, V <sub>U</sub> | | 0.98 | 1.0 | 1.02 | 0.99 | 1.0 | 1.01 | 0.98 | 1.0 | 1.02 | v | | Accuracy | | | 0.5 | 2 | | 0.5 | 1 | | 0.5 | 2 | % | | $(T_{min} \text{ to } T_{max})$ | | | 1 | | | 0.5 | | | 1.0 | 3 | % | | Power Supply Sensitivity | | | 0.04 | | | 0.04 | | | 0.04 | | %/V | | Total Multiplication Error <sup>3</sup> | $V_X < = +3V, -2V < V_Y < 2V$ | | 1 | 2.5 | | 0.6 | 1.5 | | 1 | 2.5 | % FSR | | T <sub>min</sub> to T <sub>max</sub> | • | | 2 | | | 1 | | | 2 | 4 | % | | Control Feedthrough | $V_X = 0 \text{ to } + 3V, V_Y = 0$ | | 25 | 60 | | 15 | 30 | | 15 | 60 | mV | | $T_{min}$ to $T_{max}$ | | | 30 | | | 15 | | | 60 | 120 | mV | | TEMPERATURE RANGE | | | | | | | | | | | | | Rated Performance | | 0 | | + 70 | 0 | | + 70 | - 55 | | + 125 | °C | | | | | <del></del> | | | | | <u> </u> | | | | | POWER SUPPLIES | | | | | | | . 10 | ٠ | | | ١., | | Operational Range | | ±4.5 | | ± 15 | ±4.5 | | ± 15 | ±4.5 | | ± 15 | v | | Current Consumption | ľ | | 0.5 | ,, , | | 0.5 | 10.2 | | 0.5 | 10.2 | | | | | | 8.5 | 10.2 | | 8.5 | 10.2 | l | 8.5 | 10.2 | mA. | | + V <sub>S</sub><br>- V <sub>S</sub> | Į. | | 18.5 | 22.2 | | 18.5 | 22.2 | | 18.5 | 22.2 | mA | min and max specifications are guaranteed, although only those shown in boldface are tested on all production units. -2- <sup>&</sup>lt;sup>3</sup>Includes all errors. Specifications subject to change without notice. #### **ORDERING GUIDE** | Model | Temperature<br>Range | Package<br>Description | Package<br>Option | | |-----------------------------|-------------------------------------------------|------------------------|-------------------|--| | AD539JN | 0°C to +70°C | Plastic DIP | N-16 | | | AD539KN | 0°C to +70°C | Plastic DIP | N-16 | | | AD539JD | 0°C to +70°C | Side Brazed DIP | D-16 | | | AD539KD | 0°C to +70°C | Side Brazed DIP | D-16 | | | AD539J Chip | 0°C to +70°C | Chip | | | | AD539SD | -55°C to +125°C | Side Brazed DIP | D-16 | | | AD539SD/883B | $-55^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ | Side Brazed DIP | D-16 | | | 5962-8980901EA <sup>1</sup> | −55°C to +125°C | Side Brazed DIP | D-16 | | | AD539SE/883B | $-55^{\circ}\text{C to} + 125^{\circ}\text{C}$ | LCC | E-20A | | NOTE <sup>&</sup>lt;sup>1</sup>The standard military drawing version of the AD539 (5962–8980901EA) is now available. AD539 Functional Block Diagram # CIRCUIT DESCRIPTION Figure 1 is a simplified schematic of the AD539. Q1-Q6 are large-geometry transistors designed for low distortion and low noise. Emitter-area scaling further reduces distortion: Q1 is 3 times larger than Q2; Q4, Q5 are each 3 times larger than Q3, Q6, and these transistors are twice as large as Q1, Q2. A stable reference current $I_{REF} = 1.375 \text{mA}$ is produced by a band-gap reference circuit and applied to the common emitter node of a controlled-cascode formed by Q1 and Q2. When $V_X = 0$ , all of I<sub>REF</sub> flows in Q1, due to the action of the high-gain control amplifier which lowers the voltage on the base of Q2. As V<sub>X</sub> is raised the fraction of I<sub>REF</sub> flowing in Q2 is forced to balance the control current, $V_X/2.5k$ . At the full-scale value of $V_X$ (+3V) this fraction is 0.873. Since the bases of Q1, Q4 and Q5 are at ground potential and the bases of Q2, Q3 and Q6 are commoned, all three controlled-cascodes divide the current applied to their emitter nodes in the same proportion. The control loop is stabilized by the external capacitor, C<sub>C</sub>. Figure 1. Simplified Schematic of AD539 Multiplier The signal voltages $V_{Y1}$ and $V_{Y2}$ (generically referred to as $V_Y)$ are first converted to currents by voltage-to-current converters with a $g_m$ of 575 $\mu$ mhos; thus, the full-scale input of $\pm\,2V$ becomes a current of $\pm\,1.15$ mA, which is superimposed on a bias of 2.75mA, and applied to the common emitter node of controlled cascode Q3-Q4 or Q5-Q6. As just explained, the proportion of this current steered to the output node is linearly dependent on $V_X$ . Thus for full-scale $V_X$ and $V_Y$ inputs, a signal of $\pm\,1$ mA (0.873 $\times\,\pm\,1.15$ mA) and a bias component of 2.4mA (0.873 $\times\,2.75$ mA) appear at the output. The bias component absorbed by the 1.25k resistors also connected to $V_X$ , and the resulting signal current can be applied to an external load resistor (in which case scaling is not accurate) or can be forced into either or both of the 6k $\Omega$ feedback resistors (to the Z and W nodes) by an external op amp. In the latter case, scaling accuracy is guaranteed. #### GENERAL RECOMMENDATIONS The AD539 is a high speed circuit and requires considerable care to achieve its full performance potential. A high-quality ground plane should be used with the device either soldered directly into the board or mounted in a low-profile socket. In the figures used here an open triangle denotes a direct, short connection to this ground plane; pins 12 and 13 are especially prone to unwanted signal pick-up. Power supply decoupling capacitors of $0.1\mu F$ to $1\mu F$ should be connected from pins 4 and 5 to the ground plane. In applications using external high-speed op amps, separate supply decoupling should be used. It is good practice to insert small $(10\Omega)$ resistors between the primary supply and the decoupling capacitor. The control amplifier compensation capacitor, $C_C$ , should likewise have short leads to ground and a minimum value of 3nF. Unless maximum control bandwidth is esssential it is advisable to use a larger value of $0.01\mu F$ to $0.1\mu F$ to improve the signal channel phase response, high-frequency crosstalk and high-frequency distortion. The control bandwidth is inversely proportional to this capacitance, typically 2MHz for $C_C=0.01\mu F$ , $V_X=1.7V$ . The bandwidth and pulse response of the control channel can be improved by using a feedforward capacitor of 5% to 20% the value of $C_C$ between pins 1 and 2. Optimum transient response will result when the rise/fall time of $V_X$ are commensurate with the control-channel response time. $V_{\rm X}$ should not exceed the specified range of 0 to +3V. The ac gain is zero for $V_{\rm X}{<}0$ but there remains a feedforward path (see Figure 1) causing control feedthrough. Recovery time from negative values of $V_{\rm X}$ can be improved by adding a small-signal Schottky diode with its cathode connected to pin 2 and its anode grounded. This constrains the voltage swing on $C_{\rm C}$ . Above $V_{\rm X}=+3.2V$ , the ac gain limits at its maximum value, but any overdrive appears as control feedthrough at the output. The power supplies to the AD539 can be as low as $\pm 4.5 \text{V}$ and as high as $\pm 16.5 \text{V}$ . The maximum allowable range of the signal inputs, $V_Y$ , is approximately 0.5V above $+V_S$ ; the minimum value is 2.5V above $-V_S$ . To accommodate the peak specified inputs of $\pm 4.2 \text{V}$ the supplies should be nominally +5 V and -7.5 V. While there is no performance advantage in raising supplies above these values, it may often be convenient to use the same supplies as for the op amps. The AD539 can tolerate the excess voltage with only a slight effect on dc accuracy but dissipation at $\pm 16.5 \text{V}$ can be as high as 535mW and some form of heat-sink is essential in the interests of reliability. # **AD539** #### TRANSFER FUNCTION In using any analog multiplier or divider careful attention must be paid to the matter of *scaling*, particularly in computational applications. To be *dimensionally consistent* a scaling voltage must appear in the transfer function, which, for each channel of the AD539 in the standard multiplier configuration (Figure 2) is $$V_{\mathbf{W}} = -V_{\mathbf{X}}V_{\mathbf{Y}}/V_{\mathbf{U}}$$ where the inputs $V_X$ and $V_Y$ , the output $V_W$ and the scaling voltage $V_U$ are expressed in a consistent unit, usually volts. In this case, $V_U$ is fixed by the design to be 1V and it is often acceptable in the interest of simplification to use the less rigorous expression $$V_{\mathbf{W}} = -V_{\mathbf{X}}V_{\mathbf{Y}}$$ where it is understood that all signals must be expressed in volts, that is, they are rendered dimensionless by division by (1V). The accuracy specifications for $V_U$ allow the use of either of the two feedback resistors supplied with each channel, since these are very closely matched, or they may be used in parallel to halve the gain (double the effective scaling voltage), when $$V_{\mathbf{W}} = -V_{\mathbf{X}}V_{\mathbf{Y}}/2.$$ When an external load resistor, $R_L$ , is used the scaling is no longer exact since the internal thin-film resistors, while trimmed to high *ratiometric* accuracy, have an absolute tolerance of 20%. However, the nominal transfer function is $$V_{\mathbf{W}} = -V_{\mathbf{X}}V_{\mathbf{Y}}/V_{\mathbf{U}}$$ where the effective scaling voltage, $V_{U}'$ can be calculated for each channel using the formula $V_{U}' = V_{U} (5R_{L} + 6.25)/R_{L}$ , where $R_{L}$ is expressed in kilohms. For example, when $R_{L} = 100\Omega$ , $V_{U}' = 67.5V$ . Table II provides more detailed data for the case where both channels are used in parallel. The AD539 can also be used with no external load (output pin 11 or 14 open-circuit), when $V_{U}'$ is quite accurately 5V. # BASIC MULTIPLIER CONNECTIONS Figure 2 shows the connections for the standard two-channel multiplier, using op amps to provide useful output power and the AD539 feedback resistors to achieve accurate scaling. The transfer function for each channel is $$V_{\mathbf{W}} = -V_{\mathbf{X}}V_{\mathbf{Y}}$$ where inputs and outputs are expressed in volts (see TRANSFER FUNCTION). At the nominal full-scale inputs of $V_X = \pm 3V$ , $V_Y = \pm 2V$ the full-scale outputs are $\pm 6V$ . Depending on the choice of op amp, their supply voltages usually need to be about 2V more than the peak output. Thus, supplies of at least $\pm 8V$ are required; the AD539 can share these supplies. Higher outputs are possible if $V_X$ and $V_Y$ are driven to their peak values of Figure 2. Standard Dual-Channel Multiplier $\pm$ 3.2V and $\pm$ 4.2V respectively, when the peak output is $\pm$ 13.4V. This requires operating the op amps at supplies of $\pm$ 15V. Under these conditions it is advisable to reduce the supplies to the AD539 to $\pm$ 7.5V to limit its power dissipation; however, with some form of heat sinking it is permissible to operate the AD539 directly from $\pm$ 15V supplies. Viewed as a voltage-controlled amplifier, the decibel gain is simply $$G = 20 \log V_X$$ where $V_X$ is expressed in volts. This results in a gain of 10dB at $V_X = +3.162V$ , 0dB at $V_X = +1V$ , -20dB at $V_X = +0.1V$ , and so on. In many ac applications the output offset voltage (for $V_X = 0$ or $V_Y = 0$ ) will not be of major concern; however, it can be eliminated using the offset nulling method recommended for the particular op amp, with $V_X = V_Y = 0$ . At small values of $V_X$ the offset voltage of the control channel will degrade the gain/loss accuracy. For example, a $\pm 1 mV$ offset uncertainty will cause the nominal 40dB attenuation at $V_X = +0.01V$ to range from 39.2dB to 40.9dB. Figure 3a shows the maximum gain error boundaries based on the guaranteed control-channel offset voltages of $\pm 2 mV$ for the AD539K and $\pm 4 mV$ for the AD539J. These curves include all scaling errors and apply to all configurations using the internal feedback resistors (W1 and W2; alternatively, Z1 and Z2). Figure 3a. Maximum AC Gain Error Boundaries Distortion is a function of the signal input level $(V_Y)$ and the control input $(V_X)$ . It is also a function of frequency, although in practice the op amp will generate most of the distortion at frequencies above 100kHz. Figure 3b shows typical results at f=10kHz as a function of $V_X$ with $V_Y=0.5$ and 1.5V rms. Figure 3b. Total Harmonic Distortion vs. Control Voltage In some cases it may be desirable to alter the scaling. This can be achieved in several ways. One option is to use both the Z and W feedback resistors (see Figure 1) in parallel, in which case $V_W = -V_X V_Y/2$ . This may be preferable where the output swing must be held at $\pm 3V$ FS ( $\pm 6.75V$ pk), for example, to allow the use of reduced supply voltages for the op amps. Alternatively, the gain can be doubled by connecting both channels in parallel and using only a single feedback resistor, in which case $V_W = -2V_XY_Y$ and the full-scale output is $\pm 12V$ . Another option is to insert a resistor in series with the control-channel input, permitting the use of a large (for example, 0 to + 10V) control voltage. A disadvantage of this scheme is the need to adjust this resistor to accommodate the tolerance of the nominal $500\Omega$ input resistance at pin 1. The signal channel inputs can also be resistively attenuated to permit operation at higher values of V<sub>Y</sub>, in which case it may often be possible to partially compensate for the response roll-off of the op amp by adding a capacitor across the upper arm of this attenuator. #### Signal-Channel ac and Transient Response The HF response is dependent almost entirely on the op amp. Note that the "noise gain" for the op amp in Figure 2 is determined by the value of the feedback resistor $(6k\Omega)$ and the $1.25k\Omega$ control-bias resistors (Figure 1). Op amps with provision for external frequency compensation (such as the AD301 and AD518) should be compensated for a closed-loop gain of 6. The layout of the circuit components is very important if low feedthrough and flat response at low values of $V_{\rm X}$ is to be maintained (see GENERAL RECOMMENDATIONS). For wide-bandwidth applications requiring an output voltage swing greater than $\pm 1V$ , the LH0032 hybrid op-amp is recommended. Figure 4a shows the HF response of the circuit of Figure 4a. Multiplier HF Response Using LH0032 Op Amps Figure 2 using this amplifier with $V_Y=1V$ rms and other conditions as shown in Table I. $C_F$ was adjusted for 1dB peaking at $V_X=+1V$ ; the -3dB bandwidth exceeds 25MHz. The effect of signal feedthrough on the response becomes apparent at $V_X=+0.01V$ . The minimum feedthrough results when $V_X$ is taken slightly negative to ensure that the residual control-channel offset is exceeded and the dc gain is reliably zero. Measurements show that the feedthrough can be held to -90dB relative to full output at low frequencies and to -60dB up to 20MHz with careful board layout. The corresponding pulse response is shown in Figure 4b for a signal input of $V_Y$ of $\pm 1V$ and two values of $V_X$ ( $\pm 3V$ and $\pm 0.1V$ ). $V_X = +0.1V$ Figure 4b. Multiplier Pulse Response Using LH0032 Op Amps | | AD711 <sup>1</sup> | AD5539 <sup>2</sup> | LH00321 | |-------------------------------|--------------------------------------------------------|---------------------|---------| | Op Amp Supply Voltages | ± 15V | ± 9V | ± 10V | | Op Amp Compensation Capacitor | None | None | 1-5pF | | Feedback Capacitor, CF | None | 0.25-1.5pF | 1-4pF | | $-3dB$ Bandwidth, $V_X = +1V$ | 900kHz | 50MHz | 25MHz | | Load Capacitance | <laf< td=""><td>&lt;10pF</td><td>&lt;100pF</td></laf<> | <10pF | <100pF | | HF Feedthrough, | | 1 | _ | | $V_X = -0.01V, f = 5MHz$ | N/A | - 54dB | -70dB | | rms Output Noise, | | | | | $V_X = +1V$ , BW 10Hz-10kHz | 50µV | 40μV | 30µV | | $V_X = +1V, BW 10Hz-5MHz$ | 120μV | 620μV | 500μV | In all cases, $0.47\mu F$ ceramic supply-decoupling capacitors were used at each IC pin, the AD539 supplies were $\pm 5V$ and the control-compensation capacitor $C_C$ was 3nF. NOTES <sup>1</sup>For the circuit of Figure 2. <sup>2</sup>For the circuit of Figure 8. Table I. Summary of Operating Conditions and Performance for the AD539 When Used with Various External Op-Amp Output Amplifiers # Minimal Wide-Band Configurations The maximum bandwidth can be achieved using the AD539 with simple resistive loads to convert the output currents to voltages. These currents (nominally $\pm 1$ mA FS, $\pm 2.25$ mA pk, Table II. Summary of Performance for Minimal Configuration | Load Resistance | $50\Omega$ | 75Ω | $\Omega$ 100 $\Omega$ | | $\Omega$ 000 | O/C | | |------------------------------------------------|---------------------|---------------------|-----------------------|---------------------|--------------|----------|--| | FS Output Voltage | ±92.6mV | ± 134mV | ± 172mV | ± 242mV | ±612mV | ± 1V | | | | 65.5mV rms | 94.7mV rms | 122mV rms | 171mV rms | 433mV rms | * | | | FS Output- | 0.086 mW | 0.12mW | 0.15 mW | 0.195mW | 0.312mW | - | | | Power in Load | - 10.5dBm | -9.2dBm | -8.3dBm | -7.1dBm | -5.05dBm | - | | | Pk Output Voltage | $\pm 210 \text{mV}$ | $\pm 300 \text{mV}$ | $\pm 388 mV$ | $\pm 544 \text{mV}$ | ±1 <b>V</b> | ± 1V | | | | 148mV rms | 212mV rms | 274mV rms | 385mV rms | * | * | | | Pk Output- | 0.44mW | 0.6mW | 0.75mW | lmW | ±1V | $\pm 1V$ | | | Power in Load | -7dBm | – 4.4dBm | -2.5dBm | 0dBm | * | * | | | Effective Scaling<br>Voltage, V <sub>U</sub> ' | 67.5V | 46.7V | 36.3V | 25.8V | 10.2V | 5V | | <sup>\*</sup>Peak negative voltage swing limited by output compliance ANALOG DE\4000 # **AD539** into short-circuit loads) are shunted by their source resistance of $1.25k\Omega$ (each channel). Calculations of load power and effective scaling-voltage must allow for this shunting effect when using resistive loads. The output power is quite low in this mode, and the device behaves more like a voltage-controlled attenuator than a classical multiplier. The matching of gain and phase between the two channels is excellent. From dc to 10MHz the gains are typically within $\pm 0.025dB$ (measured using precision $50\Omega$ load resistors) and the phase difference within $\pm 0.1^{\circ}$ . For a given load resistance the output power can be quadrupled by using both channels in parallel, as shown in Figure 5a. The small-signal silicon diode D connected between ground and pins 12 and 13 provides extra voltage compliance at the output nodes in the negative direction (to -1V at 25°C); it is not required if the output swing does not exceed -300mV. Table II compares performance for various load resistances, using this configuration. Figure 5a. Minimal Single-Channel Multiplier Figure 5b shows the HF response for Figure 5a with the AD539 in a carefully-shielded $50\Omega$ test-environment; the test system response was first characterized and this background removed by digital signal processing to show the inherent circuit response. Figure 5b. HF Response in Minimal Configuration In many applications *phase linearity* over frequency is important. Figure 5c shows the deviation from an ideal linear-phase response for a typical AD539 over the frequency range dc to 10MHz, for $V_X = +3V$ ; the peak deviation is slightly more than 1°. *Differential phase linearity* (the stability of phase over the signal window at a fixed frequency) is shown in Figure 5d for f = 3.579MHz and various values of $V_X$ . The most rapid variation occurs for $V_Y$ above +1V; in applications where this characteristic is critical, it is recommended that a ground-referenced, negative-going signal be used. Figure 5c. Phase Linearity Error in Minimal Configuration Figure 5d. Differential Phase Linearity in Minimal Configuration for a Typical Device # **Differential Configurations** When only one signal channel must be handled it is often advantageous to use the channels differentially. By subtracting the CH1 and CH2 outputs any residual transient control feedthrough is virtually eliminated. Figure 6a shows a minimal configuration where it is assumed that the host system uses differential signals and a $50\Omega$ environment throughout. This figure also shows a recommended control-feedforward network to improve large-signal Figure 6a. High-Speed Differential Configuration response time. The control feedthrough glitch is shown in Figure 6b, where the input was applied to CH1 and only the output of CH1 was displayed on the oscilloscope. The improvement obtained when CH1 and CH2 outputs are viewed differentially is clear in Figure 6c. The envelope rise-time is of the order of 40ns. Lower distortion results when CH1 and CH2 are driven by complementary inputs and the outputs are utilized differentially, using a circuit such as Figure 7a. Resistors R1 and R2 should have a value in the range $100 \text{ to } 1000\Omega$ . Figure 6b. Control Feedthrough One Channel of Figure 6a Figure 6c. Control Feedthrough Differential Mode, Figure 6a They minimize a secondary distortion mechanism caused by a collector-modulation effect in the controlled cascodes (see CIR-CUIT DESCRIPTION) by keeping the voltage-swing at the outputs to an acceptable level. Figure 7b shows the improvement in distortion over the standard configuration (compare Figure 3b). Note that the Z nodes (pins 10 and 15) are returned to the control input; this prevents the early onset of output-transistor saturation. Figure 7a. Low-Distortion Differential Configuration Figure 7b. Distortion in Differential Mode Using LH0032 Op Amp Even lower distortion (0.01%, or -80dB) has been measured using two output op amps in a configuration similar to Figure 2 connected as virtual-ground current-summers (to prevent the modulation effect). Note that to generate the difference output it is merely necessary to connect the output of the CH1 op amp to the Z node of CH2. In this way, the net input to the CH2 op amp is the difference signal, and the low-distortion resultant appears as its output. #### A 50MHz VOLTAGE-CONTROLLED AMPLIFIER Figure 8 is a circuit for a 50MHz voltage-controlled amplifier (VCA) suitable for use in high-quality-video-speed applications. The outputs from the two-signal channels of the AD539 are applied to the op-amp in a subtracting configuration. This connection has two main advantages: first, it results in better rejection of the control voltage, particularly when over-driven ( $V_X$ <0 or $V_X$ >3.3V). Secondly, it provides a choice of either non-inverting or inverting responses, using either inputs $V_{Y1}$ or $V_{Y2}$ respectively. In this circuit, the output of the op-amp will equal: $$V_{OUT} = \frac{V_{X} (V_{Y1} - V_{Y2})}{2V}$$ for $V_{X} > 0$ Hence, the gain is unity at $V_X = +2V$ . Since $V_X$ can over-range to +3.3V, the maximum gain in this configuration is about 4.3dB. (Note: If pin 9 of the AD539 is grounded, rather than connected to the output of the 5539N, the maximum gain becomes 10dR.) Figure 8. A Wide Bandwidth Voltage-Controlled Amplifier The -3dB bandwidth of this circuit is over 50MHz at full gain, and is not substantially affected at lower gains. Of course, when $V_X$ is zero (or slightly negative, to override the residual input offset) there is still a small amount of capacitive feedthrough at high frequencies; therefore, extreme care is needed in laying out the PC board to minimize this effect. Also, for small values of $V_X$ , the combination of this feedthrough with the multiplier output can cause a dip in the response where they are out of phase. Figure 9a shows the ac response from the noninverting Figure 9a. AC Response of the VCA at Different Gains $V_Y = 0.5V \text{ RMS}$ # **AD539** input, with the response from the inverting input, $V_{Y2}$ , essentially identical. Test conditions: $V_{Y1}\!=\!0.5V$ rms for values of $V_X$ from +10mV to +3.16V; this is with a $75\Omega$ load on the output. The feedthrough at $V_X\!=\!-10mV$ is also shown. The transient response of the signal channel at $V_X = +2V$ , $V_Y = V_{\rm OUT} = \pm 1V$ is shown in Figure 9b; with the VCA driving a 75 $\Omega$ load. The rise and fall times are approximately 7ns. Figure 9b. Transient Response of the Voltage-Controlled Amplifier $V_X = +2$ Volts $V_Y = \pm 1$ Volt A more detailed description of this circuit, including differential gain and phase characteristics, is given in the application note "Low Cost, Two Chip Voltage-Controlled Amplifier and Video Switch" available from Analog Devices. ## **BASIC DIVIDER CONNECTIONS** ## **Standard Scaling** The AD539 provides excellent operation as a two-quadrant analog divider in wide-band wide gain-range applications, with the advantage of dual-channel operation. Figure 10a shows the simplest connections for division with a transfer function of $$V_{\rm Y}~=~-V_{\rm U}V_{\rm W}/V_{\rm X}$$ Recalling that the nominal value of $V_{\rm U}$ is 1V, this can be simplified to $$V_{Y} = -V_{W}/V_{X}$$ where all signals are expressed in volts. The circuit thus exhibits unity gain for $V_X = +1V$ and a gain of 40dB when $V_X = +0.01V$ . The output swing is limited to $\pm 2V$ nominal full-scale and $\pm 4.2V$ peak (using a $-V_S$ supply of at least 7.5V for the AD539). Since the maximum *loss* is 10dB (at $V_X = 3.162V$ ), it follows that the maximum input to $V_W$ should be $\pm 6.3V$ (4.4V rms) # PACKAGE DIMENSIONS Dimensions shown in inches and (mm). Figure 10a. Two-Channel Divider with 1V Scaling Figure 10b. HF Response of Figure 10a Divider for low distortion applications, and no more than $\pm\,13.4V$ (9.5V rms) to avoid clipping. Note that offset adjustment will be needed for the op amps to maintain accurate dc levels at the output in high gain applications: the "noise gain" is $6V/V_X$ , or 600 at $V_X=+0.01V$ . The gain-magnitude response for this configuration using the LH0032 op amps with nominally 12pF compensation (pins 2 to 3) and $C_F = 7pF$ is shown in Figure 10b; of course, other amplifiers may also be used. Since there is some manufacturing variation in the HF response of the op amps, and load conditions will also affect the response, these capacitors should be adjustable: 5-15pF is recommended for both positions. The bandwidth in this configuration is nominally 17MHz at $V_X = +3.162V$ , 4.5MHz at $V_X = +1V$ , 350kHz at $V_X = +0.1V$ and 35kHz at $V_X = +0.01V$ . The general recommendations regarding the use of a good ground plane and power-supply decoupling should be carefully observed. Other suitable high speed op amps include: AD844, AD827 and AD811. Consult these data sheets for suitable applications circuits. REV. A