

# 260 MHz, 16 × 8 Buffered Video Crosspoint Switches

# AD8110/AD8111\*

#### **FEATURES**

16 × 8 High Speed Nonblocking Switch Arrays

AD8110: G = +1 AD8111: G = +2

Serial or Parallel Switch Array Control

Serial Data Out Allows "Daisy Chaining" of Multiple Crosspoints to Create Larger Switch Arrays

Pin Compatible with AD8108/AD8109 8 × 8 Switch Arrays

For a 16 × 16 Array See AD8116

**Complete Solution** 

**Buffered Inputs** 

Eight Output Amplifiers, AD8110 (G = +1),

AD8111 (G = +2)

Drives 150  $\Omega$  Loads

**Excellent Video Performance** 

60 MHz 0.1 dB Gain Flatness

0.02% Differential Gain Error ( $R_L = 150 \Omega$ )

0.02° Differential Phase Error ( $R_L = 150 \Omega$ )

**Excellent AC Performance** 

260 MHz -3 dB Bandwidth

500 V/μs Slew Rate

Low Power of 50 mA

Low All Hostile Crosstalk of -78 dB @ 5 MHz

Output Disable Allows Direct Connection of Multiple Device Outputs

Reset Pin Allows Disabling of All Outputs (Connected Through a Capacitor to Ground Provides "Power-On" Reset Capability)

Excellent ESD Rating: Exceeds 4000 V Human Body Model

80-Lead TQFP Package (12 mm × 12 mm)

#### **APPLICATIONS**

Routing of High Speed Signals Including: Composite Video (NTSC, PAL, S, SECAM) Component Video (YUV, RGB) Compressed Video (MPEG, Wavelet) 3-Level Digital Video (HDB3)

#### PRODUCT DESCRIPTION

The AD8110 and AD8111 are high speed  $16\times8$  video crosspoint switch matrices. They offer a -3 dB signal bandwidth greater than 260 MHz, and channel switch times of less than 25 ns with 1% settling. With -78 dB of crosstalk and -97 dB isolation (@ 5 MHz), the AD8110/AD8111 are useful in many high speed applications. The differential gain and differential

#### FUNCTIONAL BLOCK DIAGRAM



phase of better than 0.02% and  $0.02^\circ$  respectively, along with 0.1 dB flatness out to 60 MHz, make the AD8110/AD8111 ideal for video signal switching.

The AD8110 and AD8111 include eight independent output buffers that can be placed into a high impedance state for paralleling crosspoint outputs so that off channels do not load the output bus. The AD8110 has a gain of +1, while the AD8111 offers a gain of +2. They operate on voltage supplies of  $\pm 5~V$  while consuming only 50 mA of idle current. The channel switching is performed via a serial digital control (which can accommodate "daisy chaining" of several devices) or via a parallel control, allowing updating of an individual output without reprograming the entire array.

The AD8110/AD8111 is packaged in an 80-lead TQFP package and is available over the extended industrial temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C.

\*Patent Pending.

#### REV. 0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

# $\label{eq:AD8110AD8111-SPECIFICATIONS} \textbf{(V}_S = \pm 5 \text{ V, T}_A = +25 ^{\circ}\text{C, R}_L = 1 \text{ k} \Omega \text{ unless otherwise noted)}$

| Parameter                                                                                                                                                                                                           | Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | AD<br>Min  | AD8110/AD8111<br>Min Typ Max                                         |                                  |                                                            | Reference<br>Figure No.                                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------|----------------------------------|------------------------------------------------------------|--------------------------------------------------------------|
| DYNAMIC PERFORMANCE  -3 dB Bandwidth  Propagation Delay Slew Rate Settling Time Gain Flatness                                                                                                                       | $\begin{array}{c} 200 \text{ mV p-p, } R_L = 150 \ \Omega \\ 2 \text{ V p-p, } R_L = 150 \ \Omega \\ 2 \text{ V p-p, } R_L = 150 \ \Omega \\ 2 \text{ V Step, } R_L = 150 \ \Omega \\ 2 \text{ V Step, } R_L = 150 \ \Omega \\ 0.1\%, \ 2 \text{ V Step, } R_L = 150 \ \Omega \\ 0.05 \text{ dB, } 200 \text{ mV p-p, } R_L = 150 \ \Omega \\ 0.05 \text{ dB, } 2 \text{ V p-p, } R_L = 150 \ \Omega \\ 0.1 \text{ dB, } 200 \text{ mV p-p, } R_L = 150 \ \Omega \\ 0.1 \text{ dB, } 2 \text{ V p-p, } R_L = 150 \ \Omega \\ 0.1 \text{ dB, } 2 \text{ V p-p, } R_L = 150 \ \Omega \\ \end{array}$ | 300/190    | 390/260<br>150<br>5<br>500<br>40<br>60/40<br>65/40<br>80/57<br>70/57 |                                  | MHz<br>MHz<br>ns<br>V/µs<br>ns<br>MHz<br>MHz<br>MHz<br>MHz | 6, 12<br>6, 12<br>11, 17<br>6, 12<br>6, 12<br>6, 12<br>6, 12 |
| NOISE/DISTORTION PERFORMANCE Differential Gain Error Differential Phase Error Crosstalk, All Hostile                                                                                                                | NTSC or PAL, $R_L = 1 \text{ k}\Omega$<br>NTSC or PAL, $R_L = 150 \Omega$<br>NTSC or PAL, $R_L = 1 \text{ k}\Omega$<br>NTSC or PAL, $R_L = 150 \Omega$<br>f = 5  MHz<br>f = 10  MHz                                                                                                                                                                                                                                                                                                                                                                                                                |            | 0.01<br>0.02<br>0.01<br>0.02<br>78/85<br>70/80                       |                                  | % % Degrees Degrees dB dB                                  | 7, 13<br>7, 13                                               |
| Off Isolation, Input-Output<br>Input Voltage Noise                                                                                                                                                                  | f = 10  MHz<br>$f = 10 \text{ MHz}$ , $R_L = 150 \Omega$ , One Channel<br>0.01  MHz to $50  MHz$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |            | 93/99<br>15                                                          |                                  | dB<br>nV/√ <del>Hz</del>                                   | 22, 28<br>19, 25                                             |
| DC PERFORMANCE Gain Error Gain Matching Gain Temperature Coefficient                                                                                                                                                | $\begin{split} R_L &= 1 \ k\Omega \\ R_L &= 150 \ \Omega \\ No \ Load, \ Channel-Channel \\ R_L &= 1 \ k\Omega, \ Channel-Channel \end{split}$                                                                                                                                                                                                                                                                                                                                                                                                                                                     |            | 0.04/0.1<br>0.15/0.25<br>0.5/8                                       | 0.07/0.5<br>0.02/1.0<br>0.09/1.0 | %<br>%<br>%<br>%<br>ppm/°C                                 |                                                              |
| OUTPUT CHARACTERISTICS Output Impedance Output Disable Capacitance Output Leakage Current Output Voltage Range Output Current Short Circuit Current                                                                 | DC, Enabled<br>Disabled<br>Disabled<br>Disabled, AD8110 Only<br>No Load                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ±2.5<br>20 | 0.2<br>10/0.001<br>2<br>1/NA<br>±3<br>40<br>65                       |                                  | Ω<br>MΩ<br>pF<br>μA<br>V<br>mA<br>mA                       | 23, 29<br>20, 26                                             |
| INPUT CHARACTERISTICS Input Offset Voltage Input Voltage Range Input Capacitance Input Resistance Input Bias Current                                                                                                | Worse Case (All Configurations) Temperature Coefficient Any Switch Configuration Per Output Selected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ±2.5/±1.25 | 5<br>12<br>5 ±3/±1.5<br>2.5<br>10<br>2                               | 20                               | mV<br>μV/°C<br>V<br>pF<br>MΩ<br>μA                         | 34, 40<br>35, 41                                             |
| SWITCHING CHARACTERISTICS Enable On Time Switching Time, 2 V Step Switching Transient (Glitch)                                                                                                                      | 50% UPDATE to 1% Settling<br>Measured at Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |            | 60<br>25<br>20/30                                                    |                                  | ns<br>ns<br>mV p-p                                         | 21, 27                                                       |
| OWER SUPPLIES Supply Current  AVCC, Outputs Enabled, No Load AVCC, Outputs Disabled AVEE, Outputs Enabled, No Load AVEE, Outputs Disabled DVCC  Supply Voltage Range PSRR $f = 100 \text{ kHz}$ $f = 1 \text{ MHz}$ |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |            | 38<br>15<br>38<br>15<br>11<br>±4.5 to ±5.<br>75/78<br>-55/-58        | 5                                | mA<br>mA<br>mA<br>mA<br>V<br>dB<br>dB                      | 18, 24                                                       |
| OPERATING TEMPERATURE RANGE Temperature Range $\theta_{JA}$                                                                                                                                                         | Operating (Still Air)<br>Operating (Still Air)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |            | -40 to +85                                                           |                                  | °C<br>°C/W                                                 |                                                              |

Specifications subject to change without notice.

# TIMING CHARACTERISTICS (Serial)

|                                                      |                |     | Limit |     |       |
|------------------------------------------------------|----------------|-----|-------|-----|-------|
| Parameter                                            | Symbol         | Min | Тур   | Max | Units |
| Serial Data Setup Time                               | $t_1$          | 20  |       |     | ns    |
| CLK Pulsewidth                                       | $t_2$          | 100 |       |     | ns    |
| Serial Data Hold Time                                | $t_3$          | 20  |       |     | ns    |
| CLK Pulse Separation, Serial Mode                    | $t_4$          | 100 |       |     | ns    |
| CLK to UPDATE Delay                                  | $t_5$          | 0   |       |     | ns    |
| UPDATE Pulsewidth                                    | $t_6$          | 50  |       |     | ns    |
| CLK to DATA OUT Valid, Serial Mode                   | t <sub>7</sub> |     |       | 180 | ns    |
| Propagation Delay, <u>UPDATE</u> to Switch On or Off | _              |     |       | 8   | ns    |
| Data Load Time, CLK = 5 MHz, Serial Mode             | _              |     | 8     |     | μs    |
| CLK, UPDATE Rise and Fall Times                      | _              |     |       | 100 | ns    |
| RESET Time                                           | _              | 200 |       |     | ns    |



Figure 1. Timing Diagram, Serial Mode

Table I. Logic Levels

| $V_{IH}$                                  | V <sub>IL</sub>                                     | V <sub>OH</sub> | V <sub>OL</sub> | I <sub>IH</sub> | $I_{IL}$                                            | I <sub>OH</sub> | I <sub>OL</sub> |
|-------------------------------------------|-----------------------------------------------------|-----------------|-----------------|-----------------|-----------------------------------------------------|-----------------|-----------------|
| $\overline{RESET}$ , $\overline{SER}/PAR$ | RESET, SER/PAR                                      |                 |                 | RESET, SER/PAR  | $\overline{RESET}$ , $\overline{SER}/PAR$           |                 |                 |
| CLK, DATA IN,                             | CLK, DATA IN,                                       |                 |                 | CLK, DATA IN,   | CLK, DATA IN,                                       |                 |                 |
| CE, UPDATE                                | $\overline{\text{CE}}$ , $\overline{\text{UPDATE}}$ | DATA OUT        | DATA OUT        | CE, UPDATE      | $\overline{\text{CE}}$ , $\overline{\text{UPDATE}}$ | DATA OUT        | DATA OUT        |
| 2.0 V min                                 | 0.8 V max                                           | 2.7 V min       | 0.5 V max       | 20 μA max       | -400 μA min                                         | -400 μA max     | 3.0 mA min      |

REV. 0 -3-

# TIMING CHARACTERISTICS (Parallel)

|                                                      |                | Li  | mit |       |
|------------------------------------------------------|----------------|-----|-----|-------|
| Parameter                                            | Symbol         | Min | Max | Units |
| Data Setup Time                                      | t <sub>1</sub> | 20  |     | ns    |
| CLK Pulsewidth                                       | $t_2$          | 100 |     | ns    |
| Data Hold Time                                       | $t_3$          | 20  |     | ns    |
| CLK Pulse Separation                                 | $t_4$          | 100 |     | ns    |
| CLK to UPDATE Delay                                  | $t_5$          | 0   |     | ns    |
| UPDATE Pulsewidth                                    | $t_6$          | 50  |     | ns    |
| Propagation Delay, <u>UPDATE</u> to Switch On or Off | _              |     | 8   | ns    |
| CLK, <u>UPDATE</u> Rise and Fall Times               | _              |     | 100 | ns    |
| RESET Time                                           | _              | 200 |     | ns    |



Figure 2. Timing Diagram, Parallel Mode

### Table II. Logic Levels

| $\mathbf{V}_{\mathbf{IH}}$ | $V_{IL}$           | V <sub>OH</sub> | $V_{OL}$  | I <sub>IH</sub>    | $\mathbf{I}_{\mathbf{IL}}$ | I <sub>OH</sub> | I <sub>OL</sub> |
|----------------------------|--------------------|-----------------|-----------|--------------------|----------------------------|-----------------|-----------------|
| RESET, SER/PAR             | RESET, SER/PAR     |                 |           | RESET, SER/PAR     | RESET, SER/PAR             |                 |                 |
| CLK, D0, D1, D2,           | CLK, D0, D1, D2,   |                 |           | CLK, D0, D1, D2,   | CLK, D0, D1, D2,           |                 |                 |
| D3, D4, A0, A1, A2         | D3, D4, A0, A1, A2 |                 |           | D3, D4, A0, A1, A2 | D3, D4, A0, A1, A2         |                 |                 |
| CE, UPDATE                 | CE, UPDATE         | DATA OUT        | DATA OUT  | CE, UPDATE         | CE, UPDATE                 | DATA OUT        | DATA OUT        |
| 2.0 V min                  | 0.8 V max          | 2.7 V min       | 0.5 V max | 20 μA max          | -400 μA min                | -400 μA max     | 3.0 mA min      |

-4- REV. 0

#### ABSOLUTE MAXIMUM RATINGS1

NOTES

<sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational

section of this specification is not implied. Exposure to absolute maximum rating

conditions for extended periods may affect device reliability. <sup>2</sup>Specification is for device in free air ( $T_A = +25$ °C):

80-lead plastic TQFP (ST):  $\theta_{JA} = 48^{\circ}$ C/W.

#### **MAXIMUM POWER DISSIPATION**

The maximum power that can be safely dissipated by the AD8110/AD8111 is limited by the associated rise in junction temperature. The maximum safe junction temperature for plastic encapsulated devices is determined by the glass transition temperature of the plastic, approximately +150°C. Temporarily exceeding this limit may cause a shift in parametric performance due to a change in the stresses exerted on the die by the package. Exceeding a junction temperature of +175°C for an extended period can result in device failure.

While the AD8110/AD8111 is internally short circuit protected, this may not be sufficient to guarantee that the maximum junction temperature (+150°C) is not exceeded under all conditions. To ensure proper operation, it is necessary to observe the maximum power derating curves shown in Figure 3.



Figure 3. Maximum Power Dissipation vs. Temperature

#### **ORDERING GUIDE**

| Model                  | Temperature    | Package                              | Package |
|------------------------|----------------|--------------------------------------|---------|
|                        | Range          | Description                          | Option  |
| AD8110AST              | -40°C to +85°C | 80-Lead Plastic TQFP (12 mm × 12 mm) | ST-80A  |
| AD8111AST              | -40°C to +85°C | 80-Lead Plastic TQFP (12 mm × 12 mm) | ST-80A  |
| AD8110-EB<br>AD8111-EB |                | Evaluation Board<br>Evaluation Board |         |

#### **CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD8110/AD8111 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



REV. 0 –5–

**Table III. Operation Truth Table** 

| <del>CE</del> | UPDATE | CLK | DATA IN           | DATA OUT               | RESET | SER/<br>PAR | Operation/Comment                                                                                                                                       |
|---------------|--------|-----|-------------------|------------------------|-------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | X      | X   | X                 | X                      | X     | X           | No change in logic.                                                                                                                                     |
| 0             | 1      | ł   | Data <sub>i</sub> | Data <sub>i-40</sub>   | 1     | 0           | The data on the serial DATA IN line is loaded into serial register. The first bit clocked into the serial register appears at DATA OUT 40 clocks later. |
| 0             | 1      | ł   | D0D4,<br>A0A2     | NA in Parallel<br>Mode | 1     | 1           | The data on the parallel data lines, D0–D4, are loaded into the 40-bit serial shift register location addressed by A0–A2.                               |
| 0             | 0      | X   | X                 | X                      | 1     | X           | Data in the 40-bit shift register transfers into the parallel latches that control the switch array.  Latches are transparent.                          |
| X             | X      | X   | X                 | X                      | 0     | X           | Asynchronous operation. All outputs are disabled. Remainder of logic is unchanged.                                                                      |



Figure 4. Logic Diagram

-6- REV. 0

### PIN FUNCTION DESCRIPTIONS

| Pin Name            | Pin Numbers                                               | Pin Description                                                                                                    |
|---------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| INxx                | 66, 68, 70, 72, 74, 76, 78, 1, 3, 5, 7, 9, 11, 13, 15, 64 | Analog Inputs; xx = Channel Numbers 00 Through 15.                                                                 |
| DATA IN             | 57                                                        | Serial Data Input, TTL Compatible.                                                                                 |
| CLK                 | 58                                                        | Clock, TTL Compatible. Falling Edge Triggered.                                                                     |
| DATA OUT            | 59                                                        | Serial Data Out, TTL Compatible.                                                                                   |
| UPDATE              | 56                                                        | Enable (Transparent) "Low." Allows serial register to connect directly to switch matrix. Data latched when "High." |
| RESET               | 61                                                        | Disable Outputs, Active "Low."                                                                                     |
| CE                  | 60                                                        | Chip Enable, Enable "Low." Must be "low" to clock in and latch data.                                               |
| <del>SER</del> ∕PAR | 55                                                        | Selects Serial Data Mode, "Low" or Parallel Data Mode, "High." Must be connected.                                  |
| OUTyy               | 41, 38, 35, 32, 29, 26, 23, 20                            | Analog Outputs yy = Channel Numbers 00 Through 07.                                                                 |
| AGND                | 2, 4, 6, 8, 10, 12, 14, 16, 46                            | Analog Ground for Inputs and Switch Matrix.                                                                        |
|                     | 65, 67, 69, 71, 73, 75, 77                                |                                                                                                                    |
| DVCC                | 63, 79                                                    | +5 V for Digital Circuitry.                                                                                        |
| DGND                | 62, 80                                                    | Ground for Digital Circuitry.                                                                                      |
| AVEE                | 17, 45                                                    | -5 V for Inputs and Switch Matrix.                                                                                 |
| AVCC                | 18, 44                                                    | +5 V for Inputs and Switch Matrix.                                                                                 |
| AGNDxx              | 42, 39, 36, 33, 30, 27, 24, 21                            | Ground for Output Amp, xx = Output Channel Numbers 00 Through 07. Must be connected.                               |
| AVCCxx/yy           | 43, 37, 31, 25, 22, 19                                    | +5 V for Output Amplifier that is shared by Channel Numbers xx and yy. Must be connected.                          |
| AVEExx/yy           | 40, 34, 28, 22                                            | -5 V for Output Amplifier that is shared by Channel Numbers xx and yy. Must be connected.                          |
| A0                  | 54                                                        | Parallel Data Input, TTL Compatible (Output Select LSB).                                                           |
| A1                  | 53                                                        | Parallel Data Input, TTL Compatible (Output Select).                                                               |
| A2                  | 52                                                        | Parallel Data Input, TTL Compatible (Output Select MSB).                                                           |
| D0                  | 51                                                        | Parallel Data Input, TTL Compatible (Input Select LSB).                                                            |
| D1                  | 50                                                        | Parallel Data Input, TTL Compatible (Input Select).                                                                |
| D2                  | 49                                                        | Parallel Data Input, TTL Compatible (Input Select).                                                                |
| D3                  | 48                                                        | Parallel Data Input, TTL Compatible (Input Select MSB).                                                            |
| D4                  | 47                                                        | Parallel Data Input, TTL Compatible (Output Enable).                                                               |



Figure 5. I/O Schematics

e. Logic Output

REV. 0 -7-

d. Logic Input

#### PIN CONFIGURATION



-8- REV. 0

# Typical Characteristics-AD8110/AD8111



Figure 6. AD8110 Frequency Response



Figure 7. AD8110 Crosstalk vs. Frequency



Figure 8. AD8110 Distortion vs. Frequency



Figure 9. AD8110 Step Response, 100 mV Step



Figure 10. AD8110 Step Response, 2 V Step



Figure 11. AD8110 Settling Time

REV. 0 -9-

# AD8110/AD8111-Typical Characteristics



Figure 12. AD8111 Frequency Response



Figure 13. AD8111 Crosstalk vs. Frequency



Figure 14. AD8111 Distortion vs. Frequency



Figure 15. AD8111 Step Response, 100 mV Step



Figure 16. AD8111 Step Response, 2 V Step



Figure 17. AD8111 Settling Time

-10- REV. 0



Figure 18. AD8110 PSRR vs. Frequency



Figure 19. AD8110 Voltage Noise vs. Frequency



Figure 20. AD8110 Output Impedance, Disabled



Figure 21. AD8110 Switching Transient (Glitch)



Figure 22. AD8110 Off Isolation, Input-Output



Figure 23. AD8110 Output Impedance, Enabled

REV. 0 –11–



Figure 24. AD8111 PSRR vs. Frequency



Figure 25. AD8111 Voltage Noise vs. Frequency



Figure 26. AD8111 Output Impedance, Disabled.



Figure 27. AD8111 Switching Transient (Glitch)



Figure 28. AD8111 Off Isolation, Input-Output



Figure 29. AD8111 Output Impedance, Enabled

-12- REV. 0



Figure 30. AD8110 Input Impedance vs. Frequency



Figure 31. AD8110 Frequency Response vs. Capacitive Load



Figure 32. AD8110 Flatness vs. Capacitive Load



Figure 33. AD8110 Switching Time



Figure 34. AD8110 Offset Voltage Distribution



Figure 35. AD8110 Offset Voltage vs. Temperature (Normalized at +25°C)

REV. 0 -13-



Figure 36. AD8111 Input Impedance vs. Frequency



Figure 37. AD8111 Frequency Response vs. Capacitive Load



Figure 38. AD8111 Flatness vs. Capacitive Load



Figure 39. AD8111 Switching Time



Figure 40. AD8111 Offset Voltage Distribution (RTI)



Figure 41. AD8111 Offset Voltage Drift vs. Temperature (Normalized at +25°C)

-14- REV. 0

#### THEORY OF OPERATION:

The AD8110 (G=+1) and AD8111 (G=+2) share a common core architecture consisting of an array of 128 transconductance (gm) input stages organized as eight 16:1 multiplexers with a common, 16-line analog input bus. Each multiplexer is basically a folded-cascode high speed voltage feedback amplifier with 16 input stages. The input stages are NPN differential pairs whose differential current outputs are combined at the output stage, which contains the high impedance node, compensation and a complementary emitter follower output buffer. In the AD8110, the output of each multiplexer is fed directly back to the inverting inputs of its 16 gm stages. In the AD8111, the feedback network is a voltage divider consisting of two equal resistors.

This switched-gm architecture results in a low power crosspoint switch that is able to directly drive a back terminated video load (150  $\Omega$ ) with low distortion (differential gain and differential phase errors are better than 0.02% and 0.02°, respectively). This design also achieves high input resistance and low input capacitance without the signal degradation and power dissipation of additional input buffers. However, the small input bias current at any input will increase almost linearly with the number of outputs programmed to that input.

The output disable feature of these crosspoints allows larger switch matrices to be built simply by busing together the outputs of multiple  $16\times 8$  ICs. However, while the disabled output impedance of the AD8110 is very high (10 MΩ), that of the AD8111 is limited by the resistive feedback network (which has a nominal total resistance of 1 kΩ) that appears in parallel with the disabled output. If the outputs of multiple AD8111s are connected through separate back termination resistors, the loading due to these finite output impedances will lower the effective back termination impedance of the overall matrix. This problem is eliminated if the outputs of multiple AD8111s are connected directly and share a single back termination resistor for each output of the overall matrix. This configuration increases the capacitive loading of the disabled AD8111 on the output of the enabled AD8111.

#### **APPLICATIONS**

The AD8110/AD8111 have two options for changing the programming of the crosspoint matrix. In the first option a serial word of 40 bits can be provided that will update the entire matrix each time. The second option allows for changing a single output's programming via a parallel interface. The serial option requires fewer signals, but requires more time (clock cycles) for changing the programming, while the parallel programming technique requires more signals, but can change a single output at a time and requires fewer clock cycles to complete programming.

#### **Serial Programming**

The serial programming mode uses the device pins  $\overline{CE}$ , CLK, DATA IN,  $\overline{UPDATE}$ , and  $\overline{SER}/PAR$ . The first step is to assert a LOW on  $\overline{SER}/PAR$  in order to enable the serial programming mode.  $\overline{CE}$  for the chip must be LOW to allow data to be

clocked into the device. The  $\overline{\text{CE}}$  signal can be used to address an individual device when devices are connected in parallel.

The <u>UPDATE</u> signal should be HIGH during the time that data is shifted into the device's serial port. Although the data will still shift in when <u>UPDATE</u> is LOW, the transparent, asynchronous latches will allow the shifting data to reach the matrix. This will cause the matrix to try to update to every intermediate state as defined by the shifting data.

The data at DATA IN is clocked in at every down edge of CLK. A total of 40 data bits must be shifted in to complete the programming. For each of the eight outputs, there are four bits (D0–D3) that determine the source of its input followed, by one bit (D4) that determines the enabled state of the output. If D4 is LOW (output disabled) the four associated bits (D0–D3) do not matter, because no input will be switched to that output.

The most-significant-output-address data is shifted in first, then following in sequence until the least-significant-output-address data is shifted in. At this point  $\overline{UPDATE}$  can be taken LOW, which will cause the programming of the device according to the data that was just shifted in. The  $\overline{UPDATE}$  registers are asynchronous and when  $\overline{UPDATE}$  is LOW (and  $\overline{CE}$  is LOW), they are transparent.

If more than one AD8110/AD8111 device is to be serially programmed in a system, the DATA OUT signal from one device can be connected to the DATA IN of the next device to form a serial chain. All of the CLK,  $\overline{CE}$ ,  $\overline{UPDATE}$  and  $\overline{SER}/PAR$  pins should be connected in parallel and operated as described above. The serial data is input to the DATA IN pin of the first device of the chain, and it will ripple on through to the last. Therefore, the data for the last device in the chain should come at the beginning of the programming sequence. The length of the programming sequence will be 40 times the number of devices in the chain.

#### **Parallel Programming**

When using the parallel programming mode, it is not necessary to reprogram the entire device when making changes to the matrix. In fact, parallel programming allows the modification of a single output at a time. Since this takes only one CLK/ UPDATE cycle, significant time savings can be realized by using parallel programming.

One important consideration in using parallel programming is that the  $\overline{RESET}$  signal DOES NOT RESET ALL REGISTERS in the AD8110/AD8111. When taken low, the  $\overline{RESET}$  signal will only set each output to the disabled state. This is helpful during power-up to ensure that two parallel outputs will not be active at the same time.

After initial power-up, the internal registers in the device will generally have random data, even though the RESET signal was asserted. If parallel programming is used to program one output, that output will be properly programmed, but the rest of the device will have a random program state depending on the internal register content at power-up. Therefore, when using parallel programming, it is essential that ALL OUTPUTS BE PROGRAMMED TO A DESIRED STATE AFTER POWER-UP.

REV. 0 -15-

This will ensure that the programming matrix is always in a known state. From then on, parallel programming can be used to modify a single output or more at a time.

In a similar fashion, if both  $\overline{\text{CE}}$  and  $\overline{\text{UPDATE}}$  are taken LOW after initial power-up, the random power-up data in the shift register will be programmed into the matrix. Therefore, in order to prevent the crosspoint from being programmed into an unknown state DO NOT APPLY LOW LOGIC LEVELS TO BOTH  $\overline{\text{CE}}$  AND  $\overline{\text{UPDATE}}$  AFTER POWER IS INITIALLY APPLIED. Programming the full shift register one time to a desired state by either serial or parallel programming after initial power-up will eliminate the possibility of programming the matrix to an unknown state.

To change an output's programming via parallel programming, SER/PAR and UPDATE should be taken HIGH and CE should be taken LOW. The CLK signal should be in the HIGH state. The address of the output that is to be programmed should be put on A0–A2. The first four data bits (D0–D3) should contain the information that identifies the input that is programmed to the output that is addressed. The fourth data bit (D4) will determine the enabled state of the output. If D4 is LOW (output disabled), the data on D0–D3 does not matter.

After the desired address and data signals have been established, they can be latched into the shift register by a HIGH-to-LOW transition of the CLK signal. The matrix will not be programmed, however, until the  $\overline{UPDATE}$  signal is taken low. Thus, it is possible to latch in new data for several or all of the outputs first via successive negative transitions of CLK while  $\overline{UPDATE}$  is held high, and then have all the new data take effect when  $\overline{UPDATE}$  goes LOW. This technique should be used when programming the device for the first time after power-up when using parallel programming.

#### **POWER-ON RESET**

When powering up the AD8110/AD8111 it is usually desirable to have the outputs come up in the disabled state. The RESET pin, when taken LOW will cause all outputs to be in the disabled state. However, the RESET signal DOES NOT RESET ALL REGISTERS in the AD8110/AD8111 This is important when operating in the parallel programming mode. Please refer to that section for information about programming internal registers after power-up. Serial programming will program the entire matrix each time, so no special considerations apply.

Since the data in the shift register is random after power-up, it should not be used to program the matrix or else the matrix can enter unknown states. To prevent this, DO NOT APPLY LOGIC LOW SIGNALS TO BOTH  $\overline{\text{CE}}$  AND  $\overline{\text{UPDATE}}$  INITIALLY AFTER POWER-UP. The shift register should first be loaded with the desired data, and then  $\overline{\text{UPDATE}}$  can be taken LOW to program the device.

The  $\overline{RESET}$  pin has a 20 k $\Omega$  pull-up resistor to DVDD that can be used to create a simple power-up reset circuit. A capacitor from  $\overline{RESET}$  to ground will hold  $\overline{RESET}$  LOW for some time while the rest of the device stabilizes. The LOW condition will

cause all the outputs to be disabled. The capacitor will then charge through the pull-up resistor to the HIGH state; thus allowing full programming capability of the device.

#### **GAIN SELECTION**

The  $16\times8$  crosspoints come in two versions depending on the desired gain of the analog circuit paths. The AD8110 device is unity gain and can be used for analog logic switching and other applications where unity gain is desired. The AD8110 can also be used for the input and interior sections of larger crosspoint arrays where termination of output signals is not usually used. The AD8110 outputs have a very high impedance when their outputs are disabled.

For devices that will be used to drive a terminated cable with its outputs, the AD8111 can be used. This device has a built-in gain of two that eliminates the need for a gain-of-two buffer to drive a video line. Because of the presence of the feedback network in these devices, the disabled output impedance is about  $1\ k\Omega$ .

If external amplifiers are used to provide a gain = +2, our AD8079 provides a fixed G = +2 function.

#### CREATING LARGER CROSSPOINT ARRAYS

The AD8110/AD8111 are high density building blocks for creating crosspoint arrays of dimensions larger than  $16\times 8$ . Various features such as output disable, chip enable, and gain-of-one-and-two options are useful for creating larger arrays. For very large arrays, they can be used along with the AD8116, a  $16\times 16$  video crosspoint device. In addition, when required for customizing a crosspoint array size, they can be used with the AD8108 and AD8109 a pair (unity gain and gain-of-two) of  $8\times 8$  video crosspoint switches.

The first consideration in constructing a larger crosspoint is to determine the minimum number of devices that are required. The  $16\times 8$  architecture of the AD8110/AD8111 contains 128 "points," which is a factor of 32 greater than a  $4\times 1$  crosspoint. The PC board area and power consumption savings are readily apparent when compared to using these smaller devices.

For a nonblocking crosspoint, the number of points required is the product of the number of inputs multiplied by the number of outputs. Nonblocking requires that the programming of a given input to one or more outputs does not restrict the availability of that input to be a source for any other outputs.

Some nonblocking crosspoint architectures will require more than this minimum as calculated above. Also, there are blocking architectures that can be constructed with fewer devices than this minimum. These systems have connectivity available on a statistical basis that is determined when designing the overall system.

-16- REV. 0

The basic concept in constructing larger crosspoint arrays is to connect inputs in parallel in a horizontal direction and to "wire-OR" the outputs together in the vertical direction. The meaning of horizontal and vertical can best be understood by looking at a diagram. Figure 42 illustrates this concept for a  $32 \times 8$  crosspoint array.



Figure 42. A  $32 \times 8$  Crosspoint Array Using Two AD8110s or Two AD8111s

The inputs are each uniquely assigned to each of the 32 inputs of the two devices and terminated appropriately. The outputs are wire-ORed together in pairs. The output from only one of a wired OR pair should be enabled at any given time. The device programming software must be properly written to cause this to happen.

At some point, the number of outputs that are wire-ORed becomes too great to maintain system performance. This will vary according to which system specifications are most important. It will also depend on whether the matrix consists of AD8110s or AD8111s. The output disabled impedance of the AD8110 is much higher than that of the AD8111, so its disabled parasitics will have a smaller effect on the one output that is enabled. For example, a  $128\times 8$  crosspoint can be created with eight AD8110/ AD8111s. This design will have 128 separate inputs and have the corresponding outputs of each device wire-ORed together in groups of eight.

Using additional crosspoint devices in the design can lower the number of outputs that have to be wire-ORed together. Figure 43 shows a block diagram of a system using eight AD8110s and two AD8111s to create a nonblocking, gain-of-two,  $128 \times 8$  crosspoint that restricts the wire-ORing at the output to only four outputs. These devices are the AD8110, which has a higher disabled output impedance than the AD8111.

Additionally, by using the lower four outputs from each of the two Rank 2 AD8111s, a blocking  $128 \times 16$  crosspoint array can be realized. There are, however, some drawbacks to this technique. The offset voltages of the various cascaded devices will accumulate and the bandwidth limitations of the devices will compound. In addition, the extra devices will consume more current and take up more board space. Once again, the overall system design specifications will determine how to make the various tradeoffs.



Figure 43. A Gain-of-Two 128 × 8 Nonblocking Crosspoint Array (128 × 16 Blocking)

#### **Multichannel Video**

The excellent video specifications of the AD8110/AD8111 make them ideal candidates for creating composite video crosspoint switches. These can be made quite dense by taking advantage of the AD8110/AD8111's high level of integration and the fact that composite video requires only one crosspoint channel per system video channel. There are, however, other video formats that can be routed with the AD8110/AD8111 requiring more than one crosspoint channel per video channel.

Some systems use twisted-pair wiring to carry video signals. These systems utilize differential signals and can lower costs because they use lower cost cables, connectors and termination methods. They also have the ability to lower crosstalk and reject common-mode signals, which can be important for equipment that operates in noisy environments or where common-mode voltages are present between transmitting and receiving equipment.

In such systems, the video signals are differential; there is a positive and negative (or inverted) version of the signals. These complementary signals are transmitted onto each of the two wires of the twisted pair, yielding a first order zero commonmode signal. At the receive end, the signals are differentially received and converted back into a single-ended signal.

When switching these differential signals, two channels are required in the switching element to handle the two differential signals that make up the video channel. Thus, one differential video channel is assigned to a pair of crosspoint channels, both input and output. For a single AD8110/AD8111, eight differential video channels can be assigned to the 16 inputs and four to the outputs. This will effectively form an  $8\times 4$  differential crosspoint switch.

Programming such a device will require that inputs and outputs be programmed in pairs. This information can be deduced by inspection of the programming format of the AD8110/AD8111 and the requirements of the system.

There are other analog video formats requiring more than one analog circuit per video channel. One two-circuit format that is commonly being used in systems such as satellite TV, digital cable boxes and higher quality VCRs, is called S-video or Y/C video. This format carries the brightness (luminance or Y) portion of the video signal on one channel and the color (chrominance, chroma or C) on a second channel.

Since S-video also uses two separate circuits for one video channel, creating a crosspoint system requires assigning one video channel to two crosspoint channels as in the case of a differential video system. Aside from the nature of the video format, other aspects of these two systems will be the same.

There are yet other video formats using three channels to carry the video information. Video cameras produce RGB (red, green, blue) directly from the image sensors. RGB is also the usual format used by computers internally for graphics. RGB can also be converted to Y, R-Y, B-Y format, sometimes called YUV format. These three-circuit, video standards are referred to as component analog video.

The component video standards require three crosspoint channels per video channel to handle the switching function. In a fashion similar to the two-circuit video formats, the inputs and outputs are assigned in groups of three and the appropriate logic programming is performed to route the video signals.

#### **CROSSTALK**

Many systems, such as broadcast video, that handle numerous analog signal channels have strict requirements for keeping the various signals from influencing any of the others in the system. Crosstalk is the term used to describe the coupling of the signals of other nearby channels to a given channel.

When there are many signals in close proximity in a system, as will undoubtedly be the case in a system that uses the AD8110/AD8111, the crosstalk issues can be quite complex. A good understanding of the nature of crosstalk and some definition of terms is required in order to specify a system that uses one or more AD8110/AD8111s.

#### **Types of Crosstalk**

Crosstalk can be propagated by means of any of three methods. These fall into the categories of electric field, magnetic field and sharing of common impedances. This section will explain these effects.

Every conductor can be both a radiator of electric fields and a receiver of electric fields. The electric field crosstalk mechanism occurs when the electric field created by the transmitter propagates across a stray capacitance (e.g., free space) and couples with the receiver and induces a voltage. This voltage is an unwanted crosstalk signal in any channel that receives it.

Currents flowing in conductors create magnetic fields that circulate around the currents. These magnetic fields will then generate voltages in any other conductors whose paths they link. The undesired induced voltages in these other channels are crosstalk signals. The channels that crosstalk can be said to have a mutual inductance that couples signals from one channel to another.

The power supplies, grounds and other signal return paths of a multichannel system are generally shared by the various channels. When a current from one channel flows in one of these paths, a voltage that is developed across the impedance becomes an input crosstalk signal for other channels that share the common impedance.

All these sources of crosstalk are vector quantities, so the magnitudes cannot be simply added together to obtain the total crosstalk. In fact, there are conditions where driving additional circuits in parallel in a given configuration can actually reduce the crosstalk.

#### **Areas of Crosstalk**

For a practical AD8110/AD8111 circuit, it is required that it be mounted to some sort of circuit board in order to connect it to power supplies and measurement equipment. Great care has been taken to create a characterization board (also available as an evaluation board) that adds minimum crosstalk to the intrinsic device. This, however, raises the issue that a system's crosstalk is a combination of the intrinsic crosstalk of the devices in addition to the circuit board to which they are mounted. It is important to try to separate these two areas of crosstalk when attempting to minimize its effect.

In addition, crosstalk can occur among the inputs to a crosspoint and among the outputs. It can also occur from input to output. Techniques will be discussed for diagnosing which part of a system is contributing to crosstalk.

-18- REV. 0

#### **Measuring Crosstalk**

Crosstalk is measured by applying a signal to one or more channels and measuring the relative strength of that signal on a desired selected channel. The measurement is usually expressed as dB down from the magnitude of the test signal. The crosstalk is expressed by:

$$|XT| = 20 \log_{10} (Asel(s)/Atest(s))$$

where  $s = j\omega$  is the Laplace transform variable, Asel(s) is the amplitude of the crosstalk-induced signal in the selected channel and Atest(s) is the amplitude of the test signal. It can be seen that crosstalk is a function of frequency, but not a function of the magnitude of the test signal (to first order). In addition, the crosstalk signal will have a phase relative to the test signal associated with it.

A network analyzer is most commonly used to measure crosstalk over a frequency range of interest. It can provide both magnitude and phase information about the crosstalk signal.

As a crosspoint system or device grows larger, the number of theoretical crosstalk combinations and permutations can become extremely large. For example, in the case of the  $16\times 8$  matrix of the AD8110/AD8111, we can examine the number of crosstalk terms that can be considered for a single channel, say IN00 input. IN00 is programmed to connect to one of the AD8110/AD8111 outputs where the measurement can be made.

We can first measure the crosstalk terms associated with driving a test signal into each of the other 15 inputs one at a time. We can then measure the crosstalk terms associated with driving a parallel test signal into all 15 other inputs taken two at a time in all possible combinations; and then three at a time, etc., until, finally, there is only one way to drive a test signal into all 15 other inputs.

Each of these cases is legitimately different from the others and might yield a unique value depending on the resolution of the measurement system, but it is hardly practical to measure all these terms and then to specify them. In addition, this describes the crosstalk matrix for just one input channel. A similar crosstalk matrix can be proposed for every other input. In addition, if the possible combinations and permutations for connecting inputs to the other (not used for measurement) outputs are taken into consideration, the numbers rather quickly grow to astronomical proportions. If a larger crosspoint array of multiple AD8110/AD8111s is constructed, the numbers grow larger still.

Obviously, some subset of all these cases must be selected to be used as a guide for a practical measure of crosstalk. One common method is to measure "all hostile" crosstalk. This term means that the crosstalk to the selected channel is measured, while all other system channels are driven in parallel. In general, this will yield the worst crosstalk number, but this is not always the case due to the vector nature of the crosstalk signal.

Other useful crosstalk measurements are those created by one nearest neighbor or by the two nearest neighbors on either side. These crosstalk measurements will generally be higher than those of more distant channels, so they can serve as a worst case measure for any other one-channel or two-channel crosstalk measurements.

#### **Input and Output Crosstalk**

The flexible programming capability of the AD8110/AD8111 can be used to diagnose whether crosstalk is occurring more on the input side or the output side. Some examples are illustrative. A given input channel (IN07 in the middle for this example) can be programmed to drive OUT03. The input to IN07 is just terminated to ground (via 50 or 75  $\Omega$ ) and no signal is applied.

All the other inputs are driven in parallel with the same test signal (practically provided by a distribution amplifier), with all other outputs except OUT03 disabled. Since grounded IN07 is programmed to drive OUT03, there should be no signal present. Any signal that is present can be attributed to the other 15 hostile input signals, because no other outputs are driven (they are all disabled). Thus, this method measures the all-hostile input contribution to crosstalk into IN07. Of course, the method can be used for other input channels and combinations of hostile inputs.

For output crosstalk measurement, a single input channel (IN00 for example) is driven and all outputs other than a given output (IN03 in the middle) are programmed to connect to IN00. OUT03 is programmed to connect to IN15 (far away from IN00), which is terminated to ground. Thus OUT03 should not have a signal present since it is listening to a quiet input. Any signal measured at the OUT03 can be attributed to the output crosstalk of the other seven hostile outputs. Again, this method can be modified to measure other channels and other crosspoint matrix combinations.

#### **Effect of Impedances on Crosstalk**

The input side crosstalk can be influenced by the output impedance of the sources that drive the inputs. The lower the impedance of the drive source, the lower the magnitude of the crosstalk. The dominant crosstalk mechanism on the input side is capacitive coupling. The high impedance inputs do not have significant current flow to create magnetically induced crosstalk. However, significant current can flow through the input termination resistors and the loops that drive them. Thus, the PC board on the input side can contribute to magnetically coupled crosstalk.

From a circuit standpoint, the input crosstalk mechanism looks like a capacitor coupling to a resistive load. For low frequencies the magnitude of the crosstalk will be given by:

$$|XT| = 20 \log_{10} [(R_S C_M) \times s]$$

where  $R_S$  is the source resistance,  $C_M$  is the mutual capacitance between the test signal circuit and the selected circuit, and s is the Laplace transform variable.

From the equation it can be observed that this crosstalk mechanism has a high pass nature; it can also be minimized by reducing the coupling capacitance of the input circuits and lowering the output impedance of the drivers. If the input is driven from a 75  $\Omega$  terminated cable, the input crosstalk can be reduced by buffering this signal with a low output impedance buffer.

REV. 0 –19–

On the output side, the crosstalk can be reduced by driving a lighter load. Although the AD8110/AD8111 is specified with excellent differential gain and phase when driving a standard 150  $\Omega$  video load, the crosstalk will be higher than the minimum obtainable due to the high output currents. These currents will induce crosstalk via the mutual inductance of the output pins and bond wires of the AD8110/AD8111.

From a circuit standpoint, this output crosstalk mechanism looks like a transformer with a mutual inductance between the windings that drives a load resistor. For low frequencies, the magnitude of the crosstalk is given by:

$$|XT| = 20 \log_{10} (Mxy \times s/R_L)$$

where Mxy is the mutual inductance of output x to output y, and  $R_L$  is the load resistance on the measured output. This crosstalk mechanism can be minimized by keeping the mutual inductance low and increasing  $R_L$ . The mutual inductance can be kept low by increasing the spacing of the conductors and minimizing their parallel length.

#### **PCB Layout**

Extreme care must be exercised to minimize additional crosstalk generated by the system circuit board(s). The areas that must be carefully detailed are grounding, shielding, signal routing and supply bypassing.

The packaging of the AD8110/AD8111 is designed to help keep the crosstalk to a minimum. Each input is separated from each other input by an analog ground pin. All of these AGNDs should be directly connected to the ground plane of the circuit board. These ground pins provide shielding, low impedance return paths and physical separation for the inputs. All of these help to reduce crosstalk.

Each output is separated from its two neighboring outputs by an analog ground pin in addition to an analog supply pin of one polarity or the other. Each of these analog supply pins provides power to the output stages of only the two nearest outputs. These supply pins and analog grounds provide shielding, physical separation and a low impedance supply for the outputs. Individual bypassing of each of these supply pins with a 0.01  $\mu F$  chip capacitor directly to the ground plane minimizes high frequency output crosstalk via the mechanism of sharing common impedances.

Each output also has an on-chip compensation capacitor that is individually tied to the nearby analog ground pins AGND00 through AGND07. This technique reduces crosstalk by preventing the currents that flow in these paths from sharing a common impedance on the IC and in the package pins. These AGNDxx signals should all be directly connected to the ground plane.

The input and output signals will have minimum crosstalk if they are located between ground planes on layers above and below, and separated by ground in between. Vias should be located as close to the IC as possible to carry the inputs and outputs to the inner layer. The only place the input and output signals surface is at the input termination resistors and the output series back termination resistors. These signals should also be separated, to the extent possible, as soon as they emerge from the IC package.

#### **Evaluation Board**

A four-layer evaluation board is available for the AD8110/AD8111. The exact same board and external components are used for each device. The only difference is the device itself, which offers a selection of a gain of unity or gain of two through the analog channels. This board has been carefully laid out and tested to demonstrate the specified high speed performance of the device. Figure 44 shows the schematic of the evaluation board. Figure 45 shows the component side silk-screen. The layouts of the board's four layers are given in:

Component Layer—Figure 46 Signal Routing Layer—Figure 47 Power Layer—Figure 48 Bottom Layer—Figure 49

The evaluation board package includes the following:

- Fully populated board with BNC-type connectors.
- Windows<sup>™</sup> based software for controlling the board from a PC via the printer port.
- Custom cable to connect evaluation board to PC.
- · Disk containing Gerber files of board layout.

Optimized for video applications, all signal inputs and outputs are terminated with 75  $\Omega$  resistors. Stripline techniques are used to achieve a characteristic impedance on the signal input and output lines also of 75  $\Omega$ . Figure 50 shows a cross-section of one of the input or output tracks along with the arrangement of the PCB layers. It should be noted that unused regions of the four layers are filled up with ground planes. As a result, the input and output traces, in addition to having controlled impedances, are well shielded.

REV. 0

-20-



Figure 44. Evaluation Board Schematic

REV. 0 –21–



Figure 45. Component Side Silkscreen



Figure 46. Board Layout (Component Side)

-22- REV. 0



Figure 47. Board Layout (Signal Layer)



Figure 48. Board Layout (Power Plane)

REV. 0 -23-



Figure 49. Board Layout (Bottom Layer)

-24- REV. 0



BOTTOM LAYER

Figure 50. Cross Section of Input and Output Traces

The board has 24 BNC type connectors: 16 inputs and 8 outputs. The connectors are arranged in a crescent around the device. As can be seen from Figure 47, this results in all 16 input signal traces and all eight signal output traces having the same length. This is useful in tests such as All-Hostile Crosstalk where the phase relationship and delay between signals needs to be maintained from input to output.

The three power supply pins AVCC, DVCC and AVEE should be connected to good quality, low noise,  $\pm 5$  V supplies. Where the same  $\pm 5$  V power supplies are used for analog and digital, separate cables should be run for the power supply to the evaluation board's analog and digital power supply pins.

As a general rule, each power supply pin (or group of adjacent power supply pins) should be locally decoupled with a 0.01  $\mu F$  capacitor. If there is a space constraint, it is more important to decouple analog power supply pins before digital power supply pins. A 0.1  $\mu F$  capacitor, located reasonably close to the pins, can be used to decouple a number of power supply pins. Finally a 10  $\mu F$  capacitor should be used to decouple power supplies as they come on to the board.

#### Controlling the Evaluation Board from a PC

The evaluation board include Windows-based control software and a custom cable that connects the board's digital interface to the printer port of the PC. The wiring of this cable is shown in Figure 51. The software requires Windows 3.1 or later to operate. To install the software, insert the disk labeled "Disk #1 of 2" in the PC and run the file called SETUP.EXE. Additional installation instructions will be given on-screen. Before beginning installation, it is important to terminate any other Windows applications that are running.

When you launch the crosspoint control software, you will be asked to select the printer port you are using. Most modern PCs have only one printer port, usually called LPT1. However some laptop computers use the PRN port.



Figure 51. Evaluation Board-PC Connection Cable

REV. 0 -25-

Figure 52 shows the main screen of the control software in its initial reset state (all outputs off). Using the mouse, any input can be connected with one or more outputs by simply clicking on the appropriate radio buttons in the  $16\times 8$  on-screen array. Each time a button is clicked on, the software automatically sends and latches the required 40-bit data stream to the evaluation board. An output can be turned off by clicking the appropriate button in the Off column. To turn off all outputs, click on RESET.

The software offers volatile and nonvolatile storage of configurations. For volatile storage, up to two configurations can be stored and recalled using the Memory 1 and Memory 2 Buffers. These function in an identical fashion to the memory on a pocket calculator. For nonvolatile storage of a configuration, the Save Setup and Load Setup functions can be used. This stores the configuration as a data file on disk.

#### **Overshoot on PC Printer Ports' Data Lines**

The data lines on some printer ports have excessive overshoot. Overshoot on the pin that is used as the serial clock (Pin 6 on the D-Sub-25 connector) can cause communication problems. This overshoot can be eliminated by connecting a capacitor from the CLK line on the evaluation board to ground. A pad has been provided on the solder-side of the evaluation board to allow this capacitor to be soldered into place. Depending upon the overshoot from the printer port, this capacitor may need to be as large as  $0.01~\mu F.$ 



Figure 52. Evaluation Board Control Panel

-26- REV. 0

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

# 80-Lead Plastic TQFP (ST-80A)



REV. 0 –27–