# 12-Bit, 165 MSPS TxDAC® D/A Converter AD9742\* ### **FEATURES** **High Performance Member of Pin Compatible TxDAC Product Family** **Excellent Spurious-Free Dynamic Range Performance** SNR @ 5 MHz Output, 125 MSPS: 73 dB **Twos Complement or Straight Binary Data Format** Differential Current Outputs: 2 mA to 20 mA Power Dissipation: 135 mW @ 3.3 V Power-Down Mode: 15 mW @ 3.3 V On-Chip 1.2 V Reference **CMOS Compatible Digital Interface** 28-Lead SOIC, 28-Lead TSSOP, and 32-Lead LFCSP **Packages** **Edge-Triggered Latches** ### **APPLICATIONS** **Wideband Communication Transmit Channel:** **Direct IF Base Stations** Wireless Local Loop **Digital Radio Link Direct Digital Synthesis (DDS)** # **GENERAL DESCRIPTION** Instrumentation The AD9742 is a 12-bit resolution, wideband, third generation member of the TxDAC series of high performance, low power CMOS digital-to-analog converters (DACs). The TxDAC family, consisting of pin compatible 8-, 10-, 12-, and 14-bit DACs, is specifically optimized for the transmit signal path of communication systems. All of the devices share the same interface options, small outline package, and pinout, providing an upward or downward component selection path based on performance, resolution, and cost. The AD9742 offers exceptional ac and dc performance while supporting update rates up to 165 MSPS. The AD9742's low power dissipation makes it well suited for portable and low power applications. Its power dissipation can be further reduced to a mere 60 mW with a slight degradation in performance by lowering the full-scale current output. Also, a power-down mode reduces the standby power dissipation to approximately 15 mW. A segmented current source architecture is combined with a proprietary switching technique to reduce spurious components and enhance dynamic performance. \*Protected by U.S. Patent Numbers 5568145, 5689257, and 5703519. ### REV. A Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies. ### FUNCTIONAL BLOCK DIAGRAM Edge-triggered input latches and a 1.2 V temperature compensated band gap reference have been integrated to provide a complete monolithic DAC solution. The digital inputs support 3 V CMOS logic families. ### PRODUCT HIGHLIGHTS - 1. The AD9742 is the 12-bit member of the pin compatible TxDAC family, which offers excellent INL and DNL performance. - 2. Data input supports twos complement or straight binary data coding. - 3. High speed, single-ended CMOS clock input supports 165 MSPS conversion rate. - 4. Low power: Complete CMOS DAC function operates on 135 mW from a 2.7 V to 3.6 V single supply. The DAC fullscale current can be reduced for lower power operation, and a sleep mode is provided for low power idle periods. - 5. On-chip voltage reference: The AD9742 includes a 1.2 V temperature compensated band gap voltage reference. - 6. Industry standard 28-lead SOIC, 28-lead TSSOP, and 32-lead LFCSP packages. Fax: 781/326-8703 © 2003 Analog Devices, Inc. All rights reserved. # AD9742-SPECIFICATIONS | Parameter | Min | Typ | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------| | RESOLUTION | 12 | | | Bits | | DC ACCURACY <sup>1</sup> Integral Linearity Error (INL) Differential Nonlinearity (DNL) | -2.5<br>-1.3 | ±0.5<br>±0.4 | +2.5<br>+1.3 | LSB<br>LSB | | ANALOG OUTPUT Offset Error Gain Error (Without Internal Reference) Gain Error (With Internal Reference) Full-Scale Output Current <sup>2</sup> Output Compliance Range Output Resistance Output Capacitance | -0.02<br>-0.5<br>-0.5<br>2<br>-1 | ±0.1<br>±0.1 | +0.02<br>+0.5<br>+0.5<br>20<br>+1.25 | % of FSR<br>% of FSR<br>% of FSR<br>mA<br>V<br>kΩ<br>pF | | REFERENCE OUTPUT Reference Voltage Reference Output Current <sup>3</sup> | 1.14 | 1.20<br>100 | 1.26 | V<br>nA | | REFERENCE INPUT Input Compliance Range Reference Input Resistance (Ext. Reference) Small Signal Bandwidth | 0.1 | 1<br>0.5 | 1.25 | V<br>MΩ<br>MHz | | TEMPERATURE COEFFICIENTS Offset Drift Gain Drift (Without Internal Reference) Gain Drift (With Internal Reference) Reference Voltage Drift | | 0<br>±50<br>±100<br>±50 | | ppm of FSR/°C<br>ppm of FSR/°C<br>ppm of FSR/°C<br>ppm/°C | | POWER SUPPLY Supply Voltages AVDD DVDD CLKVDD Analog Supply Current (I <sub>AVDD</sub> ) Digital Supply Current (I <sub>DVDD</sub> ) <sup>4</sup> Clock Supply Current (I <sub>CLKVDD</sub> ) Supply Current Sleep Mode (I <sub>AVDD</sub> ) Power Dissipation <sup>4</sup> Power Dissipation <sup>5</sup> Power Supply Rejection Ratio—AVDD <sup>6</sup> Power Supply Rejection Ratio—DVDD <sup>6</sup> | 2.7<br>2.7<br>2.7<br>2.7 | 3.3<br>3.3<br>3.3<br>33<br>8<br>5<br>5<br>135<br>145 | 3.6<br>3.6<br>3.6<br>36<br>9<br>6<br>145<br>+1<br>+0.04 | V V V mA mA mA mA mW mW % of FSR/V % of FSR/V | | OPERATING RANGE | -40 | | +85 | °C | # NOTES -2- REV. A <sup>&</sup>lt;sup>1</sup>Measured at IOUTA, driving a virtual ground. $<sup>^2\</sup>mbox{Nominal full-scale current, $I_{OUTFS}$, is 32 times the $I_{REF}$ current.}$ <sup>&</sup>lt;sup>3</sup>An external buffer amplifier with input bias current <100 nA should be used to drive any external load. $<sup>^{4}</sup>$ Measured at $f_{CLOCK} = 25$ MSPS and $f_{OUT} = 1$ MHz. $<sup>^5</sup>$ Measured as unbuffered voltage output with $I_{OUTFS}$ = 20 mA and 50 $\Omega$ $R_{LOAD}$ at IOUTA and IOUTB, $f_{CLOCK}$ = 100 MSPS and $f_{OUT}$ = 40 MHz. $<sup>^6\</sup>pm5\%$ power supply variation. Specifications subject to change without notice. # | Parameter | Min | Тур | Max | Unit | |----------------------------------------------------------------|-----|------|-----|----------------| | DYNAMIC PERFORMANCE | | | | | | Maximum Output Update Rate (f <sub>CLOCK</sub> ) | 165 | | | MSPS | | Output Settling Time $(t_{ST})$ (to $0.1\%$ ) <sup>1</sup> | | 11 | | ns | | Output Propagation Delay (t <sub>PD</sub> ) | | 1 | | ns | | Glitch Impulse | | 5 | | pV-s | | Output Rise Time (10% to 90%) <sup>1</sup> | | 2.5 | | ns | | Output Fall Time (10% to 90%) <sup>1</sup> | | 2.5 | | ns | | Output Noise $(I_{OUTFS} = 20 \text{ mA})^2$ | | 50 | | $pA/\sqrt{Hz}$ | | Output Noise $(I_{OUTFS} = 2 \text{ mA})^2$ | | 30 | | $pA/\sqrt{Hz}$ | | Noise Spectral Density <sup>3</sup> | | -152 | | dBm/Hz | | AC LINEARITY | | | | | | Spurious-Free Dynamic Range to Nyquist | | | | | | $f_{CLOCK} = 25 \text{ MSPS}; f_{OUT} = 1.00 \text{ MHz}$ | | | | | | 0 dBFS Output | 74 | 84 | | dBc | | -6 dBFS Output | | 85 | | dBc | | –12 dBFS Output | | 82 | | dBc | | –18 dBFS Output | | 76 | | dBc | | $f_{CLOCK} = 65 \text{ MSPS}$ ; $f_{OUT} = 1.00 \text{ MHz}$ | | 85 | | dBc | | $f_{CLOCK}$ = 65 MSPS; $f_{OUT}$ = 2.51 MHz | | 83 | | dBc | | $f_{CLOCK} = 65 \text{ MSPS}; f_{OUT} = 10 \text{ MHz}$ | | 80 | | dBc | | $f_{CLOCK} = 65 \text{ MSPS}; f_{OUT} = 15 \text{ MHz}$ | | 75 | | dBc | | $f_{CLOCK} = 65 \text{ MSPS}; f_{OUT} = 25 \text{ MHz}$ | | 74 | | dBc | | $f_{CLOCK}$ = 165 MSPS; $f_{OUT}$ = 21 MHz | | 72 | | dBc | | $f_{CLOCK}$ = 165 MSPS; $f_{OUT}$ = 41 MHz | | 60 | | dBc | | Spurious-Free Dynamic Range within a Window | | | | | | $f_{CLOCK}$ = 25 MSPS; $f_{OUT}$ = 1.00 MHz; 2 MHz Span | 80 | | | dBc | | $f_{CLOCK}$ = 50 MSPS; $f_{OUT}$ = 5.02 MHz; 2 MHz Span | | 90 | | dBc | | $f_{CLOCK}$ = 65 MSPS; $f_{OUT}$ = 5.03 MHz; 2.5 MHz Span | | 90 | | dBc | | $f_{CLOCK}$ = 125 MSPS; $f_{OUT}$ = 5.04 MHz; 4 MHz Span | | 90 | | dBc | | Total Harmonic Distortion | | | | | | $f_{CLOCK}$ = 25 MSPS; $f_{OUT}$ = 1.00 MHz | | -82 | -74 | dBc | | $f_{CLOCK}$ = 50 MSPS; $f_{OUT}$ = 2.00 MHz | | -77 | | dBc | | $f_{CLOCK}$ = 65 MSPS; $f_{OUT}$ = 2.00 MHz | | -77 | | dBc | | $f_{CLOCK}$ = 125 MSPS; $f_{OUT}$ = 2.00 MHz | | -77 | | dBc | | Signal-to-Noise Ratio | | | | | | $f_{CLOCK}$ = 65 MSPS; $f_{OUT}$ = 5 MHz; $I_{OUTFS}$ = 20 mA | | 78 | | dB | | $f_{CLOCK}$ = 65 MSPS; $f_{OUT}$ = 5 MHz; $I_{OUTFS}$ = 5 mA | | 86 | | dB | | $f_{CLOCK}$ = 125 MSPS; $f_{OUT}$ = 5 MHz; $I_{OUTFS}$ = 20 mA | | 73 | | dB | | $f_{CLOCK}$ = 125 MSPS; $f_{OUT}$ = 5 MHz; $I_{OUTFS}$ = 5 mA | | 78 | | dB | | $f_{CLOCK}$ = 165 MSPS; $f_{OUT}$ = 5 MHz; $I_{OUTFS}$ = 20 mA | | 69 | | dB | | $f_{CLOCK}$ = 165 MSPS; $f_{OUT}$ = 5 MHz; $I_{OUTFS}$ = 5 mA | | 71 | | dB | | Multitone Power Ratio (8 Tones at 400 kHz Spacing) | | | | | | $f_{CLOCK}$ = 78 MSPS; $f_{OUT}$ = 15.0 MHz to 18.2 MHz | | | | | | 0 dBFS Output | | 65 | | dBc | | -6 dBFS Output | | 67 | | dBc | | –12 dBFS Output | | 65 | | dBc | | –18 dBFS Output | | 63 | | dBc | ## NOTES Specifications subject to change without notice. REV. A -3- $<sup>^{1}</sup>$ Measured single-ended into 50 $\Omega$ load. <sup>&</sup>lt;sup>2</sup>Output noise is measured with a full-scale output set to 20 mA with no conversion activity. It is a measure of the thermal noise only. <sup>&</sup>lt;sup>3</sup>Noise spectral density is the average noise power normalized to a 1 Hz bandwidth, with the DAC converting and producing an output tone. **AD9742** # $\textbf{DIGITAL SPECIFICATIONS} \ \, (T_{\text{MIN}} \, \text{to} \, T_{\text{MAX}}, \, \text{AVDD} = 3.3 \, \text{V}, \, \text{DVDD} = 3.3 \, \text{V}, \, \text{CLKVDD} = 3.3 \, \text{V}, \, I_{\text{OUTFS}} = 20 \, \text{mA}, \, \text{unless otherwise noted.} )$ | Parameter | M | in T | yp M | ax | Unit | |--------------------------------------|-----|------|--------|----|------| | DIGITAL INPUTS <sup>1</sup> | | | | | | | Logic 1 Voltage | 2.1 | 1 3 | | | V | | Logic 0 Voltage | | 0 | 0.9 | 9 | V | | Logic 1 Current | -1 | 0 | +1 | 10 | μΑ | | Logic 0 Current | -1 | 0 | +1 | 10 | μA | | Input Capacitance | | 5 | | | pF | | Input Setup Time (t <sub>S</sub> ) | 2.0 | ) | | | ns | | Input Hold Time (t <sub>H</sub> ) | 1.5 | 5 | | | ns | | Latch Pulsewidth (t <sub>LPW</sub> ) | 1.5 | 5 | | | ns | | CLK INPUTS <sup>2</sup> | | | | | | | Input Voltage Range | 0 | | 3 | | V | | Common-Mode Voltage | 0. | 75 1 | .5 2.2 | 25 | V | | Differential Voltage | 0.5 | 5 1 | .5 | | V | # NOTES Specifications subject to change without notice. Figure 1. Timing Diagram REV. A -4- <sup>&</sup>lt;sup>1</sup>Includes CLOCK pin on SOIC/TSSOP packages and CLK+ pin on LFCSP package in single-ended clock input mode. <sup>2</sup>Applicable to CLK+ and CLK- inputs when configured for differential or PECL clock input mode. ### ABSOLUTE MAXIMUM RATINGS\* | | With | | | | |---------------------------|------------|------|--------------|------| | Parameter | Respect to | Min | Max | Unit | | AVDD | ACOM | -0.3 | +3.9 | V | | DVDD | DCOM | -0.3 | +3.9 | V | | CLKVDD | CLKCOM | -0.3 | +3.9 | V | | ACOM | DCOM | -0.3 | +0.3 | V | | ACOM | CLKCOM | -0.3 | +0.3 | V | | DCOM | CLKCOM | -0.3 | +0.3 | V | | AVDD | DVDD | -3.9 | +3.9 | V | | AVDD | CLKVDD | -3.9 | +3.9 | V | | DVDD | CLKVDD | -3.9 | +3.9 | V | | CLOCK, SLEEP | DCOM | -0.3 | DVDD $+ 0.3$ | V | | Digital Inputs, MODE | DCOM | -0.3 | DVDD $+ 0.3$ | V | | IOUTA, IOUTB | ACOM | -1.0 | AVDD + 0.3 | V | | REFIO, REFLO, FS ADJ | ACOM | -0.3 | AVDD + 0.3 | V | | CLK+, CLK-, CMODE | CLKCOM | -0.3 | CLKVDD + 0.3 | V | | Junction Temperature | | | 150 | °C | | Storage Temperature | | -65 | +150 | °C | | Lead Temperature (10 sec) | | | 300 | °C | <sup>\*</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum ratings for extended periods may effect device reliability. ### THERMAL CHARACTERISTICS\* ### **Thermal Resistance** 28-Lead 300-Mil SOIC $\theta_{JA} = 55.9$ °C/W 28-Lead TSSOP $\theta_{JA} = 67.7^{\circ}C/W$ 32-Lead LFSCP $\theta_{JA} = 32.5$ °C/W ## **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Options* | |----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------| | AD9742AR<br>AD9742ARRL<br>AD9742ARU<br>AD9742ARURL7<br>AD9742ACP<br>AD9742ACPRL7<br>AD9742-EB<br>AD9742ACP-PCB | -40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C | 28-Lead 300-Mil SOIC 28-Lead 300-Mil SOIC 28-Lead TSSOP 28-Lead TSSOP 32-Lead LFCSP 32-Lead LFCSP Evaluation Board (SOIC) Evaluation Board (LFCSP) | R-28<br>R-28<br>RU-28<br>RU-28<br>CP-32<br>CP-32 | <sup>\*</sup>R = Small Outline IC; RU = Thin Shrink Small Outline Package; CP = Lead Frame Chip Scale Package ## **CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD9742 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. REV. A -5- <sup>\*</sup>Thermal impedance measurements were taken on a 4-layer board in still air, in accordance with EIA/JESD51-7. ## PIN CONFIGURATION #### 28-Lead SOIC and TSSOP 32-Lead LFCSP 32 DB6 31 DB7 30 DB8 29 DB9 28 DB10 27 DB11 (MSB) 26 DC0M 28 CLOCK (MSB) DB11 1 27 DVDD DB10 2 26 DCOM 25 MODE DB9 3 DB8 4 24 AVDD DB7 5 AD9742 24 FS ADJ 23 REFIO 22 ACOM 21 IOUTA 20 IOUTB 19 ACOM 18 AVDD TOP VIEW (Not to Scale) 22 IOUTA DB6 6 DB5 1 DB4 2 PIN 1 INDICATOR DB5 7 DVDD 3 DB4 8 21 ЮОТВ DB3 4 AD9742 DB2 5 DB3 9 20 ACOM DB1 6 TOP VIEW DB2 10 19 NC (LSB) DB0 7 NC 8 17 AVDD DB1 11 18 FS ADJ (LSB) DB0 12 NC 9 DCOM 10 CLKVDD 11 CLK + 12 CLK - 13 CLKCOM 14 CMODE 15 17 REFIO 16 REFLO NC 13 15 SLEEP NC 14 NC = NO CONNECT NC = NO CONNECT ## PIN FUNCTION DESCRIPTIONS | SOIC/TSSOP<br>Pin No. | LFCSP<br>Pin No. | Mnemonic | Description | |-----------------------|------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 27 | DB11 | Most Significant Data Bit (MSB). | | 2-11 | 28–32, 1, 2, 4–6 | DB10-DB1 | Data Bits 10–1. | | 12 | 7 | DB0 | Least Significant Data Bit (LSB). | | 13, 14 | 8, 9 | NC | No Internal Connection. | | 15 | 25 | SLEEP | Power-Down Control Input. Active high. Contains active pull-down circuit; it may be left unterminated if not used. | | 16 | N/A | REFLO | Reference Ground when Internal 1.2 V Reference Used. Connect to AVDD to disable internal reference. | | 17 | 23 | REFIO | Reference Input/Output. Serves as reference input when internal reference disabled (i.e., tie REFLO to AVDD). Serves as 1.2 V reference output when internal reference activated (i.e., tie REFLO to ACOM). Requires 0.1 $\mu$ F capacitor to ACOM when internal reference activated. | | 18 | 24 | FS ADJ | Full-Scale Current Output Adjust. | | 19 | N/A | NC | No Internal Connection. | | 20 | 19, 22 | ACOM | Analog Common. | | 21 | 20 | IOUTB | Complementary DAC Current Output. Full-scale current when all data bits are 0s. | | 22 | 21 | IOUTA | DAC Current Output. Full-scale current when all data bits are 1s. | | 23 | N/A | RESERVED | Reserved. Do Not Connect to Common or Supply. | | 24 | 17, 18 | AVDD | Analog Supply Voltage (3.3 V). | | 25 | 16 | MODE | Selects Input Data Format. Connect to DCOM for straight binary, DVDD for twos complement. | | N/A | 15 | CMODE | Clock Mode Selection. Connect to CLKCOM for single-ended clock receiver (drive CLK+ and float CLK-). Connect to CLKVDD for differential receiver. Float for PECL receiver (terminations on-chip). | | 26 | 10, 26 | DCOM | Digital Common. | | 27 | 3 | DVDD | Digital Supply Voltage (3.3 V). | | 28 | N/A | CLOCK | Clock Input. Data latched on positive edge of clock. | | N/A | 12 | CLK+ | Differential Clock Input. | | N/A | 13 | CLK- | Differential Clock Input. | | N/A | 11 | CLKVDD | Clock Supply Voltage (3.3 V). | | N/A | 14 | CLKCOM | Clock Common. | -6- REV. A ## **DEFINITIONS OF SPECIFICATIONS** ### Linearity Error (Also Called Integral Nonlinearity or INL) Linearity error is defined as the maximum deviation of the actual analog output from the ideal output, determined by a straight line drawn from zero to full scale. ### Differential Nonlinearity (or DNL) DNL is the measure of the variation in analog value, normalized to full scale, associated with a 1 LSB change in digital input code. ### Monotonicity A D/A converter is monotonic if the output either increases or remains constant as the digital input increases. #### Offset Error The deviation of the output current from the ideal of zero is called the offset error. For IOUTA, 0 mA output is expected when the inputs are all 0s. For IOUTB, 0 mA output is expected when all inputs are set to 1s. ### **Gain Error** The difference between the actual and ideal output span. The actual span is determined by the output when all inputs are set to 1s minus the output when all inputs are set to 0s. ### **Output Compliance Range** The range of allowable voltage at the output of a current output DAC. Operation beyond the maximum compliance limits may cause either output stage saturation or breakdown, resulting in nonlinear performance. ### **Temperature Drift** Temperature drift is specified as the maximum change from the ambient (25°C) value to the value at either $T_{MIN}$ or $T_{MAX}$ . For offset and gain drift, the drift is reported in ppm of full-scale range (FSR) per °C. For reference drift, the drift is reported in ppm per °C. ### **Power Supply Rejection** The maximum change in the full-scale output as the supplies are varied from nominal to minimum and maximum specified voltages. ### **Settling Time** The time required for the output to reach and remain within a specified error band about its final value, measured from the start of the output transition. ### Glitch Impulse Asymmetrical switching times in a DAC give rise to undesired output transients that are quantified by a glitch impulse. It is specified as the net area of the glitch in pV-s. ## Spurious-Free Dynamic Range The difference, in dB, between the rms amplitude of the output signal and the peak spurious signal over the specified bandwidth. ## **Total Harmonic Distortion (THD)** THD is the ratio of the rms sum of the first six harmonic components to the rms value of the measured input signal. It is expressed as a percentage or in decibels (dB). ### **Multitone Power Ratio** The spurious-free dynamic range containing multiple carrier tones of equal amplitude. It is measured as the difference between the rms amplitude of a carrier tone to the peak spurious signal in the region of a removed tone. Figure 2. Basic AC Characterization Test Setup (SOIC/TSSOP Packages) REV. A -7- # **AD9742—Typical Performance Characteristics** TPC 1. SFDR vs. $f_{OUT}$ @ 0 dBFS TPC 2. SFDR vs. $f_{OUT}$ @ 65 MSPS TPC 3. SFDR vs. $f_{OUT}$ @ 125 MSPS TPC 4. SFDR vs. f<sub>OUT</sub> @ 165 MSPS TPC 5. SFDR vs. $f_{OUT}$ and $I_{OUTFS}$ @ 65 MSPS and 0 dBFS TPC 6. Single-Tone SFDR vs. $A_{OUT}$ @ $f_{OUT} = f_{CLOCK}/11$ TPC 7. Single-Tone SFDR vs. $A_{OUT}$ @ $f_{OUT} = f_{CLOCK}/5$ TPC 8. SNR vs. $f_{CLOCK}$ and $I_{OUTFS}$ @ $f_{OUT} = 5$ MHz and 0 dBFS TPC 9. Dual-Tone IMD vs. $A_{OUT}$ @ $f_{OUT} = f_{CLOCK}/7$ –8– REV. A # AD9742 TPC 11. Typical DNL TPC 12. SFDR vs. Temperature @ 165 MSPS, 0 dBFS TPC 13. Single-Tone SFDR TPC 14. Dual-Tone SFDR TPC 15. Four-Tone SFDR REV. A -9- Figure 3. Simplified Block Diagram (SOIC/TSSOP Packages) ### **FUNCTIONAL DESCRIPTION** Figure 3 shows a simplified block diagram of the AD9742. The AD9742 consists of a DAC, digital control logic, and full-scale output current control. The DAC contains a PMOS current source array capable of providing up to 20 mA of full-scale current ( $I_{OUTFS}$ ). The array is divided into 31 equal currents that make up the five most significant bits (MSBs). The next four bits, or middle bits, consist of 15 equal current sources whose value is 1/16th of an MSB current source. The remaining LSBs are binary weighted fractions of the middle bits current sources. Implementing the middle and lower bits with current sources, instead of an R-2R ladder, enhances its dynamic performance for multitone or low amplitude signals and helps maintain the DAC's high output impedance (i.e., >100 k $\Omega$ ). All of these current sources are switched to one or the other of the two output nodes (i.e., IOUTA or IOUTB) via PMOS differential current switches. The switches are based on the architecture that was pioneered in the AD9764 family, with further refinements to reduce distortion contributed by the switching transient. This switch architecture also reduces various timing errors and provides matching complementary drive signals to the inputs of the differential current switches. The analog and digital sections of the AD9742 have separate power supply inputs (i.e., AVDD and DVDD) that can operate independently over a 2.7 V to 3.6 V range. The digital section, which is capable of operating at a rate of up to 165 MSPS, consists of edge-triggered latches and segment decoding logic circuitry. The analog section includes the PMOS current sources, the associated differential switches, a 1.2 V band gap voltage reference, and a reference control amplifier. The DAC full-scale output current is regulated by the reference control amplifier and can be set from 2 mA to 20 mA via an external resistor, $R_{\rm SET}$ , connected to the full-scale adjust (FS ADJ) pin. The external resistor, in combination with both the reference control amplifier and voltage reference, $V_{\rm REFIO}$ , sets the reference current $I_{\rm REF}$ , which is replicated to the segmented current sources with the proper scaling factor. The full-scale current, $I_{\rm OUTFS}$ , is 32 times $I_{\rm REF}$ . ### REFERENCE OPERATION The AD9742 contains an internal 1.2 V band gap reference. The internal reference can be disabled by raising REFLO to AVDD. It can also be easily overridden by an external reference with no effect on performance. REFIO serves as either an input or an output depending on whether the internal or an external reference is used. To use the internal reference, simply decouple the REFIO pin to ACOM with a 0.1 $\mu F$ capacitor and connect REFLO to ACOM via a resistance less than 5 $\Omega$ . The internal reference voltage will be present at REFIO. If the voltage at REFIO is to be used anywhere else in the circuit, an external buffer amplifier with an input bias current of less than 100 nA should be used. An example of the use of the internal reference is shown in Figure 4. Figure 4. Internal Reference Configuration An external reference can be applied to REFIO, as shown in Figure 5. The external reference may provide either a fixed reference voltage to enhance accuracy and drift performance or a varying reference voltage for gain control. Note that the 0.1 $\mu F$ compensation capacitor is not required since the internal reference is overridden, and the relatively high input impedance of REFIO minimizes any loading of the external reference. Figure 5. External Reference Configuration ### REFERENCE CONTROL AMPLIFIER The AD9742 contains a control amplifier that is used to regulate the full-scale output current, $I_{OUTFS}$ . The control amplifier is configured as a V-I converter, as shown in Figure 4, so that its current output, $I_{REF}$ , is determined by the ratio of the $V_{REFIO}$ and an external resistor, $R_{SET}$ , as stated in Equation 4. $I_{REF}$ is copied to the segmented current sources with the proper scale factor to set $I_{OUTFS}$ , as stated in Equation 3. The control amplifier allows a wide (10:1) adjustment span of $I_{OUTFS}$ over a 2 mA to 20 mA range by setting $I_{REF}$ between 62.5 $\mu A$ and 625 $\mu A$ . The wide adjustment span of $I_{OUTFS}$ provides several benefits. The first relates directly to the power dissipation of the AD9742, which is proportional to $I_{OUTFS}$ (refer to the Power Dissipation section). The second relates to the 20 dB adjustment, which is useful for system gain control purposes. The small signal bandwidth of the reference control amplifier is approximately 500 kHz and can be used for low frequency small signal multiplying applications. ### DAC TRANSFER FUNCTION Both DACs in the AD9742 provide complementary current outputs, IOUTA and IOUTB. IOUTA provides a near full-scale current output, $I_{\rm OUTFS}$ , when all bits are high (i.e., DAC CODE = 4095), while IOUTB, the complementary output, provides no current. The current output appearing at *IOUTA* and *IOUTB* is a function of both the input code and $I_{\rm OUTFS}$ and can be expressed as $$IOUTA = (DAC\ CODE\ /\ 4096) \times I_{OUTFS} \tag{1}$$ $$IOUTB = (4095 - DAC\ CODE) / 4096 \times I_{OUTFS}$$ (2) where $DAC\ CODE = 0$ to 4095 (i.e., decimal representation). As mentioned previously, $I_{OUTFS}$ is a function of the reference current $I_{REF}$ , which is nominally set by a reference voltage, $V_{REFIO}$ , and external resistor, $R_{SET}$ . It can be expressed as $$I_{OUTES} = 32 \times I_{REF} \tag{3}$$ where: $$I_{REF} = V_{REFIO} / R_{SET} \tag{4}$$ The two current outputs will typically drive a resistive load directly or via a transformer. If dc coupling is required, IOUTA and IOUTB should be directly connected to matching resistive loads, $R_{LOAD}$ , that are tied to analog common, ACOM. Note that $R_{LOAD}$ may represent the equivalent load resistance seen by IOUTA or IOUTB as would be the case in a doubly terminated 50 $\Omega$ or 75 $\Omega$ cable. The single-ended voltage output appearing at the *IOUTA* and *IOUTB* nodes is simply $$V_{OUTA} = IOUTA \times R_{LOAD} \tag{5}$$ $$V_{OUTB} = IOUTB \times R_{LOAD} \tag{6}$$ Note that the full-scale value of $V_{OUTA}$ and $V_{OUTB}$ should not exceed the specified output compliance range to maintain specified distortion and linearity performance. $$V_{DIFF} = (IOUTA - IOUTB) \times R_{LOAD}$$ (7) Substituting the values of IOUTA, IOUTB, $I_{REF}$ , and $V_{DIFF}$ can be expressed as $$V_{DIFF} = \left\{ \left( 2 \times DAC\ CODE - 4095 \right) / 4096 \right\}$$ $$\left( 32 \times R_{LOAD} / R_{SFT} \right) \times V_{REFIO}$$ (8) Equations 7 and 8 highlight some of the advantages of operating the AD9742 differentially. First, the differential operation helps cancel common-mode error sources associated with IOUTA and IOUTB such as noise, distortion, and dc offsets. Second, the differential code dependent current and subsequent voltage, $V_{\rm DIFF}$ , is twice the value of the single-ended voltage output (i.e., $V_{\rm OUTA}$ or $V_{\rm OUTB}$ ), thus providing twice the signal power to the load. Note that the gain drift temperature performance for a single-ended ( $V_{OUTA}$ and $V_{OUTB}$ ) or differential output ( $V_{DIFF}$ ) of the AD9742 can be enhanced by selecting temperature tracking resistors for $R_{LOAD}$ and $R_{SET}$ due to their ratiometric relationship, as shown in Equation 8. ### **ANALOG OUTPUTS** The complementary current outputs in each DAC, IOUTA, and IOUTB may be configured for single-ended or differential operation. IOUTA and IOUTB can be converted into complementary single-ended voltage outputs, $V_{\rm OUTA}$ and $V_{\rm OUTB}$ , via a load resistor, $R_{\rm LOAD}$ , as described in the DAC Transfer Function section by Equations 5 through 8. The differential voltage, $V_{\rm DIFF}$ , existing between $V_{\rm OUTA}$ and $V_{\rm OUTB}$ , can also be converted to a single-ended voltage via a transformer or differential amplifier configuration. The ac performance of the AD9742 is optimum and specified using a differential transformer-coupled output in which the voltage swing at IOUTA and IOUTB is limited to $\pm 0.5$ V. The distortion and noise performance of the AD9742 can be enhanced when it is configured for differential operation. The common-mode error sources of both IOUTA and IOUTB can be significantly reduced by the common-mode rejection of a transformer or differential amplifier. These common-mode error sources include even-order distortion products and noise. The enhancement in distortion performance becomes more significant as the frequency content of the reconstructed waveform increases and/or its amplitude decreases. This is due to the first order cancellation of various dynamic common-mode distortion mechanisms, digital feedthrough, and noise. Performing a differential-to-single-ended conversion via a transformer also provides the ability to deliver twice the reconstructed signal power to the load (assuming no source termination). Since the output currents of IOUTA and IOUTB are complementary, they become additive when processed differentially. A properly selected transformer will allow the AD9742 to provide the required power and voltage levels to different loads. The output impedance of IOUTA and IOUTB is determined by the equivalent parallel combination of the PMOS switches associated with the current sources and is typically $100~k\Omega$ in parallel with 5 pF. It is also slightly dependent on the output voltage (i.e., VOUTA and VOUTB) due to the nature of a PMOS device. As a result, maintaining IOUTA and/or IOUTB at a virtual ground via an I-V op amp configuration will result in the optimum dc linearity. Note that the INL/DNL specifications for the AD9742 are measured with IOUTA maintained at a virtual ground via an op amp. # AD9742 IOUTA and IOUTB also have a negative and positive voltage compliance range that must be adhered to in order to achieve optimum performance. The negative output compliance range of –1 V is set by the breakdown limits of the CMOS process. Operation beyond this maximum limit may result in a breakdown of the output stage and affect the reliability of the AD9742. The positive output compliance range is slightly dependent on the full-scale output current, $I_{\rm OUTFS}$ . It degrades slightly from its nominal 1.2 V for an $I_{\rm OUTFS}$ = 20 mA to 1 V for an $I_{\rm OUTFS}$ = 2 mA. The optimum distortion performance for a single-ended or differential output is achieved when the maximum full-scale signal at IOUTA and IOUTB does not exceed 0.5 V. ### **DIGITAL INPUTS** The AD9742's digital section consists of 12 input bit channels and a clock input. The 12-bit parallel data inputs follow standard positive binary coding, where DB11 is the most significant bit (MSB) and DB0 is the least significant bit (LSB). IOUTA produces a full-scale output current when all data bits are at Logic 1. IOUTB produces a complementary output with the full-scale current split between the two outputs as a function of the input code. Figure 6. Equivalent Digital Input The digital interface is implemented using an edge-triggered master/slave latch. The DAC output updates on the rising edge of the clock and is designed to support a clock rate as high as 165 MSPS. The clock can be operated at any duty cycle that meets the specified latch pulsewidth. The setup and hold times can also be varied within the clock cycle as long as the specified minimum times are met, although the location of these transition edges may affect digital feedthrough and distortion performance. Best performance is typically achieved when the input data transitions on the falling edge of a 50% duty cycle clock. ## CLOCK INPUT SOIC/TSSOP Packages The 28-lead package options have a single-ended clock input (CLOCK) that must be driven to rail-to-rail CMOS levels. The quality of the DAC output is directly related to the clock quality, and jitter is a key concern. Any noise or jitter in the clock will translate directly into the DAC output. Optimal performance will be achieved if the CLOCK input has a sharp rising edge, since the DAC latches are positive edge triggered. ## LFCSP Package A configurable clock input is available in the LFCSP package, which allows for one single-ended and two differential modes. The mode selection is controlled by the CMODE input, as summarized in Table I. Connecting CMODE to CLKCOM selects the single-ended clock input. In this mode, the CLK+ input is driven with rail-to-rail swings and the CLK- input is left floating. If CMODE is connected to CLKVDD, the differential receiver mode is selected. In this mode, both inputs are high impedance. The final mode is selected by floating CMODE. This mode is also differential, but internal terminations for positive emitter-coupled logic (PECL) are activated. There is no significant performance between any of the three clock input modes. Table I. Clock Mode Selection | CMODE Pin | Clock Input Mode | | | |-----------|------------------|--|--| | CLKCOM | Single-Ended | | | | CLKVDD | Differential | | | | Float | PECL | | | The single-ended input mode operates in the same way as the CLOCK input in the 28-lead packages, as described previously. In the differential input mode, the clock input functions as a high impedance differential pair. The common-mode level of the CLK+ and CLK- inputs can vary from 0.75 V to 2.25 V, and the differential voltage can be as low as 0.5 V p-p. This mode can be used to drive the clock with a differential sine wave since the high gain bandwidth of the differential inputs will convert the sine wave into a single-ended square wave internally. The final clock mode allows for a reduced external component count when the DAC clock is distributed on the board using PECL logic. The internal termination configuration is shown in Figure 7. These termination resistors are untrimmed and can vary up to $\pm 20\%$ . However, matching between the resistors should generally be better than $\pm 1\%$ . Figure 7. Clock Termination in PECL Mode ### DAC TIMING # Input Clock and Data Timing Relationship Dynamic performance in a DAC is dependent on the relationship between the position of the clock edges and the time at which the input data changes. The AD9742 is rising edge triggered, and so exhibits dynamic performance sensitivity when the data transition is close to this edge. In general, the goal when applying the AD9742 is to make the data transition close to the falling clock edge. This becomes more important as the sample rate increases. Figure 8 shows the relationship of SFDR to clock placement with different sample rates. Note that at the lower sample rates, more tolerance is allowed in clock placement, while at higher rates, more care must be taken. –12– REV. A Figure 8. SFDR vs. Clock Placement @ $f_{OUT}$ = 20 MHz and 50 MHz ## **Sleep Mode Operation** The AD9742 has a power-down function that turns off the output current and reduces the supply current to less than 6 mA over the specified supply range of 2.7 V to 3.6 V and temperature range. This mode can be activated by applying a logic level 1 to the SLEEP pin. The SLEEP pin logic threshold is equal to $0.5\times AVDD$ . This digital input also contains an active pull-down circuit that ensures that the AD9742 remains enabled if this input is left disconnected. The AD9742 takes less than 50 ns to power down and approximately 5 $\mu s$ to power back up. ### POWER DISSIPATION The power dissipation, $P_D$ , of the AD9742 is dependent on several factors that include: - The power supply voltages (AVDD, CLKVDD, and DVDD) - The full-scale current output I<sub>OUTES</sub> - The update rate f<sub>CLOCK</sub> - The reconstructed digital input waveform The power dissipation is directly proportional to the analog supply current, $I_{AVDD}$ , and the digital supply current, $I_{DVDD}$ . $I_{AVDD}$ is directly proportional to $I_{OUTFS}$ , as shown in Figure 9, and is insensitive to $f_{CLOCK}$ . Conversely, $I_{DVDD}$ is dependent on both the digital input waveform, $f_{CLOCK}$ , and digital supply DVDD. Figure 10 shows $I_{DVDD}$ as a function of full-scale sine wave output ratios ( $f_{OUT}/f_{CLOCK}$ ) for various update rates with DVDD = 3.3 V. Figure 9. I<sub>AVDD</sub> vs. I<sub>OUTFS</sub> Figure 10. I<sub>DVDD</sub> vs. Ratio @ DVDD = 3.3 V Figure 11. I<sub>CLKVDD</sub> vs. f<sub>CLOCK</sub> and Clock Mode ### **APPLYING THE AD9742** ### **Output Configurations** The following sections illustrate some typical output configurations for the AD9742. Unless otherwise noted, it is assumed that $I_{\rm OUTFS}$ is set to a nominal 20 mA. For applications requiring the optimum dynamic performance, a differential output configuration is suggested. A differential output configuration may consist of either an RF transformer or a differential op amp configuration. The transformer configuration provides the optimum high frequency performance and is recommended for any application that allows ac coupling. The differential op amp configuration is suitable for applications requiring dc coupling, a bipolar output, signal gain, and/or level shifting within the bandwidth of the chosen op amp. A single-ended output is suitable for applications requiring a unipolar voltage output. A positive unipolar output voltage will result if IOUTA and/or IOUTB is connected to an appropriately sized load resistor, R<sub>LOAD</sub>, referred to ACOM. This configuration may be more suitable for a single-supply system requiring a dc-coupled, ground referred output voltage. Alternatively, an # AD9742 amplifier could be configured as an I-V converter, thus converting IOUTA or IOUTB into a negative unipolar voltage. This configuration provides the best dc linearity since IOUTA or IOUTB is maintained at a virtual ground. ### DIFFERENTIAL COUPLING USING A TRANSFORMER An RF transformer can be used to perform a differential-to-single-ended signal conversion, as shown in Figure 12. A differentially coupled transformer output provides the optimum distortion performance for output signals whose spectral content lies within the transformer's pass band. An RF transformer, such as the Mini-Circuits T1–1T, provides excellent rejection of common-mode distortion (i.e., even-order harmonics) and noise over a wide frequency range. It also provides electrical isolation and the ability to deliver twice the power to the load. Transformers with different impedance ratios may also be used for impedance matching purposes. Note that the transformer provides ac coupling only. Figure 12. Differential Output Using a Transformer The center tap on the primary side of the transformer must be connected to ACOM to provide the necessary dc current path for both IOUTA and IOUTB. The complementary voltages appearing at IOUTA and IOUTB (i.e., $V_{\rm OUTA}$ and $V_{\rm OUTB}$ ) swing symmetrically around ACOM and should be maintained with the specified output compliance range of the AD9742. A differential resistor, $R_{\rm DIFF}$ , may be inserted in applications where the output of the transformer is connected to the load, $R_{\rm LOAD}$ , via a passive reconstruction filter or cable. $R_{\rm DIFF}$ is determined by the transformer's impedance ratio and provides the proper source termination that results in a low VSWR. Note that approximately half the signal power will be dissipated across $R_{\rm DIFF}$ . # DIFFERENTIAL COUPLING USING AN OP AMP An op amp can also be used to perform a differential-to-single-ended conversion, as shown in Figure 13. The AD9742 is configured with two equal load resistors, $R_{\rm LOAD}$ , of 25 $\Omega$ . The differential voltage developed across IOUTA and IOUTB is converted to a single-ended signal via the differential op amp configuration. An optional capacitor can be installed across IOUTA and IOUTB, forming a real pole in a low-pass filter. The addition of this capacitor also enhances the op amp's distortion performance by preventing the DAC's high slewing output from overloading the op amp's input. Figure 13. DC Differential Coupling Using an Op Amp The common-mode rejection of this configuration is typically determined by the resistor matching. In this circuit, the differential op amp circuit using the AD8047 is configured to provide some additional signal gain. The op amp must operate off a dual supply since its output is approximately ±1 V. A high speed amplifier capable of preserving the differential performance of the AD9742 while meeting other system level objectives (e.g., cost or power) should be selected. The op amp's differential gain, gain setting resistor values, and full-scale output swing capabilities should all be considered when optimizing this circuit. The differential circuit shown in Figure 14 provides the necessary level-shifting required in a single-supply system. In this case, AVDD, which is the positive analog supply for both the AD9742 and the op amp, is also used to level shift the differential output of the AD9742 to midsupply (i.e., AVDD/2). The AD8041 is a suitable op amp for this application. Figure 14. Single-Supply DC Differential Coupled Circuit ### SINGLE-ENDED UNBUFFERED VOLTAGE OUTPUT Figure 15 shows the AD9742 configured to provide a unipolar output range of approximately 0 V to 0.5 V for a doubly terminated 50 $\Omega$ cable, since the nominal full-scale current, $I_{\rm OUTFS}$ , of 20 mA flows through the equivalent $R_{\rm LOAD}$ of 25 $\Omega$ . In this case, $R_{\rm LOAD}$ represents the equivalent load resistance seen by IOUTA or IOUTB. The unused output (IOUTA or IOUTB) can be connected to ACOM directly or via a matching $R_{\rm LOAD}$ . Different values of $I_{\rm OUTFS}$ and $R_{\rm LOAD}$ can be selected as long as the positive compliance range is adhered to. One additional consideration in this mode is the integral nonlinearity (INL), discussed in the Analog Output section. For optimum INL performance, the single-ended, buffered voltage output configuration is suggested. –14– REV. A Figure 15. 0 V to 0.5 V Unbuffered Voltage Output # SINGLE-ENDED, BUFFERED VOLTAGE OUTPUT CONFIGURATION Figure 16 shows a buffered single-ended output configuration in which the op amp U1 performs an I-V conversion on the AD9742 output current. U1 maintains IOUTA (or IOUTB) at a virtual ground, minimizing the nonlinear output impedance effect on the DAC's INL performance as described in the Analog Output section. Although this single-ended configuration typically provides the best dc linearity performance, its ac distortion performance at higher DAC update rates may be limited by U1's slew rate capabilities. U1 provides a negative unipolar output voltage, and its full-scale output voltage is simply the product of $R_{\rm FB}$ and $I_{\rm OUTFS}$ . The full-scale output should be set within U1's voltage output swing capabilities by scaling $I_{\rm OUTFS}$ and/or $R_{\rm FB}$ . An improvement in ac distortion performance may result with a reduced $I_{\rm OUTFS}$ since U1 will be required to sink less signal current. Figure 16. Unipolar Buffered Voltage Output # POWER AND GROUNDING CONSIDERATIONS, POWER SUPPLY REJECTION Many applications seek high speed and high performance under less than ideal operating conditions. In these application circuits, the implementation and construction of the printed circuit board is as important as the circuit design. Proper RF techniques must be used for device selection, placement, and routing as well as power supply bypassing and grounding to ensure optimum performance. Figures 21 to 24 illustrate the recommended printed circuit board ground, power, and signal plane layouts implemented on the AD9742 evaluation board. One factor that can measurably affect system performance is the ability of the DAC output to reject dc variations or ac noise superimposed on the analog or digital dc power distribution. This is referred to as the power supply rejection ratio (PSRR). For dc variations of the power supply, the resulting performance of the DAC directly corresponds to a gain error associated with the DAC's full-scale current, I<sub>OUTFS</sub>. AC noise on the dc supplies is common in applications where the power distribution is generated by a switching power supply. Typically, switching power supply noise will occur over the spectrum from tens of kHz to several MHz. The PSRR versus frequency of the AD9742 AVDD supply over this frequency range is shown in Figure 17. Figure 17. Power Supply Rejection Ratio (PSRR) Note that the ratio in Figure 17 is calculated as amps out/volts in. Noise on the analog power supply has the effect of modulating the internal switches, and therefore the output current. The voltage noise on AVDD, therefore, will be added in a nonlinear manner to the desired IOUT. Due to the relative size of these switches, the PSRR is very code dependent. This can produce a mixing effect that can modulate low frequency power supply noise to higher frequencies. Worst-case PSRR for either one of the differential DAC outputs will occur when the full-scale current is directed toward that output. As a result, the PSRR measurement in Figure 17 represents a worst-case condition in which the digital inputs remain static and the full-scale output current of 20 mA is directed to the DAC output being measured. An example serves to illustrate the effect of supply noise on the analog supply. Suppose a switching regulator with a switching frequency of 250 kHz produces 10 mV of noise and, for simplicity's sake (ignoring harmonics), all of this noise is concentrated at 250 kHz. To calculate how much of this undesired noise will appear as current noise superimposed on the DAC's full-scale current, $I_{\rm OUTFS}$ , one must determine the PSRR in dB using Figure 17 at 250 kHz. To calculate the PSRR for a given $R_{\rm LOAD}$ , such that the units of PSRR are converted from A/V to V/V, adjust the curve in Figure 17 by the scaling factor $20 \times \log{(R_{\rm LOAD})}$ . For instance, if $R_{\rm LOAD}$ is 50 $\Omega$ , the PSRR is reduced by 34 dB (i.e., PSRR of the DAC at 250 kHz, which is 85 dB in Figure 17, becomes 51 dB $V_{\rm OUT}/V_{\rm IN}$ ). Proper grounding and decoupling should be a primary objective in any high speed, high resolution system. The AD9742 features separate analog and digital supplies and ground pins to optimize the management of analog and digital ground currents in a system. In general, AVDD, the analog supply, should be decoupled to ACOM, the analog common, as close to the chip as physically possible. Similarly, DVDD, the digital supply, should be decoupled to DCOM as close to the chip as physically possible. For those applications that require a single 3.3 V supply for both the analog and digital supplies, a clean analog supply may be generated using the circuit shown in Figure 18. The circuit consists of a differential LC filter with separate power supply and return lines. Lower noise can be attained by using low ESR type electrolytic and tantalum capacitors. REV. A –15– # AD9742 Figure 18. Differential LC Filter for Single 3.3 V Applications ## **EVALUATION BOARD** # **General Description** The TxDAC family evaluation boards allow for easy setup and testing of any TxDAC product in the SOIC and LFCSP packages. Careful attention to layout and circuit design, combined with a prototyping area, allows the user to evaluate the AD9742 easily and effectively in any application where high resolution, high speed conversion is required. This board allows the user the flexibility to operate the AD9742 in various configurations. Possible output configurations include transformer coupled, resistor terminated, and single and differential outputs. The digital inputs are designed to be driven from various word generators, with the on-board option to add a resistor network for proper load termination. Provisions are also made to operate the AD9742 with either the internal or external reference or to exercise the power-down feature. Figure 19. SOIC Evaluation Board—Power Supply and Digital Inputs –16– REV. A Figure 20. SOIC Evaluation Board—Output Signal Conditioning REV. A -17- Figure 21. SOIC Evaluation Board—Primary Side Figure 22. SOIC Evaluation Board—Secondary Side –18– REV. A Figure 23. SOIC Evaluation Board—Ground Plane Figure 24. SOIC Evaluation Board—Power Plane REV. A -19- Figure 25. SOIC Evaluation Board Assembly—Primary Side Figure 26. SOIC Evaluation Board Assembly – Secondary Side –20– REV. A Figure 27. LFCSP Evaluation Board Schematic—Power Supply and Digital Inputs REV. A –21– Figure 28. LFCSP Evaluation Board Schematic—Output Signal Conditioning Figure 29. LFCSP Evaluation Board Schematic—Clock Input Figure 30. LFCSP Evaluation Board Layout—Primary Side Figure 31. LFCSP Evaluation Board Layout—Secondary Side REV. A -23- Figure 32. LFCSP Evaluation Board Layout—Ground Plane Figure 33. LFCSP Evaluation Board Layout—Power Plane -24- REV. A Figure 34. LFCSP Evaluation Board Layout Assembly—Primary Side Figure 35. LFCSP Evaluation Board Layout Assembly—Secondary Side REV. A –25– ## **OUTLINE DIMENSIONS** # 28-Lead Thin Shrink Small Outline Package [TSSOP] (RU-28) Dimensions shown in millimeters COMPLIANT TO JEDEC STANDARDS MO-153AE # 28-Lead Standard Small Outline Package [SOIC] Wide Body (R-28) Dimensions shown in millimeters and (inches) COMPLIANT TO JEDEC STANDARDS MS-013AE CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN # 32-Lead Lead Frame Chip Scale Package [LFCSP] (CP-32) Dimensions shown in millimeters COMPLIANT TO JEDEC STANDARDS MO-220-VHHD-2 –26– REV. A # AD9742 # **Revision History** | Location | Page | |------------------------------------------------|-----------| | 5/03—Data Sheet changed from REV. 0 to REV. A. | | | Added 32-Lead LFCSP Package | UNIVERSAL | | Edits to FEATURES | | | Edits to PRODUCT HIGHLIGHTS | | | Edits to DC SPECIFICATIONS | 2 | | Edits to DYNAMIC SPECIFICATIONS | | | Edits to DIGITAL SPECIFICATIONS | 4 | | Edits to ABSOLUTE MAXIMUM RATINGS | 5 | | Edits to THERMAL CHARACTERISTICS | 5 | | Edits to ORDERING GUIDE | 5 | | Edits to PIN CONFIGURATION | 6 | | Edits to PIN FUNCTION DESCRIPTIONS | 6 | | Edits to Figure 2 | 7 | | Replaced TPCs 1, 4, 7, and 8 | 8 | | Edits to Figure 3 | 10 | | Edits to FUNCTIONAL DESCRIPTION | 10 | | Added CLOCK INPUT section | 12 | | Added new Figure 7 | | | Edits to DAC TIMING section | 12 | | Edits to Sleep Mode Operation section | 13 | | Edits to POWER DISSIPATION section | 13 | | Renumbered Figures 8–26 | 13 | | Added Figure 11 | 13 | | Added Figures 27–35 | 21 | | Updated OUTLINE DIMENSIONS | 26 | REV. A –27–