# CMOS, 2.5 $\Omega$ Low-Voltage, 8-/16-Channel Multiplexers ## ADG706/ADG707 #### **FEATURES** 1.8 V to 5.5 V Single Supply ±3 V Dual Supply 2.5 Ω On Resistance 0.5 Ω On-Resistance Flatness 100 pA Leakage Currents 40 ns Switching Times Single 16-to-1 Multiplexer ADG706 Differential 8-to-1 Multiplexer ADG707 28-Lead TSSOP Package Low-Power Consumption TTL/CMOS-Compatible Inputs APPLICATIONS Data Acquisition Systems Communication Systems Relay Replacement Audio and Video Switching Battery-Powered Systems #### GENERAL DESCRIPTION The ADG706 and ADG707 are low-voltage, CMOS analog multiplexers comprising 16 single channels and eight differential channels respectively. The ADG706 switches one of 16 inputs (S1–S16) to a common output, D, as determined by the 4-bit binary address lines A0, A1, A2, and A3. The ADG707 switches one of eight differential inputs to a common differential output as determined by the 3-bit binary address lines A0, A1, and A2. An EN input on both devices is used to enable or disable the device. When disabled, all channels are switched OFF. Low-power consumption and operating supply range of 1.8 V to 5.5 V make the ADG706 and ADG707 ideal for battery-powered, portable instruments. All channels exhibit break-before-make switching action preventing momentary shorting when switching channels. These devices are also designed to operate from a dual supply of $\pm 3$ V. These multiplexers are designed on an enhanced submicron process that provides low-power dissipation yet gives high-switching speed, very low on resistance and leakage currents. On resistance is in the region of a few ohms and is closely matched between switches and very flat over the full signal range. These parts can operate equally well as either multiplexers or demultiplexers and have an input signal range which extends to the supplies. The ADG706 and ADG707 are available in small 28-lead TSSOP packages. #### FUNCTIONAL BLOCK DIAGRAMS #### PRODUCT HIGHLIGHTS - Single/Dual Supply Operation. The ADG706 and ADG707 are fully specified and guaranteed with 3 V and 5 V single supply and ±3 V dual supply rails. - 2. Low On Resistance (2.5 $\Omega$ typical). - 3. Low-Power Consumption ( $<0.01 \mu W$ ). - 4. Guaranteed Break-Before-Make Switching Action. - 5. Small 28-Lead TSSOP Package. #### REV. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. ## $ADG706/ADG707 - SPECIFICATIONS^1 \ (v_{DD} = 5 \ V \ \pm \ 10\%, \ v_{SS} = 0 \ V, \ \text{GND} = 0 \ V, \ \text{unless otherwise noted.})$ | B Version | | | | | | |-------------------------------------------------|-------|-------------------------|------------------|------------------------------------------------------------------------------------------------------------------------|--| | Parameter | 25°C | -40°C<br>to +85°C | Unit | Test Conditions/Comments | | | ANALOG SWITCH | | | | | | | Analog Signal Range | | $0 \text{ V to V}_{DD}$ | V | | | | On Resistance (R <sub>ON</sub> ) | 2.5 | - · · · · DD | Ω typ | $V_S = 0 \text{ V to } V_{DD}, I_{DS} = 10 \text{ mA};$ | | | COLO | 4.5 | 5 | Ω max | Test Circuit 1 | | | On Resistance Match Between | | 0.3 | Ω typ | $V_S = 0 \text{ V to } V_{DD}, I_{DS} = 10 \text{ mA}$ | | | Channels ( $\Delta R_{ON}$ ) | | 0.8 | Ω max | 5 55, 55 | | | On-Resistance Flatness (R <sub>FLAT(ON)</sub> ) | 0.5 | | Ω typ | $V_S = 0 \text{ V to } V_{DD}, I_{DS} = 10 \text{ mA}$ | | | 1211(61) | | 1.2 | Ω max | 22. 20 | | | LEAKAGE CURRENTS | | | | V <sub>DD</sub> = 5.5 V | | | Source OFF Leakage I <sub>S</sub> (OFF) | ±0.01 | | nA typ | $V_D = 4.5 \text{ V/1 V}, V_S = 1 \text{ V/4.5 V};$ | | | | ±0.1 | ±0.3 | nA max | Test Circuit 2 | | | Drain OFF Leakage I <sub>D</sub> (OFF) | ±0.01 | | nA typ | $V_D = 4.5 \text{ V/1 V}, V_S = 1 \text{ V/4.5 V};$ | | | ADG706 | ±0.4 | ±1.5 | nA max | Test Circuit 3 | | | ADG707 | ±0.1 | ±1 | nA max | | | | Channel ON Leakage ID, IS (ON) | ±0.01 | | nA typ | $V_D = V_S = 1 \text{ V, or } 4.5 \text{ V;}$ | | | ADG706 | ±0.4 | ±1.5 | nA max | Test Circuit 4 | | | ADG707 | ±0.1 | ±1 | nA max | | | | DIGITAL INPUTS | | | | | | | Input High Voltage, V <sub>INH</sub> | | 2.4 | V min | | | | Input Low Voltage, V <sub>INL</sub> | | 0.8 | V max | | | | Input Current | | | | | | | $ m I_{INL}$ or $ m I_{INH}$ | 0.005 | | μA typ | $V_{IN} = V_{INL}$ or $V_{INH}$ | | | | | $\pm 0.1$ | μA max | | | | C <sub>IN</sub> , Digital Input Capacitance | 5 | | pF typ | | | | DYNAMIC CHARACTERISTICS <sup>2</sup> | | | | | | | t <sub>TRANSITION</sub> | 40 | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ , Test Circuit 5; | | | | | 60 | ns max | $V_{S1} = 3 \text{ V/0 V}, V_{S16} = 0 \text{ V/3 V}$ | | | Break-Before-Make Time Delay, t <sub>D</sub> | 30 | | ns typ | $R_L = 300 \Omega, C_L = 35 pF;$ | | | | | 1 | ns min | $V_S = 3 V$ , Test Circuit 6 | | | $t_{ON}$ (EN) | 32 | | ns typ | $R_L = 300 \Omega, C_L = 35 pF;$ | | | | | 50 | ns max | $V_S = 3 \text{ V}$ , Test Circuit 7 | | | $t_{OFF}$ (EN) | 10 | | ns typ | $R_L = 300 \Omega, C_L = 35 pF;$ | | | | | 14 | ns max | $V_S = 3 V$ , Test Circuit 7 | | | Charge Injection | ±5 | | pC typ | $V_S = 1 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF};$ | | | | | | | Test Circuit 8 | | | Off Isolation | -60 | | dB typ | $R_L = 50 \Omega, C_L = 5 pF, f = 10 MHz;$ | | | | -80 | | dB typ | $R_L = 50 \Omega, C_L = 5 pF, f = 1 MHz;$ | | | Channel to Change 1 Court 11- | 60 | | 4D | Test Circuit 9 | | | Channel-to-Channel Crosstalk | -60 | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 10 MHz$ ; | | | | -80 | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>Test Circuit 10 | | | -3 dB Bandwidth | | | | 1 est Circuit 10 | | | ADG706 | 25 | | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , Test Circuit 9 | | | ADG700<br>ADG707 | 36 | | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 \text{ pF}$ , Test Circuit 9<br>$R_L = 50 \Omega$ , $C_L = 5 \text{ pF}$ , Test Circuit 9 | | | $C_{S}$ (OFF) | 13 | | pF typ | INL - 30 32, OL - 3 pr., Test Circuit 9 | | | $C_{\rm S}$ (OFF) | | | Pr typ | | | | ADG706 | 180 | | pF typ | | | | ADG707 | 90 | | pF typ | | | | $C_D, C_S (ON)$ | | | F- 'JF | | | | ADG706 | 200 | | pF typ | | | | ADG707 | 100 | | pF typ | | | | POWER REQUIREMENTS | | | F -JF | V <sub>DD</sub> = 5.5 V | | | I <sub>DD</sub> | 0.001 | | μA typ | $V_{DD} = 3.3 \text{ V}$ Digital Inputs = 0 V or 5.5 V | | | ∸עט | 0.001 | 1.0 | μΑ typ<br>μΑ max | | | | | | 1.0 | μιτιιαχ | | | -2- Specifications subject to change without notice. $<sup>^{1}</sup>Temperature$ range is as follows: B Version: $-40\,^{\circ}C$ to +85 $^{\circ}C.$ <sup>&</sup>lt;sup>2</sup>Guaranteed by design, not subject to production test. $\label{eq:special_special} SPECIFICATIONS^{1} \; (v_{DD} = 3 \; V \; \pm \; 10\%, \; v_{SS} = 0 \; V, \; \text{GND} = 0 \; V, \; \text{unless otherwise noted})$ | | B Ve | B Version | | | | |-------------------------------------------------|-------|----------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------|--| | Parameter | 25°C | -40°C<br>to +85°C | Unit | Test Conditions/Comments | | | ANALOG SWITCH | | | | | | | Analog Signal Range | | $0~\mathrm{V}$ to $\mathrm{V}_{\mathrm{DD}}$ | V | | | | On Resistance (R <sub>ON</sub> ) | 6 | DD | Ω typ | $V_S = 0 \text{ V to } V_{DD}, I_{DS} = 10 \text{ mA};$ | | | ( 617 | 11 | 12 | Ω max | Test Circuit 1 | | | On-Resistance Match Between | | 0.4 | Ω typ | $V_S = 0 \text{ V to } V_{DD}, I_{DS} = 10 \text{ mA}$ | | | Channels ( $\Delta R_{ON}$ ) | | 1.2 | Ω max | DD, D0 | | | On-Resistance Flatness (R <sub>FLAT(ON)</sub> ) | | 3 | Ω typ | $V_S = 0 \text{ V to } V_{DD}, I_{DS} = 10 \text{ mA}$ | | | LEAKAGE CURRENTS | | | 131 | $V_{DD} = 3.3 \text{ V}$ | | | Source OFF Leakage I <sub>S</sub> (OFF) | ±0.01 | | nA typ | $V_{DD} = 3.3 \text{ V}$<br>$V_S = 3 \text{ V}/1 \text{ V}, V_D = 1 \text{ V}/3 \text{ V};$ | | | Source Off Leakage Is (Off) | | ±0.2 | | | | | D : OFFI 1 I (OFF) | ±0.1 | $\pm 0.3$ | nA max | Test Circuit 2 | | | Drain OFF Leakage I <sub>D</sub> (OFF) | ±0.01 | | nA typ | $V_S = 3 V/1 V, V_D = 1 V/3 V;$ | | | ADG706 | ±0.4 | ±1.5 | nA max | Test Circuit 3 | | | ADG707 | ±0.1 | $\pm 1$ | nA max | | | | Channel ON Leakage ID, IS (ON) | ±0.01 | | nA typ | $V_S = V_D = 1 \text{ V or } 3 \text{ V};$ | | | ADG706 | ±0.4 | $\pm 1.5$ | nA max | Test Circuit 4 | | | ADG707 | ±0.1 | ±1 | nA max | | | | DIGITAL INPUTS | | | | | | | Input High Voltage, V <sub>INH</sub> | | 2.0 | V min | | | | Input Low Voltage, V <sub>INI</sub> | | 0.4 | V max | | | | Input Current | | 0.1 | , 111u21 | | | | I <sub>INL</sub> or I <sub>INH</sub> | 0.005 | | μA typ | $V_{IN} = V_{INI}$ or $V_{INH}$ | | | IINL OF IINH | 0.005 | ±0.1 | μA max | VIN - VINL OI VINH | | | C <sub>IN</sub> , Digital Input Capacitance | 5 | ±0.1 | μΑ max<br>pF typ | | | | | ļ , | | prityp | | | | DYNAMIC CHARACTERISTICS <sup>2</sup> | | | | | | | t <sub>transition</sub> | 45 | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ , Test Circuit 5 | | | | | 75 | ns max | $V_{S1} = 2 \text{ V/0 V}, V_{S16} = 0 \text{ V/2 V}$ | | | Break-Before-Make Time Delay, t <sub>D</sub> | 30 | | ns typ | $R_L = 300 \Omega, C_L = 35 pF;$ | | | | | 1 | ns min | $V_S = 2 V$ , Test Circuit 6 | | | $t_{ON}$ (EN) | 40 | | ns typ | $R_L = 300 \Omega, C_L = 35 pF;$ | | | | | 70 | ns max | $V_S = 2 V$ , Test Circuit 7 | | | $t_{OFF}$ (EN) | 20 | | ns typ | $R_L = 300 \Omega, C_L = 35 pF;$ | | | , , , , , , , , , , , , , , , , , , , | | 28 | ns max | $V_S = 2 \text{ V}$ , Test Circuit 7 | | | Charge Injection | ±5 | | pC typ | $V_S = 1 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF};$ | | | | | | P - 5P | Test Circuit 8 | | | Off Isolation | -60 | | dB typ | $R_L = 50 \Omega, C_L = 5 pF, f = 10 MHz;$ | | | | -80 | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ; | | | | | | "L' typ | Test Circuit 9 | | | Channel-to-Channel Crosstalk | -60 | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 10 MHz$ ; | | | Chamie to Chamie Closstain | -80 | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 \text{ pF}$ , $f = 10 \text{ MHz}$ ;<br>$R_L = 50 \Omega$ , $C_L = 5 \text{ pF}$ , $f = 1 \text{ MHz}$ ; | | | | -60 | | ав тур | $R_L = 50 \Omega$ , $C_L = 5 \text{ pr}$ , $I = 1 \text{ MHz}$ ;<br>Test Circuit 10 | | | -3 dB Bandwidth | | | | Test Gircuit 10 | | | | 25 | | MH | P = 50 O C = 5 = E Took Cinquit 0 | | | ADG706 | 25 | | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , Test Circuit 9 | | | ADG707 | 36 | | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , Test Circuit 9 | | | $C_{S}$ (OFF) | 13 | | pF typ | | | | $C_{\rm D}$ (OFF) | 1 | | | | | | ADG706 | 180 | | pF typ | | | | ADG707 | 90 | | pF typ | | | | $C_D, C_S (ON)$ | | | | | | | ADG706 | 200 | | pF typ | | | | ADG707 | 100 | | pF typ | | | | POWER REQUIREMENTS | | | | V <sub>DD</sub> = 3.3 V | | | I <sub>DD</sub> | 0.001 | | μA typ | Digital Inputs = 0 V or 3.3 V | | | ∸עע | 0.001 | 1.0 | μΑ typ<br>μΑ max | Zigitui Inputo – 0 v oi 3.3 v | | | | | 1.0 | риз шах | | | #### NOTES $<sup>^1</sup>Temperature$ ranges are as follows: B Versions: –40 $^{\circ}C$ to +85 $^{\circ}C.$ <sup>&</sup>lt;sup>2</sup>Guaranteed by design, not subject to production test. Specifications subject to change without notice. | | В | Version<br>-40°C | | | |---------------------------------------------------------|------------|----------------------|------------------|-----------------------------------------------------------------------------------------------------------| | Parameter | 25°C | to +85°C | Unit | Test Conditions/Comments | | ANALOG SWITCH | | | | | | Analog Signal Range | | $V_{SS}$ to $V_{DD}$ | V | | | On Resistance (R <sub>ON</sub> ) | 2.5 | 00 DD | Ω typ | $V_S = V_{SS}$ to $V_{DD}$ , $I_{DS} = 10$ mA; | | . 61 | 4.5 | 5 | Ω max | Test Circuit 1 | | On-Resistance Match Between | | 0.3 | Ω typ | $V_S = V_{SS}$ to $V_{DD}$ , $I_{DS} = 10$ mA | | Channels ( $\Delta R_{ON}$ ) | | 0.8 | Ω max | | | On-Resistance Flatness $(R_{FLAT(ON)})$ | 0.5 | | Ω typ | $V_S = V_{SS}$ to $V_{DD}$ , $I_{DS} = 10$ mA | | | | 1.2 | Ω max | | | LEAKAGE CURRENTS | | | | $V_{DD} = +3.3 \text{ V}, V_{SS} = -3.3 \text{ V}$ | | Source OFF Leakage I <sub>S</sub> (OFF) | ±0.01 | | nA typ | $V_S = +2.25 \text{ V/}-1.25 \text{ V}, V_D = -1.25 \text{ V/}+2.25 \text{ V};$ | | | ±0.1 | $\pm 0.3$ | nA max | Test Circuit 2 | | Drain OFF Leakage I <sub>D</sub> (OFF) | $\pm 0.01$ | | nA typ | $V_S = +2.25 \text{ V/}-1.25 \text{ V}, V_D = -1.25 \text{ V/}+2.25 \text{ V};$ | | ADG706 | $\pm 0.4$ | ±1.5 | nA max | Test Circuit 3 | | ADG707 | $\pm 0.1$ | $\pm 1$ | nA max | | | Channel ON Leakage I <sub>D</sub> , I <sub>S</sub> (ON) | $\pm 0.01$ | | nA typ | $V_S = V_D = +2.25 \text{ V/}-1.25 \text{ V}$ , Test Circuit 4 | | ADG706 | ±0.4 | ±1.5 | nA max | | | ADG707 | ±0.1 | ±1 | nA max | | | DIGITAL INPUTS | | | | | | Input High Voltage, V <sub>INH</sub> | | 2.0 | V min | | | Input Low Voltage, V <sub>INL</sub> | | 0.4 | V max | | | Input Current | | | | | | I <sub>INL</sub> or I <sub>INH</sub> | 0.005 | | μA typ | $V_{IN} = V_{INL}$ or $V_{INH}$ | | | | $\pm 0.1$ | μ <u>A</u> max | | | C <sub>IN</sub> , Digital Input Capacitance | 5 | | pF typ | | | DYNAMIC CHARACTERISTICS <sup>2</sup> | | | | | | t <sub>TRANSITION</sub> | 40 | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ , Test Circuit 5 | | | | 60 | ns max | $V_{S1} = 1.5 \text{ V/0 V}, V_{S16} = 0 \text{ V/1.5 V}$ | | Break-Before-Make Time Delay, t <sub>D</sub> | 15 | | ns typ | $R_L = 300 \Omega, C_L = 35 pF;$ | | (TD D | | 1 | ns min | $V_S = 1.5 \text{ V}$ , Test Circuit 6 | | $t_{ON}$ (EN) | 32 | 50 | ns typ | $R_L = 300 \Omega, C_L = 35 pF;$ | | + (EN) | 16 | 50 | ns max | $V_S = 1.5 \text{ V}$ , Test Circuit 7 | | $t_{OFF}$ (EN) | 16 | 26 | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ ;<br>$V_S = 1.5 V$ , Test Circuit 7 | | Charge Injection | ±8 | 20 | ns max<br>pC typ | $V_S = 1.5 \text{ V}$ , Test Circuit 7<br>$V_S = 0 \text{ V}$ , $R_S = 0 \Omega$ , $C_L = 1 \text{ nF}$ ; | | Charge Injection | -0 | | pc typ | Test Circuit 8 | | Off Isolation | -60 | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 10 MHz$ ; | | | -80 | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ; | | | | | 42 typ | Test Circuit 9 | | Channel-to-Channel Crosstalk | -60 | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 10 MHz$ ; | | | -80 | | dB typ | $R_{L} = 50 \Omega, C_{L} = 5 pF, f = 1 MHz;$ | | | | | | Test Circuit 10 | | −3 dB Bandwidth | | | | | | ADG706 | 25 | | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , Test Circuit 9 | | ADG707 | 36 | | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , Test Circuit 9 | | $C_{S}$ (OFF) | 13 | | pF typ | | | $C_{\rm D}$ (OFF) | 100 | | Г. | | | ADG706 | 180 | | pF typ | | | ADG707<br>$C_D$ , $C_S$ (ON) | 90 | | pF typ | | | ADG706 | 200 | | pF typ | | | ADG700<br>ADG707 | 100 | | pF typ | | | | 100 | | Prijp | | | POWER REQUIREMENTS | 0.001 | | IIA tree | V - +2 2 V | | $ m I_{DD}$ | 0.001 | 1.0 | μA typ<br>μA max | $V_{DD} = +3.3 \text{ V}$<br>Digital Inputs = 0 V or 3.3 V | | ${ m I}_{ m SS}$ | 0.001 | 1.0 | μΑ max<br>μΑ typ | $V_{SS} = -3.3 \text{ V}$ | | <del>-</del> 22 | 0.001 | 1.0 | μΑ typ<br>μΑ max | Digital Inputs = 0 V or 3.3 V | | | 1 | 1.0 | m 1 1114A | 2 151tul 111pulo 0 4 01 3.3 4 | -4- REV. 0 NOTES <sup>1</sup>Temperature range is as follows: B Version: -40°C to +85°C. <sup>2</sup>Guaranteed by design, not subject to production test. Specifications subject to change without notice. #### | Storage Temperature Range65°C to | +150°C | |------------------------------------------|--------| | Junction Temperature | 150°C | | TSSOP Package | | | $\theta_{JA}$ Thermal Impedance | .9°C/W | | $\theta_{\rm IC}$ Thermal Impedance | 4°C/W | | Lead Temperature, Soldering (10 seconds) | 300°C | | IR Reflow, Peak Temperature | 220°C | | | | #### NOTES Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only, functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time. <sup>2</sup>Overvoltages at IN, S or D will be clamped by internal diodes. Current should be limited to the maximum ratings given. #### CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADG706/ADG707 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. #### ORDERING GUIDE | Model | Temperature Range | Package Description | Package Option | |-----------|-------------------|-------------------------------------------------------------------------------------|----------------| | ADG706BRU | -40°C to +85°C | Thin Shrink Small Outline Package (TSSOP) Thin Shrink Small Outline Package (TSSOP) | RU-28 | | ADG707BRU | -40°C to +85°C | | RU-28 | #### PIN CONFIGURATIONS #### 28-Lead TSSOP REV. 0 –5– Table I. ADG706 Truth Table | A3 | A2 | A1 | A0 | EN | ON Switch | |----------------|----|----|----|----|-----------| | $\overline{X}$ | X | X | X | 0 | NONE | | 0 | 0 | 0 | 0 | 1 | 1 | | 0 | 0 | 0 | 1 | 1 | 2 | | 0 | 0 | 1 | 0 | 1 | 3 | | 0 | 0 | 1 | 1 | 1 | 4 | | 0 | 1 | 0 | 0 | 1 | 5 | | 0 | 1 | 0 | 1 | 1 | 6 | | 0 | 1 | 1 | 0 | 1 | 7 | | 0 | 1 | 1 | 1 | 1 | 8 | | 1 | 0 | 0 | 0 | 1 | 9 | | 1 | 0 | 0 | 1 | 1 | 10 | | 1 | 0 | 1 | 0 | 1 | 11 | | 1 | 0 | 1 | 1 | 1 | 12 | | 1 | 1 | 0 | 0 | 1 | 13 | | 1 | 1 | 0 | 1 | 1 | 14 | | 1 | 1 | 1 | 0 | 1 | 15 | | 1 | 1 | 1 | 1 | 1 | 16 | X = Don't Care. #### Table II. ADG707 Truth Table | A2 | A1 | A0 | EN | ON Switch Pair | |----|----|----|----|----------------| | X | X | X | 0 | NONE | | 0 | 0 | 0 | 1 | 1 | | 0 | 0 | 1 | 1 | 2 | | 0 | 1 | 0 | 1 | 3 | | 0 | 1 | 1 | 1 | 4 | | 1 | 0 | 0 | 1 | 5 | | 1 | 0 | 1 | 1 | 6 | | 1 | 1 | 0 | 1 | 7 | | 1 | 1 | 1 | 1 | 8 | X = Don't Care. #### **TERMINOLOGY** | $V_{ m DD}$ | Most Positive Power Supply Potential. | $C_D$ (OFF) | "OFF" Switch Drain Capacitance. Measured | | |----------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------|--| | $V_{SS}$ | Most Negative Power Supply in a Dual Supply Application. In single supply applications, this should be tied to ground at the device. | $C_D$ , $C_S$ (ON) | with reference to ground. "ON" Switch Capacitance. Measured with reference to ground. | | | $I_{DD}$ | Positive Supply Current. | $C_{IN}$ | Digital Input Capacitance. | | | $I_{SS}$ | Negative Supply Current. | t <sub>TRANSITION</sub> | Delay Time Measured Between the 50% and | | | GND | Ground (0 V) Reference. | | 90% Points of the Digital Inputs and the Switch | | | S | Source Terminal. May be an input or output. | | "ON" Condition when Switching from One Address State to Another. | | | D | Drain Terminal. May be an input or output. | t <sub>ON</sub> (EN) | Delay Time Between the 50% and 90% Points | | | IN | Logic Control Input. | ton (211) | of the EN Digital Input and the Switch "ON" | | | $V_{\rm D} (V_{\rm S})$ | Analog Voltage on Terminals D, S. | | Condition. | | | $R_{ON}$ | Ohmic Resistance Between D and S. | $t_{OFF}$ (EN) | Delay Time Between the 50% and 90% Points | | | $\Delta R_{ON}$ | On Resistance Match Between any Two Channels, i.e., R <sub>ON</sub> max – R <sub>ON</sub> min. | | of the EN Digital Input and the Switch "OFF" Condition. | | | $R_{FLAT(ON)} \\$ | Flatness is defined as the difference between the maximum and minimum value of on resistance as measured over the specified analog | $t_{OPEN}$ | "OFF" Time Measured Between the 80%<br>Points of Both Switches when Switching from<br>One Address State to Another. | | | | signal range. | | A Measure of the Glitch Impulse Transferred | | | I <sub>S</sub> (OFF) | Source Leakage Current with the Switch "OFF." | Injection | from the Digital Input to the Analog Output During Switching. | | | I <sub>D</sub> (OFF) | Drain Leakage Current with the Switch "OFF." | Off Isolation | A Measure of Unwanted Signal Coupling through an "OFF" Switch. | | | $I_D$ , $I_S$ (ON) | Channel Leakage Current with the Switch "ON." | Crosstalk | A Measure of Unwanted Signal which is<br>Coupled through from One Channel to | | | $V_{INL}$ | Maximum Input Voltage for Logic "0." | | Another as a Result of Parasitic Capacitance. | | | $V_{\rm INH}$ | Minimum Input Voltage for Logic "1." | Bandwidth | The Frequency at which the Output Is | | | $I_{\rm INL}(I_{\rm INH})$ | Input Current of the Digital Input. | | Attenuated by 3 dBs. | | | C <sub>S</sub> (OFF) | "OFF" Switch Source Capacitance. Measured | On Response | The Frequency Response of the "ON" Switch. | | | - | with reference to ground. | Insertion<br>Loss | The Loss Due to the ON Resistance of the Switch. | | -6- REV. 0 ## Typical Performance Characteristics—ADG706/ADG707 Figure 1. On Resistance as a Function of $V_D$ ( $V_S$ ) for Single Supply Figure 2. On Resistance as a Function of $V_D$ ( $V_S$ ) for Different Temperatures, Dual Supply Figure 3. On Resistance as a Function of $V_D$ ( $V_S$ ) for Different Temperatures, Single Supply Figure 4. On Resistance as a Function of $V_D$ ( $V_S$ ) for Dual Supply Figure 5. On Resistance as a Function of $V_D$ ( $V_S$ ) for Different Temperatures, Single Supply Figure 6. Leakage Currents as a Function of $V_D$ ( $V_S$ ) Figure 7. Leakage Currents as a Function of $V_D(V_S)$ Figure 8. Leakage Currents as a Function of $V_D\left(V_S\right)$ Figure 9. Leakage Currents as a Function of Temperature REV. 0 -7- Figure 10. Leakage Currents as a Function of Temperature Figure 11. On Response vs. Frequency Figure 12. Supply Currents vs. Input Switching Frequency Figure 13. Off Isolation vs. Frequency Figure 14. Charge Injection vs. Source Voltage -8- Figure 15. Crosstalk vs. Frequency REV. 0 #### **TEST CIRCUITS** Test Circuit 1. On Resistance Test Circuit 2. I<sub>S</sub> (OFF) Test Circuit 3. I<sub>D</sub> (OFF) Test Circuit 4. I<sub>D</sub> (ON) Test Circuit 5. Switching Time of Multiplexer, $t_{TRANSITION}$ Test Circuit 6. Break-Before-Make Delay, $t_{OPEN}$ REV. 0 Test Circuit 7. Enable Delay, t<sub>ON</sub> (EN), t<sub>OFF</sub> (EN) Test Circuit 8. Charge Injection Test Circuit 9. OFF Isolation and Bandwidth Test Circuit 10. Channel-to-Channel Crosstalk -10- REV. 0 #### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). #### 28-Lead TSSOP (RU-28) REV. 0 –11–