## 12-Bit Octal-Channel ADC Family Up to 65MSPS Check for Samples: ADS5281, ADS5282 ## **FEATURES** - Speed and Resolution Grades: - ADS5281: 12-bit, 50MSPS - ADS5282: 12-bit, 65MSPS - Power Dissipation: - 48mW/Channel at 30MSPS - 55mW/Channel at 40MSPS - 64mW/Channel at 50MSPS - 77mW/Channel at 65MSPS - 70dBFS SNR at 10MHz IF - Analog Input Full-Scale Range: 2V<sub>PP</sub> - Low-Frequency Noise Suppression Mode - 6dB Overload Recovery In One Clock - External and Internal (Trimmed) Reference - 3.3V Analog Supply, 1.8V Digital Supply - Single-Ended or Differential Clock: - Clock Duty Cycle Correction Circuit (DCC) - Programmable Digital Gain: 0dB to 12dB - Serialized DDR LVDS Output - Programmable LVDS Current Drive, Internal Termination - Test Patterns for Enabling Output Capture - Straight Offset Binary or Two's Complement Output - Package Options: - 9mm × 9mm QFN-64 - HTQFP-80 PowerPAD™ Compatible with ADS527x Family #### **APPLICATIONS** - Medical Imaging - Wireless Base-Station Infrastructure - Test and Measurement Instrumentation #### DESCRIPTION The ADS528x is a family of high-performance, low-power, octal channel analog-to-digital converters (ADCs). Available in either a 9mm × 9mm QFN package or an HTQFP-80 package, with serialized low-voltage differential signaling (LVDS) outputs and a wide variety of programmable features, the ADS528x is highly customizable for a diversity of applications and offers an unprecedented level of system integration. An application note, XAPP774 (available at <a href="https://www.xilinx.com">www.xilinx.com</a>), describes how to interface the serial LVDS outputs of TI's ADCs to Xilinx<sup>®</sup> field-programmable gate arrays (FPGAs). The ADS528x family is specified over the industrial temperature range of -40°C to +85°C. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments, Inc. Xilinx is a registered trademark of Xilinx, Inc. All other trademarks are the property of their respective owners. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### **RELATED PRODUCTS** | MODEL | RESOLUTION (BITS) | SAMPLE RATE (MSPS) | CHANNELS | |---------|-------------------|--------------------|----------| | ADS5281 | 12 | 50 | 8 | | ADS5282 | 12 | 65 | 8 | | ADS5287 | 10 | 65 | 8 | | ADS5270 | 12 | 40 | 8 | | ADS5271 | 12 | 50 | 8 | | ADS5272 | 12 | 65 | 8 | | ADS5273 | 12 | 70 | 8 | | ADS5242 | 12 | 65 | 4 | ## Table 1. ORDERING INFORMATION<sup>(1)</sup> (2) | PRODUCT | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY <sup>(3)</sup> | | |---------|--------------|-----------------------|-----------------------------------|--------------------|--------------------|---------------------------------------------|---------------| | | HTQFP-80 | PFP | | ADS5281I | ADS5281IPFP | Tray | | | ADS5281 | (PowerPAD) | 111 | -40°C to +85°C | 4000 to 10500 | AD332611 | ADS5281PFPR | Tape and Reel | | AD55261 | QFN-64 | RGC | | AZ5281 | ADS5281IRGCT | Tape and Reel | | | | QFIN-04 | RGC | | AZ3201 | ADS5281IRGCR | Tape and Reel | | | ADS5282 | QFN-64 | RGC | -40°C to +85°C | A 75202 | ADS5282IRGCT | Tape and Reel | | | AD33262 | QFN-04 | RGC | -40 C to +65 C | AZ5282 | ADS5282IRGCR | Tape and Reel | | <sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. ## **ABSOLUTE MAXIMUM RATINGS**(1) Over operating free-air temperature range, unless otherwise noted. | | ADS528x | UNIT | |--------------------------------------------------|-------------------------------------|------| | Supply voltage range, AVDD | -0.3 to +3.9 | V | | Supply voltage range, LVDD | -0.3 to +2.2 | V | | Voltage between AVSS and LVSS | -0.3 to +0.3 | V | | External voltage applied to REF <sub>T</sub> pin | -0.3 to +3 | V | | External voltage applied to REF <sub>B</sub> pin | −0.3 to +2 | V | | Voltage applied to analog input pins | -0.3 to minimum [3.6, (AVDD + 0.3)] | V | | Voltage applied to digital input pins | -0.3 to minimum [3.9, (AVDD + 0.3)] | V | | Peak solder temperature | +260 | °C | | Junction temperature | +125 | °C | | Storage temperature range | -65 to +150 | °C | <sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported. <sup>(2)</sup> These devices meet the following planned eco-friendly classification: Green (RoHS and No Sb/Br): Texas Instruments defines Green to mean Pb-free (RoHS compatible) and free of bromine (Br)- and antimony (Sb)-based flame retardants. Refer to the Quality and Lead-Free (Pb-Free) Data web site for more information. These devices have a Cu NiPdAu lead/ball finish. <sup>(3)</sup> Refer to the Package Option Addendum at the end of this document for specific transport media and quantity information. ## **RECOMMENDED OPERATING CONDITIONS<sup>(1)</sup>** | | | | ADS528x | | | |----------------|-----------------------------------------------------------------------------|-----|-------------------|----------|----------| | PARAM | ETER | MIN | TYP | MAX | UNIT | | SUPPLI | ES, ANALOG INPUTS, AND REFERENCE VOLTAGES | | | | | | AVDD | Analog supply voltage | 3.0 | 3.3 | 3.6 | V | | LVDD | Digital supply voltage | 1.7 | 1.8 | 1.9 | V | | | Differential input voltage range | | 2 | | $V_{PP}$ | | | Input common-mode voltage | | $V_{CM} \pm 0.05$ | | V | | $REF_T$ | External reference mode | | 2.5 | | V | | $REF_B$ | External reference mode | | 0.5 | | V | | CLOCK | INPUTS | | | | | | | ADCLK input sample rate 1/ t <sub>C</sub> | 10 | | 50, 65 | MSPS | | | Input clock amplitude differential ( $V_{CLKP}$ – $V_{CLKN}$ ) peak-to-peak | | | | | | | Sine wave, ac-coupled | | 3.0 | | $V_{PP}$ | | | LVPECL, ac-coupled | | 1.6 | | $V_{PP}$ | | | LVDS, ac-coupled | | 0.7 | | $V_{PP}$ | | | Input clock CMOS, single-ended (V <sub>CLKP</sub> ) | | | | | | | $V_{\rm IL}$ | | | 0.6 | V | | | $V_{IH}$ | 2.2 | | | V | | | Input clock duty cycle | | 50 | | % | | DIGITAL | OUTPUTS | | | | | | | ADCLK <sub>P</sub> and ADCLK <sub>N</sub> outputs (LVDS) | 10 | 1x (sample rate) | 50, 65 | MHz | | | LCLK <sub>P</sub> and LCLK <sub>N</sub> outputs (LVDS) | 60 | 6x (sample rate) | 300, 390 | MHz | | $C_{LOAD}$ | Maximum external capacitance from each pin to LVSS | | 5 | | pF | | $R_{LOAD}$ | Differential load resistance between the LVDS output pairs | | 100 | | Ω | | T <sub>A</sub> | Operating free-air temperature | -40 | | +85 | °C | <sup>(1)</sup> All conditions are common to the ADS528x family. ## **INITIALIZATION REGISTERS** After the device has been powered up, the following registers must be written to (in the exact order listed below) through the serial interface as part of an initialization sequence.<sup>(1)</sup> | | ADDRESS (hex) | DATA (hex) | |------------------------------------------|---------------|------------| | Initialization Register 1 <sup>(1)</sup> | 03 | 0002 | | Initialization Register 2 <sup>(1)</sup> | 01 | 0010 | | Initialization Register 3 <sup>(1)</sup> | C7 | 8001 | | Initialization Register 4 <sup>(1)</sup> | DE | 01C0 | <sup>(1)</sup> It is no longer necessary to write these initialization registers. However, customers who have already included them in their software can continue to use them. Programming these registers does not affect device performance. If the analog input is ac-coupled, the following registers must be written to in the order listed below. | | ADDRESS (hex) | DATA (hex) | |---------------------------|---------------|------------| | Initialization Register 1 | 01 | 0010 | | Initialization Register 5 | E2 | 00C0 | To disable the PLL configuration switching (especially useful in systems where a system-level timing calibration is done once after power-up), the following registers must be written to in the order listed below. Also, see section PLL Operation Across Sampling Frequency. | | ADDRESS (hex) | DATA (hex) | |---------------------------------|---------------|------------| | For 10 ≤ Fs ≤ 25 <sup>(1)</sup> | E3 | 0060 | | For $15 \le Fs = \le 45^{(1)}$ | E3 | 00A0 | <sup>(1)</sup> where Fs = sampling clock frequency ## **DIGITAL CHARACTERISTICS** DC specifications refer to the condition where the digital outputs are not switching, but are permanently at a valid logic level '0' or '1'. At $C_{LOAD} = 5pF^{(1)}$ , $I_{OUT} = 3.5mA^{(2)}$ , $R_{LOAD} = 100\Omega^{(2)}$ , and no internal termination, unless otherwise noted. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------|--------------------------------------------------------------------|-----|------|-----|------| | DIGITAL INPUTS | | | | | | | High-level input voltage | | 1.4 | | | V | | Low-level input voltage | | | | 0.3 | V | | High-level input current | | | 33 | | μA | | Low-level input current | | | -33 | | μA | | Input capacitance | | | 3 | | pF | | LVDS OUTPUTS | | | | | | | High-level output voltage | | | 1375 | | mV | | Low-level output voltage | | | 1025 | | mV | | Output differential voltage, V <sub>OD</sub> | | | 350 | | mV | | V <sub>OS</sub> output offset voltage | Common-mode voltage of OUT <sub>P</sub> and OUT <sub>N</sub> | | 1200 | | mV | | Output capacitance | Output capacitance inside the device, from either output to ground | | 2 | | pF | $C_{\text{LOAD}}$ is the effective external single-ended load capacitance between each output pin and ground. $I_{\text{OUT}}$ refers to the LVDS buffer current setting; $R_{\text{LOAD}}$ is the differential load resistance between the LVDS output pair. ## **ELECTRICAL CHARACTERISTICS**(1) Typical values at +25°C. Minimum and maximum values are measured across the specified temperature range of T<sub>MIN</sub> = -40°C to T<sub>MAX</sub> = +85°C, AVDD = 3.3V, LVDD = 1.8V, clock frequency = 10MSPS to 65MSPS, 50% clock duty cycle, -1dBFS differential analog input, internal reference mode, I<sub>SFT</sub> resistor = 56.2kΩ, and LVDS buffer current setting = 3.5mA, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------|------------------------|-------|-------------------| | INTERNAL | . REFERENCE VOLTAGES | | | | | | | $V_{REFB}$ | Reference bottom | | | 0.5 | | V | | $V_{REFT}$ | Reference top | | | 2.5 | | V | | | $V_{REFT} - V_{REFB}$ | | 1.95 | 2.0 | 2.05 | V | | $V_{CM}$ | Common-mode voltage (internal) | | 1.425 | 1.5 | 1.575 | V | | | V <sub>CM</sub> output current | | | ±2 | | mA | | EXTERNA | L REFERENCE VOLTAGES | | | | | | | V <sub>REFB</sub> | Reference bottom | | 0.4 | 0.5 | 0.6 | V | | V <sub>REFT</sub> | Reference top | | 2.4 | 2.5 | 2.6 | V | | | V <sub>REFT</sub> – V <sub>REFB</sub> | | 1.9 | 2.0 | 2.1 | V | | ANALOG I | NPUT | | | | | | | | Differential input voltage range | | | 2.0 | | V <sub>PP</sub> | | | Differential input capacitance | | | 3 | | pF | | | Analog input bandwidth | | | 520 | | MHz | | | Analog input common-mode range | DC-coupled input | | V <sub>CM</sub> ± 0.05 | | V | | | Analog input common-mode current | Per input pin per MSPS of sampling speed | | 2.5 | | μΑ/MHz<br>per pin | | | Voltage overload recovery time | Recovery from 6dB overload to within 1% accuracy | | 1 | | Clock cycle | | | Voltage overload recovery repeatability | Standard deviation seen on a periodic first data within full-scale range in a 6dB overloaded sine wave | | 1 | | LSB | | DC ACCU | RACY | | | | | | | | Offset error | | -1.25 | ±0.2 | +1.25 | %FS | | | Offset error temperature coefficient (2) | | | ±5 | | ppm/°C | | | Channel gain error | Excludes error in internal reference | | -0.8 | | %FS | | | Channel gain error temperature coefficient | Excludes temperature coefficient of internal reference | | ±10 | | ppm/°C | | | Internal reference error temperature coefficient (3) | | | ±15 | | ppm/°C | | DC PSRR | DC power-supply rejection ratio (4) | | | 1.5 | | mV/V | | POWER-D | OWN MODES | | | | | | | | Power in complete power-down mode | | | 45 | | mW | | | Power in partial power-down mode | Clock at 65MSPS | | 135 | | mW | | | Power with no clock | | | 88 | | mW | | DYNAMIC | PERFORMANCE | | | | | | | | Crosstalk | 5MHz full-scale signal applied to seven channels, measurement taken on channel with no input signal | | -90 | | dBc | | | Two-tone, third-order intermodulation distortion | $f_1 = 9.5MHz$ at $-7dBFs$<br>$f_2 = 10.2MHz$ at $-7dBFs$ | | -92 | | dBFS | All characteristics are common for the ADS528x family. The offset temperature coefficient in ppm/°C is defined as $(O_1 - O_2) \times 10^6/(T_1 - T_2)/4096$ , where $O_1$ and $O_2$ are the offset codes in LSB at the two extreme temperatures, $T_1$ and $T_2$ . The internal reference temperature coefficient is defined as $(REF_1 - REF_2) \times 10^6/(T_1 - T_2)/2$ , where $REF_1$ and $REF_2$ are the internal reference voltages ( $V_{REFT} - V_{REFB}$ ) at the two extreme temperatures, $T_1$ and $T_2$ . DC PSRR is defined as the ratio of the change in the ADC output (expressed in mV) to the change in supply voltage (in volts). ## **ELECTRICAL CHARACTERISTICS (BY DEVICE)**(1) Typical values at +25°C. Minimum and maximum values are measured across the specified temperature range of $T_{MIN}$ = -40°C to $T_{MAX}$ = +85°C, AVDD = 3.3V, LVDD = 1.8V, clock frequency = 10MSPS to 65MSPS, 50% clock duty cycle, -1dBFS differential analog input, internal reference mode, $I_{SET}$ resistor = 56.2k $\Omega$ , and LVDS buffer current setting = 3.5mA, unless otherwise noted. | | | | ADS5281<br>HTQFP-80<br>50MSPS | | ı | ADS5281<br>QFN-64<br>50MSPS | | | ADS5282<br>QFN-64<br>65MSPS | | | | |--------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------|-------|-----------------------------|---------|-------|-----------------------------|---------|-------|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | DC ACC | CURACY | | | | | | | | | | | | | | No missing codes | | | Assured | | | Assured | | | Assured | | | | DNL | Differential nonlinearity | | -0.75 | ±0.25 | +0.75 | -0.75 | ±0.25 | +0.75 | -0.9 | ±0.3 | +0.9 | LSB | | INL | Integral nonlinearity | | -1.5 | ±0.7 | +1.5 | -1.5 | ±0.7 | +1.5 | -1.7 | ±0.7 | +1.7 | LSB | | POWER | SUPPLY—INTERNAL REFEREN | CE MODE | | | | | | | | | | | | IAVDD | Analog supply current | | | 119 | 145 | | 119 | 145 | | 145 | 170 | mA | | ILVDD | Digital current | Zero input to all channels | | 76 | 95 | | 76 | 95 | | 89 | 102 | mA | | | Total power | | | 530 | 649.5 | | 530 | 649.5 | | 639 | 744.6 | mW | | | Incremental power saving | Obtained on powering down one channel at a time | | 51 | | | 51 | | | 63 | | mW | | POWER | SUPPLY—EXTERNAL REFEREN | ICE MODE | | | | | | | | | | | | IAVDD | Analog supply current | | | 113 | | | 113 | | | 138 | | mA | | ILVDD | Digital current | Zero input to all channels | | 76 | | | 76 | | | 89 | | mA | | | Total power | | | 510 | | | 510 | | | 616 | | mW | | | Incremental power saving | Obtained on powering down one channel at a time | | 50 | | | 50 | | | 61 | | mW | | EXTERN | NAL REFERENCE LOADING | | | | | | | | | | | | | | Switching current | Current drawn by the eight ADCs<br>from the external reference<br>voltages; sourcing for REF <sub>T</sub> ,<br>sinking for REF <sub>B</sub> . | | 2.5 | | | 2.5 | | | 3.5 | | mA | | DYNAM | IC CHARACTERISTICS | | | | | | | | | | | | | 0500 | 0 | f <sub>IN</sub> = 5MHz, single-ended clock | 74 | 85 | | 74 | 85 | | 72 | 85 | | dBc | | SFDR | Spurious-free dynamic range | f <sub>IN</sub> = 30MHz, differential clock | | 80 | | | 80 | | | 80 | | dBc | | LIDO | Manuficular of account becomes | f <sub>IN</sub> = 5MHz, single-ended clock | 74 | 85 | | 74 | 85 | | 72 | 85 | | dBc | | HD2 | Magnitude of second harmonic | f <sub>IN</sub> = 30MHz, differential clock | | 82 | | | 82 | | | 82 | | dBc | | LIDO | | f <sub>IN</sub> = 5MHz, single-ended clock | 74 | 85 | | 74 | 85 | | 72 | 85 | | dBc | | HD3 | Magnitude of third harmonic | f <sub>IN</sub> = 30MHz, differential clock | | 80 | | | 80 | | | 80 | | dBc | | TUD | Total harmonia distantia: | f <sub>IN</sub> = 5MHz, single-ended clock | 71 | 80 | | 71 | 80 | | 70 | 80 | | | | THD | Total harmonic distortion | f <sub>IN</sub> = 30MHz, differential clock | | 78 | | | 78 | | | 78 | | | | CNID | Cinnal to mains satis | f <sub>IN</sub> = 5MHz, single-ended clock | 68.3 | 70 | | 68.3 | 70 | | 68.3 | 70 | | dBFS | | SNR | Signal-to-noise ratio | f <sub>IN</sub> = 30MHz, differential clock | | 69.8 | | | 69.8 | | | 69.8 | | dBFS | | CINIAD | Cinnal to pains and dist | f <sub>IN</sub> = 5MHz, single-ended clock | 67.7 | 69.7 | | 67.7 | 69.7 | | 67.3 | 69.7 | | dBFS | | SINAD | Signal-to-noise and distortion | f <sub>IN</sub> = 30MHz, differential clock | | 69.5 | | | 69.5 | | | 69.5 | | dBFS | <sup>(1)</sup> All characteristics are specific to each grade. ## **PIN CONFIGURATIONS** Table 2. PIN DESCRIPTIONS: TQFP-80 | PIN NAME | DESCRIPTION | PIN NUMBER | # OF PINS | |--------------------|---------------------------------------------------------------------------------|------------------------------------------|-----------| | ADCLK <sub>N</sub> | LVDS frame clock (1X)—negative output | 42 | 1 | | ADCLK <sub>P</sub> | LVDS frame clock (1X)—positive output | 41 | 1 | | AVDD | Analog power supply, 3.3V | 1, 7, 14, 47, 54, 60, 63, 70, 75 | 9 | | AVSS | Analog ground | 4, 8, 11, 50, 53, 57, 68, 73, 74, 79, 80 | 11 | | CLK <sub>N</sub> | Negative differential clock Tie CLK <sub>N</sub> to 0V for a single-ended clock | 72 | 1 | | CLK <sub>P</sub> | Positive differential clock | 71 | 1 | | CS | Serial enable chip select—active low digital input | 76 | 1 | | IN1 <sub>N</sub> | Negative differential input signal, channel 1 | 3 | 1 | | IN1 <sub>P</sub> | Positive differential input signal, channel 1 | 2 | 1 | | IN2 <sub>N</sub> | Negative differential input signal, channel 2 | 6 | 1 | ## Table 2. PIN DESCRIPTIONS: TQFP-80 (continued) | PIN NAME | DESCRIPTION | PIN NUMBER | # OF PINS | |-------------------|-----------------------------------------------|--------------------------------|-----------| | IN2 <sub>P</sub> | Positive differential input signal, channel 2 | 5 | 1 | | IN3 <sub>N</sub> | Negative differential input signal, channel 3 | 10 | 1 | | IN3 <sub>P</sub> | Positive differential input signal, channel 3 | 9 | 1 | | IN4 <sub>N</sub> | Negative differential input signal, channel 4 | 13 | 1 | | IN4 <sub>P</sub> | Positive differential input signal, channel 4 | 12 | 1 | | IN5 <sub>N</sub> | Negative differential input signal, channel 5 | 49 | 1 | | IN5 <sub>P</sub> | Positive differential input signal, channel 5 | 48 | 1 | | IN6 <sub>N</sub> | Negative differential input signal, channel 6 | 52 | 1 | | IN6 <sub>P</sub> | Positive differential input signal, channel 6 | 51 | 1 | | IN7 <sub>N</sub> | Negative differential input signal, channel 7 | 56 | 1 | | IN7 <sub>P</sub> | Positive differential input signal, channel 7 | 55 | 1 | | IN8 <sub>N</sub> | Negative differential input signal, channel 8 | 59 | 1 | | IN8 <sub>P</sub> | Positive differential input signal, channel 8 | 58 | 1 | | INT/EXT | Internal/external reference mode select input | 69 | 1 | | I <sub>SET</sub> | Bias pin—56.2kΩ to ground | 64 | 1 | | LCLK <sub>N</sub> | LVDS bit clock (6X)—negative output | 20 | 1 | | LCLK <sub>P</sub> | LVDS bit clock (6X)—positive output | 19 | 1 | | LVDD | Digital and I/O power supply, 1.8V | 25, 35 | 2 | | LVSS | Digital ground | 15, 17, 18, 26, 36, 43, 44, 46 | 8 | | NC | No connection (or connect to ground) | 62 | 1 | | OUT1 <sub>N</sub> | LVDS channel 1—negative output | 22 | 1 | | OUT1 <sub>P</sub> | LVDS channel 1—positive output | 21 | 1 | | OUT2 <sub>N</sub> | LVDS channel 2—negative output | 24 | 1 | | OUT2 <sub>P</sub> | LVDS channel 2—positive output | 23 | 1 | | OUT3 <sub>N</sub> | LVDS channel 3—negative output | 28 | 1 | | OUT3 <sub>P</sub> | LVDS channel 3—positive output | 27 | 1 | | OUT4 <sub>N</sub> | LVDS channel 4—negative output | 30 | 1 | | OUT4 <sub>P</sub> | LVDS channel 4—positive output | 29 | 1 | | OUT5 <sub>N</sub> | LVDS channel 5—negative output | 32 | 1 | | OUT5 <sub>P</sub> | LVDS channel 5—positive output | 31 | 1 | | OUT6 <sub>N</sub> | LVDS channel 6—negative output | 34 | 1 | | OUT6 <sub>P</sub> | LVDS channel 6—positive output | 33 | 1 | | OUT7 <sub>N</sub> | LVDS channel 7—negative output | 38 | 1 | | OUT7 <sub>P</sub> | LVDS channel 7—positive output | 37 | 1 | | OUT8 <sub>N</sub> | LVDS channel 8—negative output | 40 | 1 | | OUT8 <sub>P</sub> | LVDS channel 8—positive output | 39 | 1 | | PD | Power-down input | 16 | 1 | | REF <sub>B</sub> | Negative reference input/output | 66 | 1 | | REF <sub>T</sub> | Positive reference input/output | 67 | 1 | | RESET | Active low RESET input | 45 | 1 | | SCLK | Serial clock input | 78 | 1 | | SDATA | Serial data input | 77 | 1 | | TP | Test pin, do not use | 61 | 1 | | V <sub>CM</sub> | Common-mode output pin, 1.5V output | 65 | 1 | Table 3. PIN DESCRIPTIONS: QFN-64 | PIN NAME | DESCRIPTION | PIN NUMBER | # OF PINS | |--------------------|---------------------------------------------------------------------------------------|-------------------------|-----------| | ADCLK <sub>N</sub> | LVDS frame clock (1X)—negative output | 24 | 1 | | ADCLK <sub>P</sub> | LVDS frame clock (1X)—positive output | 23 | 1 | | AVDD | Analog power supply, 3.3V | 49, 50, 57, 60 | 4 | | AVSS | Analog ground | 3, 6, 9, 37, 40, 43, 46 | 7 | | CLK <sub>N</sub> | Negative differential clock input Tie CLK <sub>N</sub> to 0V for a single-ended clock | 59 | 1 | | CLK <sub>P</sub> | Positive differential clock input | 58 | 1 | | CS | Serial enable chip select—active low digital input | 61 | 1 | | IN1 <sub>N</sub> | Negative differential input signal, channel 1 | 2 | 1 | | IN1 <sub>P</sub> | Positive differential input signal, channel 1 | 1 | 1 | | IN2 <sub>N</sub> | Negative differential input signal, channel 2 | 5 | 1 | | IN2 <sub>P</sub> | Positive differential input signal, channel 2 | 4 | 1 | | IN3 <sub>N</sub> | Negative differential input signal, channel 3 | 8 | 1 | | IN3 <sub>P</sub> | Positive differential input signal, channel 3 | 7 | 1 | | IN4 <sub>N</sub> | Negative differential input signal, channel 4 | 11 | 1 | | IN4 <sub>P</sub> | Positive differential input signal, channel 4 | 10 | 1 | | IN5 <sub>N</sub> | Negative differential input signal, channel 5 | 39 | 1 | ## Table 3. PIN DESCRIPTIONS: QFN-64 (continued) | PIN NAME | DESCRIPTION | PIN NUMBER | # OF PINS | |-------------------|-----------------------------------------------|------------|-----------| | IN5 <sub>P</sub> | Positive differential input signal, channel 5 | 38 | 1 | | IN6 <sub>N</sub> | Negative differential input signal, channel 6 | 42 | 1 | | IN6 <sub>P</sub> | Positive differential input signal, channel 6 | 41 | 1 | | IN7 <sub>N</sub> | Negative differential input signal, channel 7 | 45 | 1 | | IN7 <sub>P</sub> | Positive differential input signal, channel 7 | 44 | 1 | | IN8 <sub>N</sub> | Negative differential input signal, channel 8 | 48 | 1 | | IN8 <sub>P</sub> | Positive differential input signal, channel 8 | 47 | 1 | | INT/EXT | Internal/external reference mode select input | 56 | 1 | | I <sub>SET</sub> | Bias pin—56.2kΩ to ground | 51 | 1 | | LCLK <sub>N</sub> | LVDS bit clock (6X)—negative output | 26 | 1 | | LCLK <sub>P</sub> | LVDS bit clock (6X)—positive output | 25 | 1 | | LVDD | Digital and I/O power supply, 1.8V | 35 | 1 | | LVSS | Digital ground | 12, 14, 36 | 3 | | OUT1 <sub>N</sub> | LVDS channel 1—negative output | 16 | 1 | | OUT1 <sub>P</sub> | LVDS channel 1—positive output | 15 | 1 | | OUT2 <sub>N</sub> | LVDS channel 2—negative output | 18 | 1 | | OUT2 <sub>P</sub> | LVDS channel 2—positive output | 17 | 1 | | OUT3 <sub>N</sub> | LVDS channel 3—negative output | 20 | 1 | | OUT3 <sub>P</sub> | LVDS channel 3—positive output | 19 | 1 | | OUT4 <sub>N</sub> | LVDS channel 4—negative output | 22 | 1 | | OUT4 <sub>P</sub> | LVDS channel 4—positive output | 21 | 1 | | OUT5 <sub>N</sub> | LVDS channel 5—negative output | 28 | 1 | | OUT5 <sub>P</sub> | LVDS channel 5—positive output | 27 | 1 | | OUT6 <sub>N</sub> | LVDS channel 6—negative output | 30 | 1 | | OUT6 <sub>P</sub> | LVDS channel 6—positive output | 29 | 1 | | OUT7 <sub>N</sub> | LVDS channel 7—negative output | 32 | 1 | | OUT7 <sub>P</sub> | LVDS channel 7—positive output | 31 | 1 | | OUT8 <sub>N</sub> | LVDS channel 8—negative output | 34 | 1 | | OUT8 <sub>P</sub> | LVDS channel 8—positive output | 33 | 1 | | PD | Power-down input | 13 | 1 | | REF <sub>B</sub> | Negative reference input/output | 54 | 1 | | REF <sub>T</sub> | Positive reference input/output | 55 | 1 | | RESET | Active low RESET input | 64 | 1 | | SCLK | Serial clock input | 63 | 1 | | SDATA | Serial data input | 62 | 1 | | TP | Test pin, do not use | 52 | 1 | | V <sub>CM</sub> | Common-mode output pin, 1.5V output | 53 | 1 | ## **FUNCTIONAL BLOCK DIAGRAM** ## **LVDS TIMING DIAGRAM** ## **DEFINITION OF SETUP AND HOLD TIMES** $$\begin{split} t_{SU} &= min(t_{SU1},\,t_{SU2}) \\ t_{H} &= min(t_{H1},\,t_{H2}) \end{split}$$ ## TIMING CHARACTERISTICS(1) (2) | | | | | ADS528x | | | |-------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------|-----|---------|-----|-----------------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | t <sub>A</sub> | Aperture delay | | 1.5 | | 4.5 | ns | | | Aperture delay variation | Channel-to-channel within the same device (3σ) | | ±20 | | ps | | tJ | Aperture jitter | | | 400 | | fs | | | | Time to valid data after coming out of COMPLETE POWER-DOWN mode | | 50 | | μs | | t <sub>WAKE</sub> | Wake-up time | Time to valid data after coming out of PARTIAL POWER-DOWN mode (with clock continuing to run during power-down) | | 2 | | μs | | | | Time to valid data after stopping and restarting the input clock | | 40 | | μs | | | Data latency | | | 12 | | Clock<br>cycles | - (1) Timing characteristics are common to the ADS528x family. - (2) Timing parameters are ensured by design and characterization; not production tested. ## LVDS OUTPUT TIMING CHARACTERISTICS(1) (2) Typical values are at +25°C, minimum and maximum values are measured across the specified temperature range of $T_{MIN} = -40$ °C to $T_{MAX} = +85$ °C, sampling frequency = as specified, $C_{LOAD} = 5pF^{(3)}$ , $I_{OUT} = 3.5$ mA, $R_{LOAD} = 100\Omega^{(4)}$ , and no internal termination, unless otherwise | | | | | | | | ADS528x | | | | | | |------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------|------|--------|------|------|---------|------|------|--------|-----|--------| | | | | | 40MSPS | | | 50MSPS | | | 65MSPS | | 1 | | | PARAMETER | TEST CONDITIONS(5) | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | t <sub>SU</sub> | Data setup time <sup>(6)</sup> | Data valid <sup>(7)</sup> to zero-crossing of LCLK <sub>P</sub> | 0.67 | | | 0.47 | | | 0.27 | | | ns | | t <sub>H</sub> | Data hold time <sup>(6)</sup> | Zero-crossing of LCLK <sub>P</sub> to data becoming invalid <sup>(7)</sup> | 0.85 | | | 0.65 | | | 0.4 | | | ns | | t <sub>PROP</sub> | Clock propagation delay | Input clock (ADCLK) rising edge cross-over to output clock (ADCLK <sub>P</sub> ) rising edge cross-over | 10 | 14 | 16.6 | 10 | 12.5 | 14.1 | 9.7 | 11.5 | 14 | ns | | | LVDS bit clock duty cycle | Duty cycle of differential clock, (LCLK <sub>P</sub> – LCLK <sub>N</sub> ) | 45.5 | 50 | 53 | 45 | 50 | 53.5 | 41 | 50 | 57 | | | | Bit clock cycle-to-cycle jitter | | | 250 | | | 250 | | | 250 | | ps, pp | | | Frame clock cycle-to-cycle jitter | | | 150 | | | 150 | | | 150 | | ps, pp | | t <sub>RISE</sub> ,<br>t <sub>FALL</sub> | Data rise time, data fall time | Rise time is from -100mV to +100mV Fall time is from +100mV to -100mV | 0.09 | 0.2 | 0.4 | 0.09 | 0.2 | 0.4 | 0.09 | 0.2 | 0.4 | ns | | t <sub>CLKRISE</sub> ,<br>t <sub>CLKFALL</sub> | Output clock rise time, output clock fall time | Rise time is from -100mV to +100mV Fall time is from +100mV to -100mV | 0.09 | 0.2 | 0.4 | 0.09 | 0.2 | 0.4 | 0.09 | 0.2 | 0.4 | ns | - All characteristics are at the maximum rated speed for each speed grade. - Timing parameters are ensured by design and characterization; not production tested. - C<sub>LOAD</sub> is the effective external single-ended load capacitance between each output pin and ground. - $I_{OUT}$ refers to the LVDS buffer current setting; $R_{LOAD}$ is the differential load resistance between the LVDS output pair. Measurements are done with a transmission line of $100\Omega$ characteristic impedance between the device and the load. - Setup and hold time specifications take into account the effect of jitter on the output data and clock. These specifications also assume that data and clock paths are perfectly matched within the receiver. Any mismatch in these paths within the receiver would appear as reduced timing margin. - Data valid refers to a logic high of +100mV and a logic low of -100mV. ## LVDS OUTPUT TIMING CHARACTERISTICS(1) (2) Typical values are at +25°C, minimum and maximum values are measured across the specified temperature range of $T_{MIN} = -40$ °C to $T_{MAX} = +85$ °C, sampling frequency = as specified, $C_{LOAD} = 5$ pF $^{(3)}$ , $I_{OUT} = 3.5$ mA, $R_{LOAD} = 100\Omega^{(4)}$ , and no internal termination, unless otherwise | | | | | | | | ADS528x | | | | | | |------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------|------|--------|------|------|---------|------|------|--------|------|--------| | | | | | 30MSPS | | | 20MSPS | | | 10MSPS | | | | | PARAMETER | TEST CONDITIONS (5) | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | t <sub>SU</sub> | Data setup time <sup>(6)</sup> | Data valid <sup>(7)</sup> to zero-crossing of LCLK <sub>P</sub> | 0.8 | | | 1.5 | | | 3.7 | | | ns | | t <sub>H</sub> | Data hold time <sup>(6)</sup> | Zero-crossing of LCLK <sub>P</sub> to data becoming invalid <sup>(7)</sup> | 1.2 | | | 1.9 | | | 3.9 | | | ns | | t <sub>PROP</sub> | Clock propagation delay | Input clock (ADCLK) rising edge cross-over to output clock (ADCLK <sub>P</sub> ) rising edge cross-over | 9.5 | 13.5 | 17.3 | 9.5 | 14.5 | 17.3 | 10 | 14.7 | 17.1 | ns | | | LVDS bit clock duty cycle | Duty cycle of differential clock,<br>(LCLK <sub>P</sub> – LCLK <sub>N</sub> ) | 46.5 | 50 | 52 | 48 | 50 | 51 | 49 | 50 | 51 | | | | Bit clock cycle-to-cycle jitter | | | 250 | | | 250 | | | 750 | | ps, pp | | | Frame clock cycle-to-cycle jitter | | | 150 | | | 150 | | | 500 | | ps, pp | | t <sub>RISE</sub> ,<br>t <sub>FALL</sub> | Data rise time, data fall time | Rise time is from -100mV to +100mV Fall time is from +100mV to -100mV | 0.09 | 0.2 | 0.4 | 0.09 | 0.2 | 0.4 | 0.09 | 0.2 | 0.4 | ns | | t <sub>CLKRISE</sub> ,<br>t <sub>CLKFALL</sub> | Output clock rise time, output clock fall time | Rise time is from -100mV to +100mV Fall time is from +100mV to -100mV | 0.09 | 0.2 | 0.4 | 0.09 | 0.2 | 0.4 | 0.09 | 0.2 | 0.4 | ns | - All characteristics are at the speeds other than the maximum rated speed for each speed grade. - Timing parameters are ensured by design and characterization; not production tested. - $C_{\text{LOAD}}$ is the effective external single-ended load capacitance between each output pin and ground. $I_{\text{OUT}}$ refers to the LVDS buffer current setting; $R_{\text{LOAD}}$ is the differential load resistance between the LVDS output pair. - Measurements are done with a transmission line of $100\Omega$ characteristic impedance between the device and the load. - Setup and hold time specifications take into account the effect of jitter on the output data and clock. These specifications also assume that data and clock paths are perfectly matched within the receiver. Any mismatch in these paths within the receiver would appear as reduced timing margin. - Data valid refers to a logic high of +100mV and a logic low of -100mV. ## LVDS OUTPUT TIMING CHARACTERISTICS | PARAMETER <sup>(1)</sup> | TEST CONDITIONS | TIMINGS WH | EN USING REGISTE<br>At 40 MSPS | ER 0xE3 <sup>(2)</sup> | |--------------------------|------------------------------------------------------------------------------------------|------------|--------------------------------|------------------------| | | | MIN | TYP | MAX | | Data setup time | Data valid <sup>(3)</sup> to zero-crossing of LCLKp | 0.60 | | | | Data hold time | Zero-crossing of LCLKP to data becoming invalid <sup>(3)</sup> | 0.92 | | | | Clock propagation delay | Input clock (ADCLK) rising edge cross-over to output clock (ADCLK) rising edge crossover | 8 | 12 | 14.6 | - (1) Only the setup time, hold time and clock propagation delay parameters are affected. Rest of the parameters are same as given in previous two tables. - (2) Only timing specifications for 40MSPS are affected when using register 0xE3 (as specified in the recommended operating table section). The timing specifications for other clock frequencies are same as given in previous two tables. - (3) Data valid refers to logic high of +100mV and logic low of -100mV. ## RECOMMENDED POWER-UP SEQUENCING AND RESET TIMING $10\mu s < t_1 < 50ms$ , $10\mu s < t_2 < 50ms$ , -10ms $< t_3 < 10ms$ , $t_4 > 10ms$ , $t_5 > 100ns$ , $t_6 > 100ns$ , $t_7 > 10ms$ , and $t_8 > 100\mu s$ . - (1) The AVDD and LVDD power on sequence does not matter as long as -10ms < $t_3$ < 10ms. Similar considerations apply while shutting down the device. - (2) Write initialization registers listed in the Initialization Registers table. ## **POWER-DOWN TIMING** Power-up time shown is based on $1\mu F$ bypass capacitors on the reference pins. $t_{WAKE}$ is the time it takes for the device to wake up completely from power-down mode. The ADS528x has two power-down modes: complete power-down mode and partial power-down mode. The device can be configured in partial power-down mode through a register setting. $t_{WAKE}$ < 50µs for complete power-down mode. $t_{\text{WAKE}}$ < $2\mu s$ for partial power-down mode (provided the clock is not shut off during power-down). #### SERIAL INTERFACE The ADS528x has a set of internal registers that can be accessed through the serial interface formed by pins $\overline{\text{CS}}$ (chip select, active low), SCLK (serial interface clock), and SDATA (serial interface data). When $\overline{\text{CS}}$ is low, the following actions occur: - · Serial shift of bits into the device is enabled - SDATA (serial data) is latched at every rising edge of SCLK - SDATA is loaded into the register at every 24th SCLK rising edge If the word length exceeds a multiple of 24 bits, the excess bits are ignored. Data can be loaded in multiples of 24-bit words within a single active $\overline{\text{CS}}$ pulse. The first eight bits form the register address and the remaining 16 bits form the register data. The interface can work with SCLK frequencies from 20MHz down to very low speeds (a few hertz) and also with a non-50% SCLK duty cycle. #### **Register Initialization** After power-up, the internal registers *must* be initialized to the respective default values. Initialization can be done in one of two ways: - 1. Through a hardware reset, by applying a low-going pulse on the RESET pin; or - 2. Through a software reset; using the serial interface, set the RST bit high. Setting this bit initializes the <a href="internal">internal</a> registers to the respective default values and then self-resets the RST bit low. In this case, the RESET pin stays high (inactive). After all registers have been initialized to their default values through a RESET operation, the registers detailed in the Initialization Registers table must be written into. This process must be done after every hardware or software RESET operation in order to reconfigure the device for the best mode of operation. #### SERIAL INTERFACE TIMING | | | | ADS528x | | | |----------------|--------------------------------------------------------------------------|-----|---------|-----|------| | PARAMETER | DESCRIPTION | MIN | TYP | MAX | UNIT | | t <sub>1</sub> | SCLK period | 50 | | | ns | | t <sub>2</sub> | SCLK high time | 20 | | | ns | | t <sub>3</sub> | SCLK low time | 20 | | | ns | | t <sub>4</sub> | Data setup time | 5 | | | ns | | t <sub>5</sub> | Data hold time | 5 | | | ns | | t <sub>6</sub> | CS fall to SCLK rise | 8 | | | ns | | t <sub>7</sub> | Time between last SCLK rising edge to $\overline{\text{CS}}$ rising edge | 8 | | | ns | ## **SERIAL REGISTER MAP** ## Table 4. SUMMARY OF FUNCTIONS SUPPORTED BY SERIAL INTERFACE<sup>(1)</sup> (2) (3) (4) | ADDRESS<br>IN HEX | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME | DESCRIPTION | DEFAULT | |-------------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|-------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | 00 | | | | | | | | | | | | | | | | Х | RST | Self-clearing software RESET. | Inactive | | | | | | | | | | | х | х | Х | Х | х | Х | Х | Х | PDN_CH<8:1> | Channel-specific ADC power-down mode. | Inactive | | 0F | | | | | | | | х | | | | | | | | | PDN_PARTIAL | Partial power-down mode (fast recovery from power-down). | Inactive | | UF | | | | | | | х | | | | | | | | | | PDN_COMPLETE | Register mode for complete power-down (slower recovery). | Inactive | | | | | | | | Х | | | | | | | | | | | PDN_PIN_CFG | Configures the PD pin for partial power-down mode. | Complete power-down | | | | | | | | | | | | | | | | Х | Х | х | ILVDS_LCLK<2:0> | LVDS current drive programmability for LCLK <sub>N</sub> and LCLK <sub>P</sub> pins. | 3.5mA drive | | 11 | | | | | | | | | | х | х | Х | | | | | ILVDS_FRAME<br><2:0> | LVDS current drive programmability for ADCLK $_{\rm N}$ and ADCLK $_{\rm P}$ pins. | 3.5mA drive | | | | | | | | х | х | х | | | | | | | | | ILVDS_DAT<2:0> | LVDS current drive programmability for OUT <sub>N</sub> and OUT <sub>P</sub> pins. | 3.5mA drive | | | | Х | | | | | | | | | | | | | | | EN_LVDS_TERM | Enables internal termination for LVDS buffers. | Termination disabled | | 12 | | 1 | | | | | | | | | | | | Х | Х | Х | TERM_LCLK<2:0> | Programmable termination for LCLK <sub>N</sub> and LCLK <sub>P</sub> buffers. | Termination disabled | | 12 | | 1 | | | | | | | | Х | Х | Х | | | | | TERM_FRAME<br><2:0> | Programmable termination for $ADCLK_N$ and $ADCLK_P$ buffers. | Termination disabled | | | | 1 | | | | Х | х | х | | | | | | | | | TERM_DAT<2:0> | Programmable termination for $OUT_N$ and $OUT_P$ buffers. | Termination disabled | | 14 | | | | | | | | | х | х | х | Х | х | Х | Х | х | LFNS_CH<8:1> | Channel-specific, low-frequency noise suppression mode enable. | Inactive | | 24 | | | | | | | | | х | х | х | х | х | Х | Х | х | INVERT_CH<8:1> | Swaps the polarity of the analog input pins electrically. | IN <sub>P</sub> is<br>positive<br>input | | | | | | | | | | | | Х | 0 | 0 | | | | | EN_RAMP | Enables a repeating full-scale ramp pattern on the outputs. | Inactive | | | | | | | | | | | | 0 | х | 0 | | | | | DUALCUSTOM_<br>PAT | Enables the mode wherein the output toggles between two defined codes. | Inactive | | 25 | | | | | | | | | | 0 | 0 | х | | | | | SINGLE_CUSTOM<br>_PAT | Enables the mode wherein the output is a constant specified code. | Inactive | | | | | | | | | | | | | | | | | X | x | BITS_CUSTOM1<br><11:10> | 2MSBs for a single custom pattern (and for the first code of the dual custom pattern). <11> is the MSB. | Inactive | | | | | | | | | | | | | | | х | Х | | | BITS_CUSTOM2<br><11:10> | 2MSBs for the second code of the dual custom pattern. | Inactive | | 26 | х | х | х | х | х | х | x | x | x | х | | | | | | | BITS_CUSTOM1<br><9:0> | 10 lower bits for the single custom pattern (and for the first code of the dual custom pattern). <0> is the LSB. | Inactive | | 27 | х | Х | Х | х | Х | Х | х | х | х | х | | | | | | | BITS_CUSTOM2<br><9:0> | 10 lower bits for the second code of the dual custom pattern. | Inactive | | | | | | | | | | | | | | | Х | Х | Х | Х | GAIN_CH1<3:0> | Programmable gain channel 1. | 0dB gain | | 2A | | | | | | | | | Х | Х | Х | Х | | | | | GAIN_CH2<3:0> | Programmable gain channel 2. | 0dB gain | | ۷۸ | | | | | Х | Х | Х | Х | | | | | | | | | GAIN_CH3<3:0> | Programmable gain channel 3. | 0dB gain | | | Х | Х | Х | Х | | | | | | | | | | | | | GAIN_CH4<3:0> | Programmable gain channel 4. | 0dB gain | | | Х | Х | Х | Х | | | | | | | | | | | | | GAIN_CH5<3:0> | Programmable gain channel 5. | 0dB gain | | 2B | | | | | Х | Х | Х | Χ | | | | | | | | | GAIN_CH6<3:0> | Programmable gain channel 6. | 0dB gain | | - | | | | | | | | | Х | Х | Х | Х | | | | | GAIN_CH7<3:0> | Programmable gain channel 7. | 0dB gain | | | | | | | | | | | | | | | Χ | Χ | Χ | Χ | GAIN_CH8<3:0> | Programmable gain channel 8. | 0dB gain | <sup>(1)</sup> The unused bits in each register (identified as blank table cells) must be programmed as '0'. <sup>(2)</sup> X = Register bit referenced by the corresponding name and description (default is 0). <sup>(3)</sup> Bits marked as '0' should be forced to 0, and bits marked as '1' should be forced to 1 when the particular register is programmed. <sup>(4)</sup> Multiple functions in a register should be programmed in a single write operation. ## Table 4. SUMMARY OF FUNCTIONS SUPPORTED BY SERIAL INTERFACE<sup>(1) (2) (3) (4)</sup> (continued) | ADDRESS<br>IN HEX | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME | DESCRIPTION | DEFAULT | |-------------------|-----|-----|-----|-------|-----|-----|----|----|----|----|----|----|----|----|----|----|----------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------| | | 1 | | | - 1.2 | | 2.0 | | | | | | | | | | Х | DIFF_CLK | Differential clock mode. | Single-<br>ended clock | | | 1 | | | | | | | | | | | | | Х | | | EN_DCC | Enables the duty-cycle correction circuit. | Disabled | | 42 | 1 | | | | | | | | | | | | х | | | | EXT_REF_VCM | Drives the external reference mode through the V <sub>CM</sub> pin. | External<br>reference<br>drives REF <sub>T</sub><br>and REF <sub>B</sub> | | | 1 | | | | | | | | | х | х | | | | | | PHASE_DDR<1:0> | Controls the phase of LCLK output relative to data. | 90 degrees | | 45 | | | | | | | | | | | | | | | 0 | Х | PAT_DESKEW | Enables deskew pattern mode. | Inactive | | 45 | | | | | | | | | | | | | | | Χ | 0 | PAT_SYNC | Enables sync pattern mode. | Inactive | | | 1 | | | | | | 1 | | | | | | | Х | | | BTC_MODE | Binary two's complement format for ADC output. | Straight offset binary | | | 1 | | | | | | 1 | | | | | | Х | | | | MSB_FIRST | Serialized ADC output comes out MSB-first. | LSB-first output | | 46 | 1 | | | | | | 1 | | | | | х | | | | | EN_SDR | Enables SDR output mode (LCLK becomes a 12x input clock). | DDR output mode | | | 1 | | х | | | | 1 | | | | | 1 | | | | | FALL_SDR | Controls whether the LCLK rising or falling edge comes in the middle of the data window when operating in SDR output mode. | Rising edge<br>of LCLK in<br>middle of<br>data window | ## **SUMMARY OF FEATURES** | FEATURES | DEFAULT | SELECTION | POWER IMPACT (relative to default) AT f <sub>S</sub> = 65MSPS | |-------------------------------------------------------------------------------------------|----------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ANALOG FEATURES | | | | | Internal or external reference (driven on the REF <sub>T</sub> and REF <sub>B</sub> pins) | N/A | Pin | Internal reference mode uses approximately 23mW more power on AVDD | | External reference driven on the V <sub>CM</sub> pin | Off | Register 42 | Approximately 9mW less power on AVDD | | Duty cycle correction circuit | Off | Register 42 | Approximately 7mW more power on AVDD | | Low-frequency noise suppression | Off | Register 14 | With zero input to the ADC, low-frequency noise suppression causes digital switching at f <sub>S</sub> /2, thereby increasing LVDD power by approximately 7mW/channel | | Single-ended or differential clock | Single-ended | Register 42 | Differential clock mode uses approximately 7mW more power on AVDD | | Power-down mode | Off | Pin and register 0F | Refer to the <i>Power-Down Modes</i> section in the Electrical Characteristics table | | DIGITAL FEATURES | | | | | Programmable digital gain (0dB to 12dB) | 0dB | Registers 2A and 2B | No difference | | Straight offset or BTC output | Straight offset | Register 46 | No difference | | Swap polarity of analog input pins | Off | Register 24 | No difference | | LVDS OUTPUT PHYSICAL LAYER | | | | | LVDS internal termination | Off | Register 12 | Approximately 7mW more power on AVDD | | LVDS current programmability | 3.5mA | Register 11 | As per LVDS clock and data buffer current setting | | LVDS OUTPUT TIMING | | | | | LSB- or MSB-first output | LSB-first | Register 46 | No difference | | DDR or SDR output | DDR | Register 46 | SDR mode uses approximately 2mW more power on LVDD (at $f_S = 30 MSPS$ ) | | LCLK phase relative to data output | Refer to<br>Figure 1 | Register 42 | No difference | #### **DESCRIPTION OF SERIAL REGISTERS** #### SOFTWARE RESET | ADDRESS<br>IN HEX | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME | |-------------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|------| | 00 | | | | | | | | | | | | | | | | Х | RST | Software reset is applied when the RST bit is set to '1'; setting this bit resets all internal registers and self-clears to '0'. #### **POWER-DOWN MODES** | ADDRESS<br>IN HEX | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME | |-------------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|--------------| | | | | | | | | | | Х | Х | Х | Х | Х | Х | Х | Х | PDN_CH<8:1> | | 0F | | | | | | | | Х | | | | | | | | | PDN_PARTIAL | | UF | | | | | | 0 | Х | | | | | | | | | | PDN_COMPLETE | | | | | | | | Х | 0 | | | | | | | | | | PDN_PIN_CFG | Each of the eight channels can be individually powered down. PDN\_CH<N> controls the power-down mode for the ADC channel <N>. In addition to channel-specific power-down, the ADS528x also has two global power-down modes—partial power-down mode and complete power-down mode. Partial power-down mode partially powers down the chip; recovery from this mode is much quicker, provided that the clock has been running for at least 50µs before exiting this mode. Complete power-down mode, on the other hand, completely powers down the chip, and involves a much longer recovery time. In addition to programming the device for either of these two power-down modes (through either the PDN\_PARTIAL or PDN\_COMPLETE bits, respectively), the PD pin itself can be configured as either a partial power-down pin or a complete power-down pin control. For example, if PDN\_PIN\_CFG = 0 (default), when the PD pin is high, the device enters complete power-down mode. However, if PDN\_PIN\_CFG = 1, when the PD pin is high, the device enters partial power-down mode. #### LVDS DRIVE PROGRAMMABILITY | ADDRESS<br>IN HEX | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME | |-------------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|------------------| | | | | | | | | | | | | | | | Х | Х | Х | ILVDS_LCLK<2:0> | | 11 | | | | | | | | | | Х | Х | X | | | | | ILVDS_FRAME<2:0> | | | | | | | | Х | Х | Х | | | | | | | | | ILVDS_DAT<2:0> | The LVDS drive strength of the bit clock (LCLK<sub>P</sub> or LCLK<sub>N</sub>) and the frame clock (ADCLK<sub>P</sub> or ADCLK<sub>N</sub>) can be individually programmed. The LVDS drive strengths of all the data outputs $OUT_P$ and $OUT_N$ can also be programmed to the same value. All three drive strengths (bit clock, frame clock, and data) are programmed using sets of three bits. Table 5 shows an example of how the drive strength of the bit clock is programmed (the method is similar for the frame clock and data drive strengths). Table 5. Bit Clock Drive Strength<sup>(1)</sup> | ILVDS_LCLK<2> | ILVDS_LCLK<1> | ILVDS_LCLK<0> | LVDS DRIVE STRENGTH FOR LCLK <sub>P</sub> AND LCLK <sub>N</sub> | |---------------|---------------|---------------|-----------------------------------------------------------------| | 0 | 0 | 0 | 3.5mA (default) | | 0 | 0 | 1 | 2.5mA | | 0 | 1 | 0 | 1.5mA | | 0 | 1 | 1 | 0.5mA | | 1 | 0 | 0 | 7.5mA | | 1 | 0 | 1 | 6.5mA | | 1 | 1 | 0 | 5.5mA | | 1 | 1 | 1 | 4.5mA | <sup>(1)</sup> Current settings lower than 1.5mA are not recommended. #### LVDS INTERNAL TERMINATION PROGRAMMABILITY | ADDRESS<br>IN HEX | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME | |-------------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|-----------------| | | | Χ | | | | | | | | | | | | | | | EN_LVDS_TERM | | 12 | | 1 | | | | | | | | | | | | Х | Х | Х | TERM_LCLK<2:0> | | 12 | | 1 | | | | | | | | Х | Х | Χ | | | | | TERM_FRAME<2:0> | | | | 1 | | | | Х | Х | Х | | | | | | | | | TERM_DAT<2:0> | The LVDS buffers have high-impedance current sources driving the outputs. When driving traces whose characteristic impedance is not perfectly matched with the termination impedance on the receiver side, there may be reflections back to the LVDS output pins of the ADS528x that cause degraded signal integrity. By enabling an internal termination (between the positive and negative outputs) for the LVDS buffers, the signal integrity can be significantly improved in such scenarios. To set the internal termination mode, the EN\_LVDS\_TERM bit should be set to '1'. Once this bit is set, the internal termination values for the bit clock, frame clock, and data buffers can be independently programmed using sets of three bits. Table 6 shows an example of how the internal termination of the LVDS buffer driving the bit clock is programmed (the method is similar for the frame clock and data buffers). These termination values are only typical values and can vary by up to ±20% across temperature and from device to device. **Table 6. Bit Clock Internal Termination** | TERM_LCLK<2> | TERM_LCLK<1> | TERM_LCLK<0> | INTERNAL TERMINATION BETWEEN LCLKP AND LCLKN IN $\Omega$ | |--------------|--------------|--------------|----------------------------------------------------------| | 0 | 0 | 0 | None | | 0 | 0 | 1 | 260 | | 0 | 1 | 0 | 150 | | 0 | 1 | 1 | 94 | | 1 | 0 | 0 | 125 | | 1 | 0 | 1 | 80 | | 1 | 1 | 0 | 66 | | 1 | 1 | 1 | 55 | #### LOW-FREQUENCY NOISE SUPPRESSION MODE | ADDRESS<br>IN HEX | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME | |-------------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|--------------| | 14 | | | | | | | | | X | Х | X | X | X | Х | Х | X | LFNS_CH<8:1> | The low-frequency noise suppression mode is specifically useful in applications where good noise performance is desired in the frequency band of 0MHz to 1MHz (around dc). Setting this mode shifts the low-frequency noise of the ADS528x to approximately $f_s/2$ , thereby moving the noise floor around dc to a much lower value. LFNS\_CH<8:1> enables this mode individually for each channel. #### **ANALOG INPUT INVERT** | ADDRESS<br>IN HEX | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME | |-------------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|----------------| | 24 | | | | | | | | | Χ | Х | Χ | Χ | Х | Χ | Х | Χ | INVERT_CH<8:1> | Normally, the $IN_P$ pin represents the positive analog input pin, and $IN_N$ represents the complementary negative input. Setting the bits marked $INVERT\_CH<8:1>$ (individual control for each channel) causes the inputs to be swapped. $IN_N$ now represents the positive input, and $IN_P$ the negative input. #### LVDS TEST PATTERNS | ADDRESS<br>IN HEX | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME | |-------------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|---------------------| | | | | | | | | | | | Х | 0 | 0 | | | | | EN_RAMP | | | | | | | | | | | | 0 | Х | 0 | | | | | DUALCUSTOM_PAT | | 25 | | | | | | | | | | 0 | 0 | Х | | | | | SINGLE_CUSTOM_PAT | | | | | | | | | | | | | | | | | Х | Х | BITS_CUSTOM1<11:10> | | | | | | | | | | | | | | | Х | Х | | | BITS_CUSTOM2<11:10> | | 26 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | | | | | | BITS_CUSTOM1<9:0> | | 27 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | | | | | | BITS_CUSTOM2<9:0> | | 45 | | | | | | | | | | | | | | | 0 | Х | PAT_DESKEW | | 45 | | | | | | | | | | | | | | | Х | 0 | PAT_SYNC | The ADS528x can output a variety of test patterns on the LVDS outputs. These test patterns replace the normal ADC data output. Setting EN\_RAMP to '1' causes all the channels to output a repeating full-scale ramp pattern. The ramp increments from zero code to full-scale code in steps of 1LSB every clock cycle. After hitting the full-scale code, it returns back to zero code and ramps again. The device can also be programmed to output a constant code by setting SINGLE\_CUSTOM\_PAT to '1', and programming the desired code in BITS\_CUSTOM1<11:0>. In this mode, BITS\_CUSTOM1<11:0> take the place of the 12-bit ADC data at the output, and are controlled by LSB-first and MSB-first modes in the same way as normal ADC data are. The device may also be made to toggle between two consecutive codes by programming DUAL\_CUSTOM\_PAT to '1'. The two codes are represented by the contents of BITS\_CUSTOM1<11:0> and BITS\_CUSTOM2<11:0>. In addition to custom patterns, the device may also be made to output two preset patterns: - 1. **Deskew patten:** Set using PAT\_DESKEW, this mode replaces the 12-bit ADC output D<11:0> with the 0101010101 word. - 2. Sync pattern: Set using PAT SYNC, the normal ADC word is replaced by a fixed 111111000000 word. Note that only one of the above patterns should be active at any given instant. #### **PROGRAMMABLE GAIN** | ADDRESS<br>IN HEX | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME | |-------------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|---------------| | | | | | | | | | | | | | | Х | Х | Х | Х | GAIN_CH1<3:0> | | 2A | | | | | | | | | Х | Х | Х | Х | | | | | GAIN_CH2<3:0> | | ZA | | | | | Х | Х | Х | Х | | | | | | | | | GAIN_CH3<3:0> | | | Х | Х | Х | Х | | | | | | | | | | | | | GAIN_CH4<3:0> | | | Х | Χ | Χ | Χ | | | | | | | | | | | | | GAIN_CH5<3:0> | | 2B | | | | | Х | Х | Х | Х | | | | | | | | | GAIN_CH6<3:0> | | 26 | | | | | | | | | Х | Х | Х | Х | | | | | GAIN_CH7<3:0> | | | | | | | | | | | | | | | Х | Х | Х | Х | GAIN_CH8<3:0> | In applications where the full-scale swing of the analog input signal is much less than the $2V_{PP}$ range supported by the ADS528x, a programmable gain can be set to achieve the full-scale output code even with a lower analog input swing. The programmable gain not only fills the output code range of the ADC, but also enhances the SNR of the device by utilizing quantization information from some extra internal bits. The programmable gain for each channel can be individually set using a set of four bits, indicated as GAIN\_CHN<3:0> for Channel N. The gain setting is coded in binary from 0dB to 12dB, as shown in Table 7. Table 7. Gain Setting for Channel 1 | GAIN_CH1<3> | GAIN_CH1<2> | GAIN_CH1<1> | GAIN_CH1<0> | CHANNEL 1 GAIN SETTING | |-------------|-------------|-------------|-------------|------------------------| | 0 | 0 | 0 | 0 | 0dB | | 0 | 0 | 0 | 1 | 1dB | | 0 | 0 | 1 | 0 | 2dB | | 0 | 0 | 1 | 1 | 3dB | | 0 | 1 | 0 | 0 | 4dB | | 0 | 1 | 0 | 1 | 5dB | | 0 | 1 | 1 | 0 | 6dB | | 0 | 1 | 1 | 1 | 7dB | | 1 | 0 | 0 | 0 | 8dB | | 1 | 0 | 0 | 1 | 9dB | | 1 | 0 | 1 | 0 | 10dB | | 1 | 0 | 1 | 1 | 11dB | | 1 | 1 | 0 | 0 | 12dB | | 1 | 1 | 0 | 1 | Do not use | | 1 | 1 | 1 | 0 | Do not use | | 1 | 1 | 1 | 1 | Do not use | ## **CLOCK, REFERENCE, AND DATA OUTPUT MODES** | ADDRESS<br>IN HEX | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME | |-------------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|----------------| | | 1 | | | | | | | | | | | | | | | Х | DIFF_CLK | | 42 | 1 | | | | | | | | | | | | | Х | | | EN_DCC | | 42 | 1 | | | | | | | | | | | | Х | | | | EXT_REF_VCM | | | 1 | | | | | | | | | Х | Х | | | | | | PHASE_DDR<1:0> | | | 1 | | | | | | 1 | | | | | | | Χ | | | BTC_MODE | | 46 | 1 | | | | | | 1 | | | | | | Х | | | | MSB_FIRST | | 46 | 1 | | | | | | 1 | | | | | Х | | | | | EN_SDR | | | 1 | | Х | | | | 1 | | | | | 1 | | | | | FALL_SDR | #### **INPUT CLOCK** The ADS528x is configured by default to operate with a single-ended input clock— $CLK_P$ is driven by a CMOS clock and $CLK_N$ is tied to '0'. However, by programming DIFF\_CLK to '1', the device can be made to work with a differential input clock on $CLK_P$ and $CLK_N$ . Operating with a low-jitter differential clock usually gives better SNR performance, especially at input frequencies greater than 30MHz. In cases where the duty cycle of the input clock falls outside the 45% to 55% range, it is recommended to enable an internal duty cycle correction circuit. This enabling is done by setting the EN\_DCC bit to '1'. #### **EXTERNAL REFERENCE** The ADS528x can be made to operate in external reference mode by pulling the INT/ $\overline{\text{EXT}}$ pin to '0'. In this mode, the REF<sub>T</sub> and REF<sub>B</sub> pins should be driven with voltage levels of 2.5V and 0.5V, respectively, and must have enough drive strength to drive the switched capacitance loading of the reference voltages by each ADC. The advantage of using the external reference mode is that multiple ADS528x units can be made to operate with the same external reference, thereby improving parameters such as gain matching across devices. However, in applications that do not have an available high drive, differential external reference, the ADS528x can still be driven with a single external reference voltage on the V<sub>CM</sub> pin. When EXT\_REF\_VCM is set as '1' (and the INT/ $\overline{\text{EXT}}$ pin is set to '0'), the V<sub>CM</sub> pin is configured as an input pin, and the voltages on REF<sub>T</sub> and REF<sub>B</sub> are generated as shown in Equation 1 and Equation 2. $$VREF_{T} = 1.5V + \frac{V_{CM}}{1.5V}$$ $$VREF_{B} = 1.5V - \frac{V_{CM}}{1.5V}$$ (1) #### **BIT CLOCK PROGRAMMABILITY** The output interface of the ADS528x is normally a DDR interface, with the LCLK rising edge and falling edge transitions in the middle of alternate data windows. This default phase is shown in Figure 1. Figure 1. Default Phase of LCLK The phase of LCLK can be programmed relative to the output frame clock and data using bits PHASE\_DDR<1:0>. The LCLK phase modes are shown in Figure 2. Figure 2. Phase Programmability Modes for LCLK In addition to programming the phase of LCLK in the DDR mode, the device can also be made to operate in SDR mode by setting the EN\_SDR bit to '1'. In this mode, the bit clock (LCLK) is output at 12x times the input clock, or twice the rate as in DDR mode. Depending on the state of FALL\_SDR, LCLK may be output in either of the two manners shown in Figure 3. As can be seen in Figure 3, only the LCLK rising (or falling) edge is used to capture the output data in SDR mode. Figure 3. SDR Interface Modes The SDR mode does not work well beyond 40MSPS because the LCLK frequency becomes very high. ### **DATA OUTPUT FORMAT MODES** The ADC output, by default, is in straight offset binary mode. Programming the BTC\_MODE bit to '1' inverts the MSB, and the output becomes binary two's complement mode. Also by default, the first bit of the frame (following the rising edge of $ADCLK_P$ ) is the LSB of the ADC output. Programming the MSB\_FIRST mode inverts the bit order in the word, and the MSB is output as the first bit following the $ADCLK_P$ rising edge. #### TYPICAL CHARACTERISTICS At $T_A$ = +25°C, AVDD = +3.3V, LVDD = 1.8V, clock frequency = 65MSPS, differential clock mode, 1V<sub>PP</sub> clock amplitude, 50% clock duty cycle, input frequency = 10MHz, -1dBFS differential analog input, 0dB digital gain setting, 1.5V analog input common-mode, low-frequency noise suppression = off, internal reference mode, I<sub>SET</sub> resistor = 56.2k $\Omega$ , and LVDS buffer current setting = 3.5mA, unless otherwise noted. Figure 4. Figure 5. Figure 6. SPECTRAL PERFORMANCE $(f_S = 50MHz, f_{IN} = 25MHz)$ 0 SFDR = 85.6dBc -20 SNR = 70.5dBFS SINAD = 70.4dBFS -40 THD = 83.9dBc -60 Amplitude (dB) -80 -100 -120 -140 -160 -1800 20 25 Input Frequency (MHz) Figure 7. At $T_A$ = +25°C, AVDD = +3.3V, LVDD = 1.8V, clock frequency = 65MSPS, differential clock mode, $1V_{PP}$ clock amplitude, 50% clock duty cycle, input frequency = 10MHz, -1dBFS differential analog input, 0dB digital gain setting, 1.5V analog input common-mode, low-frequency noise suppression = off, internal reference mode, $I_{SET}$ resistor = 56.2k $\Omega$ , and LVDS buffer current setting = 3.5mA, unless otherwise noted. Figure 9. # SPECTRAL PERFORMANCE, LOW-FREQUENCY NOISE SUPPRESSION MODE ENABLED $(f_S = 65MHz, f_{IN} = 25MHz)$ Figure 10. #### **DYNAMIC PERFORMANCE vs INPUT FREQUENCY** Figure 11. At $T_A$ = +25°C, AVDD = +3.3V, LVDD = 1.8V, clock frequency = 65MSPS, differential clock mode, $1V_{PP}$ clock amplitude, 50% clock duty cycle, input frequency = 10MHz, -1dBFS differential analog input, 0dB digital gain setting, 1.5V analog input common-mode, low-frequency noise suppression = off, internal reference mode, $I_{SET}$ resistor = 56.2k $\Omega$ , and LVDS buffer current setting = 3.5mA, unless otherwise noted. Figure 12. #### DYNAMIC PERFORMANCE vs INPUT FREQUENCY Figure 13. #### **DYNAMIC PERFORMANCE vs DIGITAL GAIN** Figure 14. #### **DYNAMIC PERFORMANCE vs AVDD** Figure 15. #### DYNAMIC PERFORMANCE vs INPUT AMPLITUDE Figure 16. #### DYNAMIC PERFORMANCE vs CLOCK AMPLITUDE Figure 17. At $T_A$ = +25°C, AVDD = +3.3V, LVDD = 1.8V, clock frequency = 65MSPS, differential clock mode, 1V<sub>PP</sub> clock amplitude, 50% clock duty cycle, input frequency = 10MHz, -1dBFS differential analog input, 0dB digital gain setting, 1.5V analog input common-mode, low-frequency noise suppression = off, internal reference mode, $I_{SET}$ resistor = 56.2k $\Omega$ , and LVDS buffer current setting = 3.5mA, unless otherwise noted. #### DYNAMIC PERFORMANCE vs ANALOG INPUT COMMON-MODE VOLTAGE Figure 18. # DYNAMIC PERFORMANCE VS EXTERNAL REFERENCE DIFFERENTIAL VOLTAGE Figure 19. # DYNAMIC PERFORMANCE vs EXTERNAL REFERENCE COMMON-MODE VOLTAGE Figure 20. # DYNAMIC PERFORMANCE vs EXTERNAL REFERENCE FORCED THROUGH $V_{\rm CM}$ Figure 21. At $T_A$ = +25°C, AVDD = +3.3V, LVDD = 1.8V, clock frequency = 65MSPS, differential clock mode, 1V<sub>PP</sub> clock amplitude, 50% clock duty cycle, input frequency = 10MHz, -1dBFS differential analog input, 0dB digital gain setting, 1.5V analog input common-mode, low-frequency noise suppression = off, internal reference mode, $I_{SET}$ resistor = 56.2k $\Omega$ , and LVDS buffer current setting = 3.5mA, unless otherwise noted. ## DYNAMIC PERFORMANCE vs CLOCK DUTY CYCLE, DCC DISABLED Figure 22. # DYNAMIC PERFORMANCE vs CLOCK DUTY CYCLE, DCC ENABLED Figure 23. #### HISTOGRAM OF OUTPUT CODE FOR ZERO INPUT Figure 24. #### INTERMODULATION DISTORTION Figure 25. ## INTEGRAL NONLINEARITY Figure 26. #### **DIFFERENTIAL NONLINEARITY** Figure 27. At T<sub>A</sub> = +25°C, AVDD = +3.3V, LVDD = 1.8V, clock frequency = 65MSPS, differential clock mode, 1V<sub>PP</sub> clock amplitude, 50% clock duty cycle, input frequency = 10MHz, -1dBFS differential analog input, 0dB digital gain setting, 1.5V analog input common-mode, low-frequency noise suppression = off, internal reference mode, $I_{SET}$ resistor = 56.2k $\Omega$ , and LVDS buffer current setting = 3.5mA, unless otherwise noted. Figure 29. #### AVDD AND LVDD POWER-SUPPLY CURRENTS **vs CLOCK FREQUENCY** Figure 30. # **OVERLOAD RECOVERY AT 50MSPS** Figure 31. ## **OVERLOAD RECOVERY AT 65MSPS** Figure 32. Figure 33. Overload Recovery #### APPLICATION INFORMATION #### THEORY OF OPERATION The ADS528x devices are a family of 8-channel, high-speed, CMOS ADCs. The 12 bits given out by each channel are serialized and sent out on a single pair of pins in LVDS format. All eight channels of the ADS528x operate from a single clock (ADCLK). The sampling clocks for each of the eight channels are generated from the input clock using a carefully matched clock buffer tree. The 12x clock required for the serializer is generated internally from ADCLK using a phase-locked loop (PLL). A 6x and a 1x clock are also output in LVDS format, along with the data, to enable easy data capture. The AD\$528x operates from internally-generated reference voltages that are trimmed to improve to a high level of accuracy. Trimmed references improve the gain matching across devices, and provide the option to operate the devices without having to externally drive and route reference lines. The nominal values of REF<sub>T</sub> and REF<sub>B</sub> are 2.5V and 0.5V, respectively. The references are internally scaled down differentially by a factor of 2. This scaling results in a differential input of -1V to correspond to the zero code of the ADC, and a differential input of +1V to correspond to the full-scale code (4095 LSB). V<sub>CM</sub> (the common-mode voltage of REF<sub>T</sub> and REF<sub>B</sub>) is also made available externally through a pin, and is nominally 1.5V. The ADC employs a pipelined converter architecture that consists of a combination of multi-bit and single-bit internal stages. Each stage feeds its data into the digital error correction logic, ensuring excellent differential linearity and no missing codes at the 12-bit level. The ADC output goes to a serializer that operates from a 12x clock generated by the PLL. The 12 data bits from each channel are serialized and sent LSB first. In addition to serializing the data, the serializer also generates a 1x clock and a 6x clock. These clocks are generated in the same way the serialized data are generated, so these clocks maintain perfect synchronization with the data. The data and clock outputs of the serializer are buffered externally using LVDS buffers. Using LVDS buffers to transmit data externally has multiple advantages, such as a reduced number of output pins (saving routing space on the board), reduced power consumption, and reduced effects of digital noise coupling to the analog circuit inside the ADS528x. The ADS528x operates from two sets of supplies and grounds. The analog supply and ground set is identified as AVDD and AVSS, while the digital set is identified by LVDD and LVSS. #### ANALOG INPUT The analog input consists of a switched-capacitor based, differential sample-and-hold architecture. This differential topology results in very good ac performance even for high input frequencies at high sampling rates. The $\rm IN_N$ and $\rm IN_P$ pins must be externally biased around a common-mode voltage of 1.5V, available on $\rm V_{CM}$ . For a full-scale differential input, each input pin ( $\rm IN_N$ and $\rm IN_P$ ) must swing symmetrically between $\rm V_{CM}$ + 0.5V and $\rm V_{CM}$ – 0.5V, resulting in a $\rm 2V_{PP}$ differential input swing. The maximum input peak-to-peak differential swing is determined to be the difference between the internal reference voltages REF\_T (2.5V nominal) and REF\_B (0.5V nominal). Figure 34 illustrates the model of the input driving circuit. Figure 34. Analog Input Circuit Model ## **Input Common-Mode Current** The input stage of all eight ADCs together sinks a common-mode current on the order of 2mA at 50MSPS. Equation 3 describes the dependency of the common-mode current and the sampling frequency. $$\frac{(2\text{mA}) \times f_{S}}{50\text{MSPS}} \tag{3}$$ If the driving stage is dc-coupled to the inputs, then Equation 3 can be used to determine its common-mode drive capability and impedance. The inputs can also be ac-coupled to the $IN_{N}$ and $IN_{P}$ pins. In that case, the input common-mode is set by two internal $1.2k\Omega$ resistors connecting the input pins to $V_{CM}.$ This architecture is shown in Figure 35. When the inputs are ac-coupled, there is a drop in the voltages at $\rm IN_P$ and $\rm IN_N$ relative to $\rm V_{CM}$ . This can be computed from Equation 3. At 50MSPS, for example, the drop at each of the 16 input pins is 150mV, which is not optimal for ADC operation. Initialization Registers 1 and 5, described in the Initialization Registers table, can be used to partially reduce the effect of this input common-mode drop during ac-coupling by increasing $V_{CM}$ by roughly 75mV. When operating above 50MSPS, it is recommended that additional parallel resistors be added externally to restore the input common-mode to at least 1.4V, if the inputs are to be ac-coupled. Dashed area denotes one of eight channels. Figure 35. Common-Mode Biasing of Input Pins ## **Driving Circuit** For optimum performance, the analog inputs must be driven differentially. This approach improves the common-mode noise immunity and even-order harmonic rejection. Input configurations using RF transformers suitable for low and high input frequencies are shown in Figure 36 and Figure 37, respectively. The single-ended signal is fed to the primary winding of the RF transformer. The transformer is terminated by $50\Omega$ resistor on the secondary side. Placing the termination on the secondary side helps to shield the kicks caused by input sampling capacitors from the transformer leakage inductances. The termination is accomplished by two $25\Omega$ resistors, connected in series, with the center point connected to the 1.5V common-mode. The $4.7\Omega$ resistor in series with each input pin is required to damp the ringing caused by the device package parasitics. At high input frequencies, the mismatch in the transformer parasitic capacitance (between the windings) results in degraded even-order harmonic performance. Connecting two identical RF transformers back-to-back helps to minimize this mismatch, and good performance is obtained for high-frequency input signals. An termination resistor pair is required between the two transformers, as shown in Figure 37. The center point of this termination is connected to ground to improve the balance between the positive and negative sides. The values of the terminations between the transformers and on the secondary side must be chosen to achieve an overall $50\Omega$ (in the case of $50\Omega$ source impedance). Figure 36. Drive Circuit at Low Input Frequencies Figure 37. Drive Circuit at High Input Frequencies #### **CLOCK INPUT** The eight channels on the device operate from a single ADCLK input. To ensure that the aperture delay and jitter are the same for all channels, a clock tree network is used to generate individual sampling clocks to each channel. The clock paths for all the channels are matched from the source point to the sampling circuit. This architecture ensures that the performance and timing for all channels are identical. The use of the clock tree for matching introduces an aperture delay that is defined as the delay between the rising edge of ADCLK and the actual instant of sampling. The aperture delays for all the channels are matched to the best possible extent. A mismatch of $\pm 20$ ps ( $\pm 3\sigma$ ) could exist between the aperture instants of the eight ADCs within the same chip. However, the aperture delays of ADCs across two different chips can be several hundred picoseconds apart. The ADS528x can be made to operate either in CMOS single-ended clock mode (default is DIFF\_CLK = 0) or differential clock mode (SINE, LVPECL, or LVDS). When operating in the single-ended clock mode, CLK<sub>N</sub> must be forced to $0V_{DC}$ , and the single-ended CMOS applied on the CLK<sub>P</sub> pin. This operation is shown in Figure 38. Figure 38. Single-Ended Clock Driving Circuit (DIFF\_CLK = 0) When configured to operate in the differential clock mode (register bit DIFF\_CLK = 1) the ADS528x clock inputs can be driven differentially (SINE, LVPECL, or LVDS) with little or no difference in performance between them, or with a single-ended (LVCMOS). The common-mode voltage of the clock inputs is set to $V_{CM}$ using internal $5k\Omega$ resistors, as shown in Figure 39. This method allows using transformer-coupled drive circuits for a sine wave clock or accoupling for LVPECL and LVDS clock sources, as shown in Figure 40. When operating in the differential clock mode, the single-ended CMOS clock can be accoupled to the CLKP input, with CLKN (pin 11) connected to ground with a $0.1\mu F$ capacitor, as shown in Figure 41. Figure 39. Internal Clock Buffer Figure 40. Differential Clock Driving Circuit (DIFF\_CLK = 1) Figure 41. Single-Ended Clock Driving Circuit When DIFF CLK = 1 For best performance, the clock inputs must be driven differentially in order to reduce susceptibility to common-mode noise. For high input frequency sampling, it is recommended to use a clock source with very low jitter. Bandpass filtering of the clock source can help reduce the effect of jitter. If the duty cycle deviates from 50% by more than 2% or 3%, it is recommended to enable the DCC through register bit EN DCC. # PLL OPERATION ACROSS SAMPLING FREQUENCY The ADS528X uses a PLL for generating the high speed bit clock (LCLK), the frame clock (ADCLK) & internal clocks for the serializer operation. To enable operation across the entire frequency range, the PLL is automatically configured to one of four states, depending on the sampling clock frequency range. The frequency range detection is automatic and each time the sampling frequency crosses a threshold, the PLL changes its configuration to a new state. To prevent unwanted toggling of PLL state around a threshold, the circuit has an inbuilt hysteresis. The ADS528x has three thresholds – taking into account the hysteresis range of each threshold, variation across devices and temperature, the thresholds can span the sampling clock frequency range from 10MHz to 45MHz. Figure 42. Variation of Thresholds Across Sampling Frequency Based on actual system clock frequency, there are two scenarios: 1. For sampling clock frequency < 45MSPS After system power up, depending on the frequency of operation and the frequency threshold for the given device, the frequency range detection circuit may change state once. In some applications where a timing calibration might be done at the system level once after power up, this subsequent change of the PLL state might be undesirable as it can cause a loss of alignment in the received data. A software fix for eliminating this one-time change of PLL state exists using the serial register interface: - Disable the automatic switch of the PLL configuration based on frequency detected. - In addition to disabling the switching, it is also required to set the PLL to the correct configuration, depending on the sample clock frequency used in the system. The following sequence of register writes must be followed: Step 1: Write Address = 0x01, Data = 0x0010 Step 2: Disable the PLL automatic switch and set the PLL configuration depending on the clock frequency | | OCK FREQUENCY<br>SE (MSPS) | REGISTER SE | TTING (Hex) | |-----|----------------------------|-------------|-------------| | Min | Max | Address | Data | | 10 | 25 | E3 | 0060 | | 15 | 45 | E3 | 00A0 | With the above settings applied for the respective frequency ranges, the part will continue to operate as per the stated datasheet specifications for all timing parameters at all specified frequencies, EXCEPT for the timing specifications at 40MSPS. At 40MSPS, the affected parameters are – Data setup time, Data hold time and Clock propagation delay (refer to LVDS Timing). For sampling clock frequency ≥ 45MSPS As there are no PLL thresholds beyond 45MHz, no change in PLL configuration can occur as the temperature in the system stabilizes. The ADS528x can be used in the system without using the above software fix. ## INPUT OVER-VOLTAGE RECOVERY The differential peak-to-peak full-scale range supported by the ADS528x is nominally 2.0V. The ADS528x is specially designed to handle an overvoltage condition where the differential peak-to-peak voltage can be up to twice the ADC full-scale range. If the input common-mode is not considerably off from $V_{CM}$ during overload (less than 300mV around the nominal value of 1.5V), recovery from an overvoltage pulse input of twice the amplitude of a full-scale pulse is expected to be within one clock cycle when the input switches from overload to zero signal. #### REFERENCE CIRCUIT The digital beam-forming algorithm in an ultrasound system relies on gain matching across all receiver channels. A typical system would have about 12 octal ADCs on the board. In such a case, it is critical to ensure that the gain is matched, essentially requiring the reference voltages seen by all the ADCs to be the same. Matching references within the eight channels of a chip is done by using a single internal reference voltage buffer. Trimming the reference voltages on each chip during production ensures that the reference voltages are well-matched across different chips. All bias currents required for the internal operation of the device are set using an external resistor to ground at the $I_{SET}$ pin. Using a 56.2k $\Omega$ resistor on $I_{SET}$ generates an internal reference current of 20 $\mu$ A. This current is mirrored internally to generate the bias current for the internal blocks. Using a larger external resistor at $I_{\text{SET}}$ reduces the reference bias current and thereby scales down the device operating power. However, it is recommended that the external resistor be within 10% of the specified value of $56.2k\Omega$ so that the internal bias margins for the various blocks are proper. Buffering the internal bandgap voltage also generates the common-mode voltage $V_{\text{CM}},$ which is set to the midlevel of $\text{REF}_{\text{T}}$ and $\text{REF}_{\text{B}},$ and is accessible on a pin (pin 65 in TQFP-80 package, pin 53 in QFN-64 package). It is meant as a reference voltage to derive the input common-mode if the input is directly coupled. It can also be used to derive the reference common-mode voltage in the external reference mode. The suggested decoupling for the reference pins is shown in Figure 43. Figure 43. Suggested Decoupling on the Reference Pins The device also supports the use of external reference voltages. There are two methods to force the references externally. The first method involves pulling INT/ $\overline{\text{EXT}}$ low and forcing externally REF<sub>T</sub> and REF<sub>B</sub> to 2.5V and 0.5V nominally, respectively. In this mode, the internal reference buffer goes to a 3-state output. The external reference driving circuit should be designed to provide the required switching current for the eight ADCs inside the chip. It should be noted that in this mode, V<sub>CM</sub> and I<sub>SET</sub> continue to be generated from the internal bandgap voltage, as in the internal reference mode. It is therefore important to ensure that the common-mode voltage of the externally-forced reference voltages matches to within 50mV of V<sub>CM</sub>. The second method of forcing the reference voltages externally can be accessed by pulling INT/ $\overline{EXT}$ low, and programming the serial interface to drive the external reference mode through the V<sub>CM</sub> pin (register bit called EXT\_REF\_VCM). In this mode, V<sub>CM</sub> becomes configured as an input pin that can be driven from external circuitry. The internal reference buffers driving REF<sub>T</sub> and REF<sub>B</sub> are active in this mode. Forcing 1.5V on the V<sub>CM</sub> pin in the mode results in REF<sub>T</sub> and REF<sub>B</sub> coming to 2.5V and 0.5V, respectively. In general, the voltages on REF<sub>T</sub> and REF<sub>B</sub> in this mode are given by Equation 4 and Equation 5, respectively: $$VREF_{T} = 1.5V + \frac{V_{CM}}{1.5V}$$ (4) $$VREF_{B} = 1.5V - \frac{V_{CM}}{1.5V}$$ (5) The state of the reference voltage internal buffers during various combinations of the PD, INT/EXT, and EXT REF VCM register bits is described in Table 8. Table 8. State of Reference Voltages for Various Combinations of PD, INT/EXT, and EXT\_REF\_VCM | REGISTER BIT | INTERNAL BUFFER STATE | | | | | | | | |-------------------------|-----------------------|------|---------|---------------------|------------------------------|------------|---------------------|------------| | PD | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | INT/EXT | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | EXT_REF_VCM | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | REF <sub>T</sub> buffer | 3-state | 2.5V | 3-state | 2.5V <sup>(1)</sup> | 1.5V + V <sub>CM</sub> /1.5V | Do not use | 2.5V <sup>(1)</sup> | Do not use | | REF <sub>B</sub> buffer | 3-state | 0.5V | 3-state | 0.5V <sup>(1)</sup> | 1.5V - V <sub>CM</sub> /1.5V | Do not use | 0.5V <sup>(1)</sup> | Do not use | | V <sub>CM</sub> pin | 1.5V | 1.5V | 1.5V | 1.5V | Force | Do not use | Force | Do not use | (1) Weakly forced with reduced strength. #### **NOISE COUPLING ISSUES** High-speed mixed signals are sensitive to various types of noise coupling. One primary source of noise is the switching noise from the serializer and the output buffers. Maximum care is taken to isolate these noise sources from the sensitive analog blocks. As a starting point, the analog and digital domains of the device are clearly demarcated. AVDD and AVSS are used to denote the supplies for the analog sections, while LVDD and LVSS are used to denote the digital supplies. Care is taken to ensure that there is minimal interaction between the supply sets within the device. The extent of noise coupled and transmitted from the digital to the analog sections depends on: - 1. The effective inductances of each of the supply and ground sets. - The isolation between the digital and analog supply and ground sets. Smaller effective inductance of the supply and ground pins leads to better noise suppression. For this reason, multiple pins are used to drive each supply and ground. It is also critical to ensure that the impedances of the supply and ground lines on the board are kept to the minimum possible values. Use of ground planes in the printed circuit board (PCB) as well as large decoupling capacitors between the supply and ground lines are necessary to obtain the best possible SNR performance from the device. It is recommended that the isolation be maintained on the board by using separate supplies to drive AVDD and LVDD, as well as separate ground planes for AVSS and LVSS. The use of LVDS buffers reduces the injected noise considerably, compared to CMOS buffers. The current in the LVDS buffer is independent of the direction of switching. Also, the low output swing as well as the differential nature of the LVDS buffer results in low-noise coupling. ## **REVISION HISTORY** | Cł | nanges from Revision G (March 2008) to Revision H | Page | |----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Changed second table and conditions in the Initialization Registers section | 3 | | • | Changed In <i>Input Common-Mode Current</i> section, changed <i>initialization register 5</i> to <i>initialization registers 1</i> and 5 to reflect change in <i>Initialization Registers</i> table | 33 | | Cł | nanges from Revision F (March 2008) to Revision G | Page | | • | Deleted note (3) of Ordering Information table to indicate device status is now Production Data for all parts | 2 | | • | Added new note (3) of Ordering Information table to indicate the quantity of transport media is available in the Package Option Addendum | 2 | | • | Added note (1) to <i>Initialization Registers</i> section to indicate it is no longer necessary to program initialization registers 1 to 4 | 3 | | • | Changed maximum specifications for ADS5282 column in the <i>Power Supply—Internal Reference Mode</i> section of Electrical Characteristics (By Device) table | 6 | | • | Changed minimum specification for ADS5282 column in the f = 10 MHz row of the <i>SNR</i> section of Electrical Characteristics (By Device) table | 6 | | Cł | nanges from Revision H (March 2008) to Revision I | Page | | • | Added table in the INITIALIZATION REGISTERS section | 3 | | • | Added table in the LVDS OUTPUT TIMING CHARACTERISTICS section | 14 | | • | Added P.L. OPERATION ACROSS SAMPLING FREQUENCY section | 36 | 18-Jan-2012 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) | |------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------| | ADS5281IPFP | ACTIVE | HTQFP | PFP | 80 | 96 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | | ADS5281IPFPG4 | ACTIVE | HTQFP | PFP | 80 | 96 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | | ADS5281IPFPR | ACTIVE | HTQFP | PFP | 80 | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | | ADS5281IPFPRG4 | ACTIVE | HTQFP | PFP | 80 | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | | ADS5281IRGCR | ACTIVE | VQFN | RGC | 64 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | | ADS5281IRGCRG4 | ACTIVE | VQFN | RGC | 64 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | | ADS5281IRGCT | ACTIVE | VQFN | RGC | 64 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | | ADS5281IRGCTG4 | ACTIVE | VQFN | RGC | 64 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | | ADS5282IRGCR | ACTIVE | VQFN | RGC | 64 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | | ADS5282IRGCRG4 | ACTIVE | VQFN | RGC | 64 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | | ADS5282IRGCT | ACTIVE | VQFN | RGC | 64 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | | ADS5282IRGCTG4 | ACTIVE | VQFN | RGC | 64 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. **LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. **TBD:** The Pb-Free/Green conversion plan has not been defined. <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. ### PACKAGE OPTION ADDENDUM 18-Jan-2012 **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL. Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 14-Jul-2012 ### TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** #### **TAPE DIMENSIONS** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### TAPE AND REEL INFORMATION \*All dimensions are nominal | All differsions are nominal | | | | | | | | | | | | | |-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | ADS5281IPFPR | HTQFP | PFP | 80 | 1000 | 330.0 | 24.4 | 15.0 | 15.0 | 1.5 | 20.0 | 24.0 | Q2 | | ADS5281IRGCR | VQFN | RGC | 64 | 2000 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | | ADS5281IRGCT | VQFN | RGC | 64 | 250 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | | ADS5282IRGCR | VQFN | RGC | 64 | 2000 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | | ADS5282IRGCT | VQFN | RGC | 64 | 250 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | www.ti.com 14-Jul-2012 \*All dimensions are nominal | All difficultions are nominal | | | | | | | | |-------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | ADS5281IPFPR | HTQFP | PFP | 80 | 1000 | 367.0 | 367.0 | 45.0 | | ADS5281IRGCR | VQFN | RGC | 64 | 2000 | 336.6 | 336.6 | 28.6 | | ADS5281IRGCT | VQFN | RGC | 64 | 250 | 336.6 | 336.6 | 28.6 | | ADS5282IRGCR | VQFN | RGC | 64 | 2000 | 336.6 | 336.6 | 28.6 | | ADS5282IRGCT | VQFN | RGC | 64 | 250 | 336.6 | 336.6 | 28.6 | PFP (S-PQFP-G80) ## PowerPAD™ PLASTIC QUAD FLATPACK NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">https://www.ti.com</a>. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. Falls within JEDEC MS-026 ### PowerPAD is a trademark of Texas Instruments. PowerPAD™ PLASTIC QUAD FLATPACK #### THERMAL INFORMATION This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: A. All linear dimensions are in millimeters PowerPAD is a trademark of Texas Instruments ## PFP (S-PQFP-G80) ## PowerPAD™ PLASTIC QUAD FLATPACK NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. - F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PowerPAD is a trademark of Texas Instruments. - NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5—1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-leads (QFN) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. # RGC (S-PVQFN-N64) PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: A. All linear dimensions are in millimeters # RGC (S-PVQFN-N64) ## PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements. | roducts | | Applications | |---------|--------------|--------------| | | ti aaaa/adia | A | Pr Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio www.ti.com/communications **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u> www.ti-rfid.com