# **Dual 12-Bit 800Msps Analog-to-Digital Converter** Check for Samples: ADS5402 ## **FEATURES** - Dual Channel - 12-Bit Resolution - Maximum Clock Rate: 800 Msps - Low Swing Fullscale Input: 1.0 Vpp - Analog Input Buffer with High Impedance Input - Input Bandwidth (3dB): >1.2GHz - Data Output Interface: DDR LVDS - Optional 2x Decimation with Low Pass or High Pass Filter - 196-Pin BGA Package (12x12mm) #### **APPLICATIONS** - Test and Measurement Instrumentation - Ultra-Wide Band Software Defined Radio - Data Acquisition - Power Amplifier Linearization - · Signal Intelligence and Jamming - Radar and Satellite Systems - Microwave Receivers ### **KEY SPECIFICATIONS** - Power Dissipation: 1020mW/ch - Spectral Performance at f<sub>in</sub> = 230 MHz IF - SNR: 61.5 dBFSSFDR: 74 dBc - Spectral Performance at f<sub>in</sub> = 700 MHz IF - SNR: 59.8 dBFSSFDR: 69 dBc | Device Part No. | Number of<br>Channels | Speed Grade | |-----------------|-----------------------|-------------| | ADS5402 | 2 | 800Msps | | ADS5401 | 1 | 800Msps | | ADS5404 | 2 | 500Msps | | ADS5403 | 1 | 500Msps | ## **DESCRIPTION** The ADS5402 is a high linearity dual channel 12-bit, 800 Msps analog-to-digital converter (ADC) easing front end filter design for wide bandwidth receivers. The analog input buffer isolates the internal switching of the on-chip track-and-hold from disturbing the signal source as well as providing a high-impedance input. Optionally the output data can be decimated by two. Designed for high SFDR, the ADC has low-noise performance and outstanding spurious-free dynamic range over a large input-frequency range. The device is available in a 196-pin BGA package and is specified over the full industrial temperature range (–40°C to 85°C). Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### **DETAILED BLOCK DIAGRAM** Figure 1. Detailed Block Diagram ## **PINOUT INFORMATION** | | А | В | С | D | E | F | G | н | J | К | L | М | N | Р | | |----|-------|--------------|--------------|--------------|--------|--------------|--------|--------|--------|--------|--------------|--------------|--------------|--------------|----| | 14 | VREF | VCM | GND | INB_N | INB_P | GND | AVDDC | AVDDC | GND | INA_P | INA_N | GND | GND | CLKINP | 14 | | 13 | SDENB | TEST<br>MODE | GND CLKINN | 13 | | 12 | SCLK | SRESET<br>B | GND | AVDD33 GND | AVDD33 | AVDD33 | 12 | | 11 | SDIO | ENABLE | GND | AVDD18 GND | AVDD18 | AVDD18 | 11 | | 10 | SDO | IOVDD | GND | AVDD18 | GND | GND | GND | GND | GND | GND | AVDD18 | GND | NC | NC | 10 | | 9 | DVDD | DVDD | GND SYNCN | SYNCP | 9 | | 8 | DVDD | DVDD | DVDD | DVDD | GND | GND | GND | GND | GND | GND | DVDD | DVDD | DVDD | DVDD | 8 | | 7 | DB0N | DB0P | DVDD<br>LVDS | DVDD<br>LVDS | GND | GND | GND | GND | GND | GND | DVDD<br>LVDS | DVDD<br>LVDS | NC | NC | 7 | | 6 | DB1N | DB1P | DVDD<br>LVDS | DVDD<br>LVDS | GND | GND | GND | GND | GND | GND | DVDD<br>LVDS | DVDD<br>LVDS | NC | NC | 6 | | 5 | DB2N | DB2P | OVRBN | OVRBP | GND | GND | GND | GND | GND | GND | OVRAN | OVRAP | SYNC<br>OUTN | SYNC<br>OUTP | 5 | | 4 | DB3N | DB3P | DB8P | DB10P | NC | NC | NC | DA0P | DA2P | DA4P | DA6P | DA8P | NC | NC | 4 | | 3 | DB4N | DB4P | DB8N | DB10N | NC | NC | NC | DA0N | DA2N | DA4N | DA6N | DA8N | DA11N | DA11P | 3 | | 2 | DB5N | DB5P | DB7P | DB9P | DB11P | SYNC<br>OUTP | DBCLKP | DACLKP | DA1P | DA3P | DA5P | DA7P | DA10N | DA10P | 2 | | 1 | DB6N | DB6P | DB7N | DB9N | DB11N | SYNC<br>OUTN | DBCLKN | DACLKN | DA1N | DA3N | DA5N | DA7N | DA9N | DA9P | 1 | | | А | В | С | D | E | F | G | Н | J | К | L | М | N | Р | | Figure 2. Pinout in DDR output mode (top down view) ## **PIN ASSIGNMENTS** | 1 11/100/01/11/10 | | | | | | | | | |-------------------|----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | PIN | 1/0 | DECODIDATION | | | | | | | NAME NUMBER | | 1/0 | DESCRIPTION | | | | | | | INPUT/REFERE | NCE | | | | | | | | | INA_P/N | K14, L14 | I | Analog ADC A differential input signal. | | | | | | | INB_P/N | D14, E14 | I | Analog ADC B differential input signal. | | | | | | | VCM B14 O | | 0 | Output of the analog input common mode (nominally 1.9V). A 0.1µF capacitor to AGND is recommended. | | | | | | | VREF | A14 | 0 | Reference voltage output (2V nominal). A 0.1µF capacitor to AGND is recommended, but not required. | | | | | | | CLOCK/SYNC | | | | | | | | | | CLKINP/N | P14, P13 | I | Differential input clock | | | | | | | SYNCP/N | P9, N9 | ı | Synchronization input. Inactive if logic low. When clocked in a high state initially, this is used for resetting internal clocks and digital logic and starting the SYNCOUT signal. Internal $100\Omega$ termination. | | | | | | | CONTROL/SER | IAL | • | | | | | | | | SRESET | B12 | I | Serial interface reset input. Active low. Initialized internal registers during high to low transition. Asynchronous. Internal $50k\Omega$ pull up resistor to IOVDD. | | | | | | ## PIN ASSIGNMENTS (continued) | | PIN | | FIN ASSIGNMENTS (CONTINUED) | |--------------|---------------------------------------------------------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NUMBER | I/O | DESCRIPTION | | ENABLE | B11 | I | Chip enable – active high. Power down function can be controlled through SPI register assignment. Internal 50kΩ pull up resistor to IOVDD. | | SCLK | A12 | ı | Serial interface clock. Internal 50kΩ pull-down resistor. | | SDIO | A11 | I/O | Bi-directional serial data in 3 pin mode (default). In 4-pin interface mode (register x00, D16), the SDIO pin in an input only. Internal 50kΩ pull-down. | | SDENB | A13 | I | Serial interface enable. Internal 50kΩ pull-down resistor. | | SDO | A10 | 0 | Uni-directional serial interface data in 4 pin mode (register x00, D16). The SDO pin is tristated in 3-pin interface mode (default). Internal $50k\Omega$ pull-down resistor. | | TESTMODE | B13 | - | Factory internal test, do not connect | | DATA INTERFA | CE | 1 | _ | | DA[11:0]P/N | P3, N3, P2, N2,<br>P1, N1, M4, M3,<br>M2, M1, L4, L3,<br>L2, L1, K4, K3,<br>K2, K1, J4, J3,<br>J2, J1, H4, H3 | 0 | ADC A Data Bits 11 (MSB) to 0 (LSB) in DDR output mode. Standard LVDS output. | | DB[11:0]P/N | E2, E1, D4, D3,<br>D2, D1, C4, C3,<br>C2, C1, B1, A1,<br>B2, A2, B3, A3,<br>B4, A4, B5, A5,<br>B6, A6, B7, A7 | 0 | ADC B Data Bits 11 (MSB) to 0 (LSB) in DDR output mode. Standard LVDS output. | | DACLKP/N | H2, H1 | 0 | DDR differential output data clock for Bus A. Register programmable to provide either rising or falling edge to center of stable data nominal timing. | | DBCLKP/N | G2, G1 | 0 | DDR differential output data clock for Bus B. Register programmable to provide either rising or falling edge to center of stable data nominal timing. Optionally Bus B can be latched with DACLKP/N. | | SYNCOUTP/N | F2, F1, P5, N5 | 0 | Synchronization output signal for synchronizing multiple ADCs. Can be disabled via SPI. | | OVRAP/N | M5, L5 | 0 | Bus A, Overrange indicator, LVDS output. A logic high signals an analog input in excess of the full-scale range. Optional SYNC output. | | OVRBP/N | D5, C5 | 0 | Bus B, Overrange indicator, LVDS output. A logic high signals an analog input in excess of the full-scale range. Optional SYNC output. | | NC | E3, E4, F3, F4,<br>G3, G4, N4, N6,<br>N7, N10, P4, P6,<br>P7, P10 | _ | Don't connect to pin | | POWER SUPPLY | Υ | | | | AVDD33 | D12, E12, F12,<br>G12, H12, J12,<br>K12, L12, N12,<br>P12 | I | 3.3V analog supply | | AVDDC | G14, H14 | I | 1.8V supply for clock input | | AVDD18 | D10, D11, E11,<br>F11, G11, H11,<br>J11, K11, L10,<br>L11, N11, P11 | I | 1.8V analog supply | | DVDD | A8, A9, B8, B9,<br>C8, D8, L8, M8,<br>N8, P8 | I | 1.8V supply for digital block | | DVDDLVDS | C6, C7, D6, D7,<br>L6, L7, M6, M7 | I | 1.8V supply for LVDS outputs | | IOVDD | B10 | I | 1.8V for digital I/Os | | GND | | I | Ground | Submit Documentation Feedback Copyright © 2013, Texas Instruments Incorporated #### PACKAGE/ORDERING INFORMATION | PRODUCT | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | ECO<br>PLAN <sup>(2)</sup> | LEAD/<br>BALL<br>FINISH | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA,<br>QUANTITY | |---------|------------------|-----------------------|-----------------------------------|----------------------------|-------------------------|-----------------------|--------------------|---------------------------------| | | | | | GREEN | | | ADS5402IZAY | Tray | | ADS5402 | 196-BGA | ZAY | -40C to 85C | (RoHS & no<br>Sb/Br) | | ADS5402I ADS5402IZAYR | | Tape and Reel | #### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range (unless otherwise noted) | | | VA | ALUE | UNIT | | | |--------------------------------|----------------------------------------|------|--------------|------|--|--| | | | MIN | MIN MAX | | | | | Supply voltage range, AVDD3 | 3 | -0.5 | 4 | V | | | | Supply voltage range, AVDDC | | | 2.3 | V | | | | Supply voltage range, AVDD1 | 8 | -0.5 | 2.3 | V | | | | Supply voltage range, DVDD | -0.5 | 2.3 | V | | | | | Supply voltage range, DVDDL | -0.5 | 2.3 | V | | | | | Supply voltage range, IOVDD | | -0.5 | 4 | V | | | | | INA/B_P, INA/B_N | -0.5 | AVDD33 + 0.5 | V | | | | Valtana anniind ta innut nina | CLKINP, CLKINN | -0.5 | AVDDC + 0.5 | V | | | | Voltage applied to input pins | SYNCP, SYNCN | -0.5 | AVDD33 + 0.5 | V | | | | | SRESET, SDENB, SCLK, SDIO, SDO, ENABLE | -0.5 | IOVDD + 0.5 | V | | | | Operating free-air temperature | e range, T <sub>A</sub> | -40 | 85 | °C | | | | Operating junction temperatur | | 150 | °C | | | | | Storage temperature range | | -65 | 150 | °C | | | | ESD, Human Body Model | | | 2 | kV | | | ### THERMAL INFORMATION | | | ADS5402 | | |------------------|-------------------------------------------------------------|----------|-------| | | THERMAL METRIC <sup>(1)</sup> | QFN | UNITS | | | | 196 PINS | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance (2) | 37.6 | | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance <sup>(3)</sup> | 6.8 | | | $\theta_{JB}$ | Junction-to-board thermal resistance <sup>(4)</sup> | 16.8 | 90044 | | ΨЈТ | Junction-to-top characterization parameter <sup>(5)</sup> | 0.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter <sup>(6)</sup> | 16.4 | | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | N/A | | - (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. - (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. - (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. - (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. #### RECOMMENDED OPERATING CONDITIONS over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |----------------|-------------------------------------------------------------|-----|-----|-----|------| | _ | Recommended operating junction temperature | | | 105 | °C | | ١٦ | Maximum rated operating junction temperature <sup>(1)</sup> | 125 | | | | | T <sub>A</sub> | Recommended free-air temperature | -40 | 25 | 85 | °C | <sup>(1)</sup> Prolonged use at this junction temperature may increase the device failure-in-time (FIT) rate. ### **ELECTRICAL CHARACTERISTICS** Typical values at $T_A = 25^{\circ}\text{C}$ , full temperature range is $T_{\text{MIN}} = -40^{\circ}\text{C}$ to $T_{\text{MAX}} = 85^{\circ}\text{C}$ , ADC sampling rate = 800Msps, 50% clock duty cycle, AVDD33 = 3.3V, AVDDC/AVDD18/DVDD/DVDDLVDS/IOVDD = 1.8V, -1dBFS differential input (unless otherwise noted). | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------|------------------------------------------------------|------|------|------|-------| | ADC Clock Frequency | | 40 | | 500 | MSPS | | Resolution | | 12 | | | Bits | | SUPPLY | | | | | | | AVDD33 | | 3.15 | 3.3 | 3.45 | V | | AVDDC, AVDD18, DVDD, DVDDLVDS | | 1.7 | 1.8 | 1.9 | V | | IOVDD | | 1.7 | 1.8 | 3.45 | V | | POWER SUPPLY | | · | | | | | I <sub>AVDD33</sub> 3.3V Analog supply current | | | 300 | 330 | mA | | I <sub>AVDD18</sub> 1.8V Analog supply current | | | 100 | 100 | mA | | I <sub>AVDDC</sub> 1.8V Clock supply current | | | 40 | 45 | mA | | I <sub>DVDD</sub> 1.8V Digital supply current | Auto Correction Enabled | | 310 | 260 | mA | | I <sub>DVDD</sub> 1.8V Digital supply current | Auto Correction Disabled | | 180 | | mA | | I <sub>DVDD</sub> 1.8V Digital supply current | Auto Correction Disabled, decimation filter enabled | | 206 | | mA | | I <sub>DVDDLVDS</sub> 1.8V LVDS supply current | | | 125 | 150 | mA | | I <sub>IOVDD</sub> 1.8V I/O Voltage supply current | | | 1 | 2 | mA | | P <sub>dis</sub> Total power dissipation | Auto Correction Enabled, decimation filter disabled | | 2.03 | 2.3 | W | | P <sub>dis</sub> Total power dissipation | Auto Correction Disabled, decimation filter disabled | | 1.79 | | W | | PSRR | 250kHz to 500MHz | 40 | | | dB | | Shut-down power dissipation | | | 7 | | mW | | Shut-down wake up time | | | 2.5 | | ms | | Standby power dissipation | | | 7 | | mW | | Standby wake up time | | | 100 | | μs | | Doon aloon made navier discinction | Auto correction disabled | | 390 | | mW | | Deep-sleep mode power dissipation | Auto correction enabled | | 520 | | mW | | Deep-sleep mode wakeup time | | | 20 | | μs | | Light clean made newer dissination | Auto correction disabled | | 700 | | mW | | Light-sleep mode power dissipation | Auto correction enabled | | 830 | | mW | | Light-sleep mode wakeup time | | | 2 | | μs | Submit Documentation Feedback ## **ELECTRICAL CHARACTERISTICS** Typical values at $T_A$ = 25°C, full temperature range is $T_{MIN}$ = -40°C to $T_{MAX}$ = 85°C, ADC sampling rate = 800Msps, 50% clock duty cycle, AVDD3V = 3.3V, AVDD/DRVDD/IOVDD = 1.8V, -1dBFS differential input (unless otherwise noted). | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|--------------------|-----|------|------|-------| | ANALOG INPUTS | | | | | | | Differential input full-scale | | | 1.0 | 1.25 | Vpp | | Input common mode voltage | | | 1.9 | ±0.1 | V | | Input resistance | Differential at DC | | 1 | | kΩ | | Input capacitance | Each input to GND | | 2 | | pF | | VCM common mode voltage output | | | 1.9 | | V | | Analog input bandwidth (3dB) | | | 1200 | | MHz | | CLOCK INPUT | | | | | | | Input clock frequency | | 40 | | 500 | MHz | | Input clock amplitude | | | 2 | | Vpp | | Input clock duty cycle | | 40% | 50% | 60% | | | Internal clock biasing | | | 0.9 | | V | ## **ELECTRICAL CHARACTERISTICS** Typical values at $T_A$ = 25°C, full temperature range is $T_{MIN}$ = -40°C to $T_{MAX}$ = 85°C, ADC sampling rate = 800Msps, 50% clock duty cycle, AVDD33 = 3.3V, AVDDC/AVDD18/DVDD/DVDDLVDS/IOVDD = 1.8V, -1dBFS differential input (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | MIN TYP | MAX | UNITS | | |--------------|------------------------------------------------------------------------------|--------------------------------------------------|--------------|-------------|----------|-----|-------|--| | Auto Co | rrection | | | Enabled | Disabled | | Vpp | | | DYNAMI | IC AC CHARACTERISTICS <sup>(1)</sup> – | Burst Mode Enabled: 12bit Higl | h Resolution | Output Data | | | | | | | | f <sub>IN</sub> = 10 MHz | | 61.7 | 61.8 | | | | | | | f <sub>IN</sub> = 100 MHz | | 61.7 | 61.8 | | | | | SNR | Signal to Noise Ratio | f <sub>IN</sub> = 230 MHz | | 61.3 | 61.5 | | dBFS | | | | | f <sub>IN</sub> = 450 MHz | | 60.7 | 61.1 | | | | | | | f <sub>IN</sub> = 700 MHz | | 59.8 | 60.6 | | | | | | | f <sub>IN</sub> = 10 MHz | | 78 | 80 | | | | | | | f <sub>IN</sub> = 100 MHz | | 77 | 77 | | | | | HD2,3 | Second and third harmonic distortion | f <sub>IN</sub> = 230 MHz | | 77 | 79 | | dBc | | | | distortion | f <sub>IN</sub> = 450 MHz | | 76 | 77 | | | | | | | f <sub>IN</sub> = 700 MHz | | 74 | 75 | | | | | | | f <sub>IN</sub> = 10 MHz | | 81 | 83 | | | | | | Spur Free Dynamic Range | f <sub>IN</sub> = 100 MHz | | 79 | 81 | | | | | Non<br>HD2,3 | (excluding second and third harmonic distortion Fs/2 – F <sub>IN</sub> spur) | f <sub>IN</sub> = 230 MHz | | 78 | 79 | | dBc | | | 1102,0 | | f <sub>IN</sub> = 450 MHz | | 78 | 79 | | | | | | | f <sub>IN</sub> = 700 MHz | | 76 | 77 | | | | | | | f <sub>IN</sub> = 10 MHz | | 91 | 84 | | | | | | | f <sub>IN</sub> = 100 MHz | | 81 | 80 | | | | | IL | Fs/2-Fin interleaving spur | f <sub>IN</sub> = 230 MHz | | 74 | 75 | | dBc | | | | | f <sub>IN</sub> = 450 MHz | | 72 | 71 | | | | | | | f <sub>IN</sub> = 700 MHz | | 69 | 69 | | | | | | | f <sub>IN</sub> = 10 MHz | | 60.6 | 60.7 | | | | | | | f <sub>IN</sub> = 100 MHz | | 60.6 | 60.7 | | | | | SINAD | Signal to noise and distortion ratio | f <sub>IN</sub> = 230 MHz | 57.5 | 60.5 | 60.7 | | dBc | | | | ratio | f <sub>IN</sub> = 450 MHz | | 60.1 | 60.5 | | | | | | | f <sub>IN</sub> = 700 MHz | | 59.3 | 60 | | | | | | | f <sub>IN</sub> = 10 MHz | | 76.3 | 79.0 | | | | | | | f <sub>IN</sub> = 100 MHz | | 76.5 | 77.6 | | | | | THD | Total Harmonic Distortion | f <sub>IN</sub> = 230 MHz | 68 | 77.4 | 78.1 | | dBc | | | | | f <sub>IN</sub> = 450 MHz | | 76.3 | 77.9 | | | | | | | f <sub>IN</sub> = 700 MHz | | 73.4 | 72.9 | | | | | IMDa | later modulation distortion | F <sub>in</sub> = 129.5 and 130.5 MHz,<br>-7dBFS | | 82 | 82 | | dBFS | | | IMD3 | Inter modulation distortion | F <sub>in</sub> = 349.5 and 350.5 MHz,<br>-7dBFS | | 80 | 80 | | | | | | Crosstalk | | | 90 | 90 | | dB | | | ENOB | Effective number of bits | f <sub>IN</sub> = 230 MHz | | 9.8 | 9.8 | | LSB | | <sup>(1)</sup> SFDR and SNR calculations do not include the DC or Fs/2 bins when Auto Correction is disabled. ### **ELECTRICAL CHARACTERISTICS** Typical values at $T_A = 25^{\circ}\text{C}$ , full temperature range is $T_{MIN} = -40^{\circ}\text{C}$ to $T_{MAX} = 85^{\circ}\text{C}$ , ADC sampling rate = 800Msps, 50% clock duty cycle, AVDD33 = 3.3V, AVDDC/AVDD18/DVDD/DVDDLVDS/IOVDD = 1.8V, -1dBFS differential input (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | | | | | |-------|---------------------------|------------------------------------------------------------------------------|-----|------|-----|-----------------|--|--|--|--| | OVER- | OVER-DRIVE RECOVERY ERROR | | | | | | | | | | | | Input overload recovery | Recovery to within 1% (of final value) for 6dB overload with sine wave input | | | | Output<br>Clock | | | | | | SAMP | LE TIMING CHARACTERIST | rics | • | | • | | | | | | | rms | Aperture Jitter | Sample uncertainty | | 100 | | fs rms | | | | | | | Data Latency | ADC sample to digital output, auto correction disabled | | 38.5 | | Clock<br>Cycles | | | | | | | Over-range Latency | ADC sample to over-range output | | 20 | | Clock<br>Cycles | | | | | #### **ELECTRICAL CHARACTERISTICS** The DC specifications refer to the condition where the digital outputs are not switching, but are permanently at a valid logic level 0 or 1, AVDD33 = 3.3V, AVDDC/AVDD18/DVDD/DVDDLVDS/IOVDD = 1.8V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------|-------------------------------|------------------------------------------------|----------------|-------|----------------------------------------------|-------| | DIGITA | AL INPUTS – SRESET, SCLK, SDE | NB, SDIO, ENABLE | | | <u>, </u> | | | | High-level input voltage | All digital inputs support 1.8V and 3.3V logic | 0.7 x<br>IOVDD | | | V | | | Low-level input voltage | levels. | | | 0.3 x<br>IOVDD | V | | | High-level input current | | -50 | | 200 | μΑ | | | Low-level input current | | -50 | | 50 | μΑ | | | Input capacitance | | | 5 | | pF | | DIGITA | AL OUTPUTS – SDO | | | | | | | | High lavel autout valtage | Iload = -100uA | IOVDD –<br>0.2 | | | V | | | High-level output voltage | Iload = -2mA | 0.8 x<br>IOVDD | | | V | | | | Iload = 100uA | | | 0.2 | | | | Low-level output voltage | Iload = 2mA | | | 0.22 x<br>IOVDD | V | | DIGITA | AL INPUTS – SYNCP/N | | | | | | | V <sub>ID</sub> | Differential input voltage | | 250 | 350 | 450 | mV | | V <sub>CM</sub> | Input common mode voltage | | 1.125 | 1.2 | 1.375 | V | | t <sub>SU</sub> | | | 500 | | | ps | | DIGITA | AL OUTPUTS - DA[11:0]P/N, DAC | LKP/N, OVRAP/N, SYNCOUTP/N, DB[11:0]P/N, | DBCLKP/N, OV | RBP/N | • | | | V <sub>OD</sub> | Output differential voltage | lout = 3.5mA | 250 | 350 | 450 | mV | | $V_{OCM}$ | Output common mode voltage | lout = 3.5mA | 1.125 | 1.25 | 1.375 | V | SLAS939 - JANUARY 2013 Figure 3. Timing Diagram for 12-bit DDR Output SLAS939-JANUARY 2013 # **FEATURES** ### **POWER DOWN MODES** The ADS5402 can be configured via SPI write (address x37) to a stand-by, light or deep sleep power mode which is controlled by the ENABLE pin. The sleep modes are active when the ENABLE pin goes low. Different internal functions stay powered up which results in different power consumption and wake up time between the two sleep modes. | Sleep mode | Wake up time | Power Consumption Auto correction disabled | Power Consumption Auto correction enabled | |--------------------|--------------|--------------------------------------------|-------------------------------------------| | Complete Shut Down | 2.5 ms | 7mW | 7mW | | Stand-by | 100µs | 7mW | 7mW | | Deep Sleep | 20µs | 390mW | 520mW | | Light Sleep | 2µs | 700mW | 830mW | ### **TEST PATTERN OUTPUT** The ADS5402 can be configured to output different test patterns that can be used to verify the digital interface is connected and working properly. To enable the test pattern mode, the high performance mode 1 has to be disabled first via SPI register write. Then different test patterns can be selected by configuring registers x3C, x3D and x3E. All three registers must be configured for the test pattern to work properly. First set HP1 = 0 (Addr 0x01, D01) | Register Address | All 0s | All 1s | Toggle (0xAAA => 0x555) | Toggle (0xFFF => 0x000) | |------------------|--------|--------|-------------------------|-------------------------| | 0x3C | 0x8000 | 0xBFFC | 0x9554 | 0xBFFC | | 0x3D | 0x0000 | 0x3FFC | 0x2AA8 | 0x0000 | | 0x3E | 0x0000 | 0x3FFC | 0x1554 | 0x3FFC | | Register<br>Address | | Custom Pattern | | | | | | | | | | | | | | | |---------------------|-----|----------------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----| | | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | x3C | 1 | 0 | | | | | | | | | | | | | 0 | 0 | | x3D | 0 | 0 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 0 | 0 | | x3E | 0 | 0 | | | | | | | | | | | | | 0 | 0 | For normal operation, set HP1 = 1 (Addr 0x01, D01) and 0x3C, 0x3D, 0x3E all to 0. #### **CLOCK INPUT** The ADS5402 clock input can be driven differentially with a sine wave. LVPECL or LVDS source with little or no difference in performance. The common mode voltage of the clock input is set to 0.9V using internal $2k\Omega$ resistors. This allows for AC coupling of the clock inputs. The termination resistors should be placed as close as possible to the clock inputs in order to minimize signal reflections and jitter degradation. Figure 4. Recommended Differential Clock Driving Circuit #### **SNR AND CLOCK JITTER** The signal to noise ratio of the ADC is limited by three different factors: the quantization noise is typically not noticeable in pipeline converters and is 72dB for a 12bit ADC. The thermal noise limits the SNR at low input frequencies while the clock jitter sets the SNR for higher input frequencies. $$SNR_{ADC}[dBc] = -20 \times log \sqrt{10 - \frac{SNR_{Quantization\_Noise}}{20}}^2 + \left(10 - \frac{SNR_{ThermalNoise}}{20}\right)^2 + \left(10 - \frac{SNR_{Jitter}}{20}\right)^2}$$ (1) The SNR limitation due to sample clock jitter can be calculated as following: $$SNR_{Jitter}[dBc] = -20 \times log(2\pi \times f_{in} \times T_{Jitter})$$ (2) The total clock jitter (TJitter) has three components – the internal aperture jitter (100fs for ADS5402) which is set by the noise of the clock input buffer, the external clock jitter and the jitter from the analog input signal. It can be calculated as following: $$T_{\text{Jitter}} = \sqrt{(T_{\text{Jitter,Ext.Clock\_Input}})^2 + (T_{\text{Aperture\_ADC}})^2 + (T_{\text{Jitter,Analog\_input}})^2}$$ (3) External clock jitter can be minimized by using high quality clock sources and jitter cleaners as well as bandpass filters at the clock input while a faster clock slew rate improves the ADC aperture jitter. The ADS5402 has a thermal noise of 61.7 dBFS and internal aperture jitter of 100fs. The SNR depending on amount of external jitter for different input frequencies is shown in the following figure. Product Folder Links: ADS5402 Submit Documentation Feedback Copyright © 2013, Texas Instruments Incorporated #### **ANALOG INPUTS** The ADS5402 analog signal inputs are designed to be driven differentially. The analog input pins have internal analog buffers that drive the sampling circuit. As a result of the analog buffer, the input pins present a high impedance input across a very wide frequency range to the external driving source which enables great flexibility in the external analog filter design as well as excellent $50\Omega$ matching for RF applications. The buffer also helps to isolate the external driving circuit from the internal switching currents of the sampling circuit which results in a more constant SFDR performance across input frequencies. The common-mode voltage of the signal inputs is internally biased to 1.9V using $500\Omega$ resistors which allows for AC coupling of the input drive network. Each input pin (INP, INM) must swing symmetrically between (VCM + 0.25V) and (VCM - 0.25V), resulting in a 1.0Vpp (default) differential input swing. The input sampling circuit has a 3dB bandwidth that extends up to 1.2GHz. #### **OVER-RANGE INDICATION** The ADS5402 provides a fast over-range indication on the OVRA/B pins. The fast OVR is triggered if the input voltage exceeds the programmable overrange threshold and it gets presented after just 12 clock cycles enabling a quicker reaction to an overrange event. The OVR threshold can be configured using SPI register writes. The input voltage level at which the overload is detected is referred to as the threshold and is programmable using the Over-range threshold bits. The threshold at which fast OVR is triggered is (full-scale × [the decimal value of the FAST OVR THRESH bits] /16). After reset, the default value of the over-range threshold is set to 15 (decimal) which corresponds to a threshold of 0.56dB below full scale (20\*log(15/16)). #### INTERLEAVING CORRECTION Each of the two data converter channels consists of two interleaved ADCs each operating at half of the ADC sampling rate but 180° out of phase from each other. The front end track and hold circuitry is operating at the full ADC sampling rate which minimizes the timing mismatch between the two interleaved ADCs. In addition the ADS5402 is equipped with internal interleaving correction logic that can be enabled via SPI register write. The interleaving operation creates 2 distinct and interleaving products: - Fs/2 Fin: this spur is created by gain timing mismatch between the ADCs. Since internally the front end track and hold is operated at the full sampling rate, this component is greatly improved and mostly dependent on gain mismatch. - · Fs/2 Spur: due to offset mismatch between ADCs The auto correction loop can be enabled via SPI register write in address 0x01. By default it is disabled for lowest possible power consumption. The default settings for the auto correction function should work for most applications. However please contact Texas Instruments if further fine tuning of the algorithm is required. The auto correction function yields best performance for input frequencies below 250MHz. For input frequencies greater than 250MHz it is recommended to disable the auto gain correction loop. Submit Documentation Feedback #### **RECEIVE MODE: DECIMATION FILTER** Each channel has a digital filter in the data path as shown in Figure 5. The filter can be programmed as a lowpass or a high-pass filter and the normalized frequency response of both filters is shown in Figure 6. Figure 5. The decimation filter response has a 0.1dB pass band ripple with approximately 41% pass-band bandwidth. The stop-band attenuation is approximately 40dB. Figure 6. #### **MULTI DEVICE SYNCHRONIZATION** The ADS5402 simplifies the synchronization of data from multiple ADCs in one common receiver. Upon receiving the initial SYNC input signal, the ADS5402 resets all the internal clocks and digital logic while also starting a SYNCOUT signal which operates on a 5bit counter (32 clock cycles). Therefore by providing a common SYNC signal to multiple ADCs their output data can be synchronized as the SYNCOUT signal marks a specific sample with the same latency in all ADCs. The SYNCOUT signal then can be used in the receiving device to synchronize the FIFO pointers across the different input data streams. Thus the output data of multiple ADCs can be aligned properly even if there are different trace lengths between the different ADCs. The SYNC input signal should be a periodic signal repeating every 32 CLKIN clock cycles. It gets registered on the rising edge of the ADC input clock (CLKIN). Upon registering the initial rising edge of the SYNC signal, the internal clocks and logic get reset which results in invalid output data for 36 samples (1 complete sync cycle and 4 additional samples). The SYNCOUT signal starts with the next output clock (DACLK) rising edge and operates on a 5-bit counter independent from the SYNC signal frequency and duty cycle. Since the ADS5402 output interface operates with a DDR clock, the synchronization can happen on the rising edge or falling edge sample. Synchronization on the falling edge sample will result in a half cycle clock stretch of DA/BCLK. For convenience the SYNCOUT signal is available on the ChA/B output LVDS bus. When using decimation the SYNCOUT signal still operates on 32 clock cycles of CLKIN but since the output data is decimated by 2, only the first 18 samples should be discarded. Submit Documentation Feedback Copyright © 2013, Texas Instruments Incorporated #### PROGRAMMING INTERFACE The serial interface (SIF) included in the ADS5402 is a simple 3 or 4 pin interface. In normal mode, 3 pins are used to communicate with the device. There is an enable (SDENB), a clock (SCLK) and a bi-directional IO port (SDIO). If the user would like to use the 4 pin interface one write must be implemented in the 3 pin mode to enable 4 pin communications. In this mode, the SDO pin becomes the dedicated output. The serial interface has an 8-bit address word and a 16-bit data word. The first rising edge of SCLK after SDENB goes low will latch the read/write bit. If a high is registered then a read is requested, if it is low then a write is requested. SDENB must be brought high again before another transfer can be requested. The signal diagram is shown below: #### **Register Initialization** After power up, the internal registers must be initialized to the default values. This initialization can be accomplished in one of two ways: - 1. Either through hardware reset by applying a low pulse on SRESET pin - 2. By applying a software reset. When using the serial interface, a reset can be performed by addressing register x2C. This setting initializes the internal registers to the default values and then self-resets the RESET register to 0. In this case the SRESET pin can be kept high. #### **Serial Register Write** The internal register of the ADS5402 can be programmed following these steps: - 1. Drive SDENB pin low - 2. Set the R/W bit to '0' (bit A7 of the 8 bit address) - 3. Initiate a serial interface cycle specifying the address of the register (A6 to A0) whose content has to be written - 4. Write 16bit data which is latched on the rising edge of SCLK Figure 7. Serial Register Write Timing Diagram | | PARAMETER | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |---------------------|-----------------------------------|-----|--------------------|-----|------| | f <sub>SCLK</sub> | SCLK frequency (equal to 1/tSCLK) | >DC | | 20 | MHz | | t <sub>SLOADS</sub> | SDENB to SCLK setup time | 25 | | | ns | | t <sub>SLOADH</sub> | SCLK to SDENB hold time | 25 | | | ns | | t <sub>DSU</sub> | SDIO setup time | 25 | | | ns | | t <sub>DH</sub> | SDIO hold time | 25 | | | ns | (1) Typical values at +25°C; minimum and maximum values across the full temperature range: TMIN = -40°C to TMAX = +85°C, AVDD3V = 3.3V, AVDD, DRVDD = 1.9V, unless otherwise noted. Submit Documentation Feedback #### **Serial Register Readout** The device includes a mode where the contents of the internal registers can be read back using the SDO/SDIO pins. This read-back mode may be useful as a diagnostic check to verify the serial interface communication between the external controller and the ADC. - 1. Drive SDENB pin low - 2. Set the RW bit (A7) to '1'. This setting disables any further writes to the registers - 3. Initiate a serial interface cycle specifying the address of the register (A6 to A0) whose content has to be read. - 4. The device outputs the contents (D15 to D0) of the selected register on the SDO/SDIO pin - 5. The external controller can latch the contents at the SCLK rising edge. - 6. To enable register writes, reset the RW register bit to '0'. Figure 8. Serial Register Read Timing Diagram Submit Documentation Feedback Copyright © 2013, Texas Instruments Incorporated ## SERIAL REGISTER MAP(2) (2) Multiple functions in a register can be programmed in a single write operation. | Register<br>Address | | | | | | | | Regist | er Data | | | | | | | | |---------------------|-----------------|---------------------------------|--------|-----------------------------|----------|-----|-----------------------------|-----------|------------|------------|------------|--------------|----------------|----|-------------|------------| | A7-A0 IN<br>HEX | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | 3/4 Wire<br>SPI | Decima-<br>tion<br>Filter<br>EN | 0 | ChA<br>High/<br>Low<br>Pass | 0 | 0 | ChB<br>High/<br>Low<br>Pass | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1 | ChA<br>Corr EN | 0 | 0 | 0 | 0 | 0 | ChB<br>Corr EN | 0 | 0 | 0 | 0 | 0 | Data<br>Format | 0 | Hp<br>Mode1 | 0 | | 2 | 0 | 1 | 0 | 0 | 0 | | Over-range | threshold | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 3 | 0 | Start<br>Auto<br>Corr<br>ChA | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | | Е | | | | | Į. | Į. | | Sync | Select | | | | | | | Į. | | F | | Sync | Select | | 0 | 0 | 0 | 0 | 0 | | VREF Set | | 0 | 0 | 0 | 0 | | 1A | 0 | Start<br>Auto<br>Corr<br>ChB | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | | 2B | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Į. | | Т | emp Sens | or | | | Į. | | 2C | | | | | I. | I . | | Re | set | | | | | | | | | 34 | 0 | 0 | | Burst N | ∕lode N | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 37 | | | Sleep | Modes | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 38 | | | | | HP Mode2 | ! | | | | BIAS<br>EN | SYNC<br>EN | LP<br>Mode 1 | 0 | 0 | 0 | 0 | | 3A | LVDS | Current Sti | rength | LVDS | S SW | | al LVDS<br>ination | 0 | 0 | 0 | 0 | DACLK<br>EN | DBCLK<br>EN | 0 | OVRA<br>EN | OVRB<br>EN | | 66 | | | | • | | | L | VDS Outp | ut Bus A E | N | • | | | | | | | 67 | | | | | | | L | VDS Outp | ut Bus B E | N | | | | | | | ## **DESCRIPTION OF SERIAL INTERFACE REGISTERS** | Register<br>Address | | | | | | | | Regis | ter Data | 1 | | | | | | | |---------------------|--------------------|--------------------------------------|-----|-----------------------------|-----|-----|-----------------------------|-------|----------|----|----|----|----|----|----|----| | A7-A0 in hex | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | 3/4<br>Wire<br>SPI | Dec-<br>ima-<br>tion<br>Filter<br>EN | 0 | ChA<br>High/<br>Low<br>Pass | 0 | 0 | ChB<br>High/<br>Low<br>Pass | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | D15 | <b>3/4 Wire SPI</b> Default 0 | Enables 4-bit serial interface when set | |-----|---------------------------------------|------------------------------------------------------------------------| | 0 | 3 wire SPI is used | with SDIO pin operating as bi-directional I/O port | | 1 | 4 wire SPI is used | with SDIO pin operating as data input and SDO pin as data output port. | | D14 | <b>Decimation Filter EN</b> Default 0 | 2x decimation filter is enabled when bit is set | | 0 | Normal operation | with data output at full sampling rate | | 1 | 2x decimation filte | r enabled | | D12 | ChA High/Low<br>Pass<br>Default 0 | (Decimation filter must be enabled first: set bit D14) | | 0 | Low Pass | | | 1 | High Pass | | | D9 | ChB High/Low<br>Pass<br>Default 0 | (Decimation filter must be enabled first: set bit D14) | | 0 | Low Pass | | | 1 | High Pass | | Product Folder Links: ADS5402 Submit Documentation Feedback | Register<br>Address | | Register Data | | | | | | | | | | | | | | | |---------------------|-------------------|---------------|-----|-----|-----|-----|-------------------|----|----|----|----|----|----------------|----|-------------|----| | A7-A0 in hex | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 1 | ChA<br>Corr<br>EN | 1 | 0 | 0 | 0 | 0 | ChB<br>Corr<br>EN | 0 | 0 | 0 | 0 | 0 | Data<br>Format | 0 | HP<br>Mode1 | 0 | | D15 ChA Corr EN (should be enable | d for maximum performance) | |-----------------------------------|----------------------------| |-----------------------------------|----------------------------| Default 0 - 0 Auto correction disabled - 1 Auto correction enabled ## D9 ChB Corr EN (should be enabled for maximum performance) Default 0 - 0 Auto correction disabled - 1 Auto correction enabled ### D3 Data Format Default 0 - 0 Two's complement - 1 Offset Binary ### D1 HP Mode 1 Default 0 1 Must be set to 1 for optimum performance | Register<br>Address | | | | | | | | Regist | er Data | | | | | | | | |---------------------|--------------------------------------------|-----|-----|-----|-----|-----|----|--------|---------|----|----|----|----|----|----|----| | A7-A0 in hex | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 2 | 0 1 0 0 0 Over-range threshold 0 0 0 0 0 0 | | | | | | | | | | | | | | | | #### D14 Read back 1. #### D10-D7 Over-range threshold The over-range detection is triggered 12 output clock cycles after the overload condition occurs. The threshold at which the OVR is triggered = $1.0V \times [\text{decimal value of } < \text{Over-range threshold} >]/16$ . After power up or reset, the default value is 15 (decimal) which corresponds to a OVR threshold of 0.56dB below fullscale ( $20*\log(15/16)$ ). This OVR threshold is applicable to both channels. Default 1111 | Register<br>Address | | | | | | | | Regist | er Data | | | | | | | | |---------------------|-----|------------------------------|-----|-----|-----|-----|----|--------|---------|----|----|----|----|----|----|----| | A7-A0 in<br>hex | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 3 | 0 | Start<br>Auto<br>Coff<br>ChA | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | D14 Start Auto Corr ChA Starts DC offset and Gain correction loop for ChA Default 1 O Starts the DC offset and Gain correction loops 1 Clears DC offset correction value to 0 and Gain correction value to 1 D11, 9, 8, 4, 3 Must be set to 1 for maximum performance Default 1 Submit Documentation Feedback | Register<br>Address | | | | | | | | Regist | er Data | | | | | | | | |---------------------|-----|-----|-----|-----|-----|-----|----|--------|---------|----|----|----|----|----|----|----| | A7-A0 in<br>hex | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | E | | | | | | | | Sync | Select | | | | | | | | D15-D2 Sync Select Sync selection for the clock generator block (also Default 1010 1010 need to see address 0x0F) 1010 10 0000 0000 0000 00 Sync is disabled 0101 0101 0101 01 Sync is set to one shot (one time synchronization only) 1010 1010 1010 10 Sync is derived from SYNC input pins 1111 1111 111 not supported | Register<br>Address | | | | | | | | Regist | er Data | | | | | | | | |---------------------|-----|------|--------|-----|-----|-----|----|--------|---------|----|---------|----|----|----|----|----| | A7-A0 in<br>hex | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | F | | Sync | Select | | 0 | 0 | 0 | 0 | 0 | \ | /REF Se | el | 0 | 0 | 0 | 0 | D15-D12 Sync Select Sync selection for the clock generator block Default 1010 0000 Sync is disabled O101 Sync is set to one shot (one time synchronization only) 1010 Sync is derived from SYNC input pins 1111 not supported D6-D4 VREF SEL Internal voltage reference selection Default 000 000 1.0V 001 1.25V 010 0.9V 011 0.8V 100 1.15V Others external reference | Register<br>Address | | | | | | | | Regist | er Data | | | | | | | | |---------------------|-----|------------------------------|-----|-----|-----|-----|----|--------|---------|----|----|----|----|----|----|----| | A7-A0 in<br>hex | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 1A | 0 | Start<br>Auto<br>Corr<br>ChB | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | Product Folder Links: ADS5402 D14 Start Auto Corr ChB Starts DC offset and Gain correction loop for ChB Default 1 0 Starts the DC offset and Gain correction loops 1 Clears DC offset correction value to 0 and Gain correction value to 1 D11, 9, 8, 4, 3 Must be set to 1 for maximum performance Default 1 | Register<br>Address | | | | | | | | Regist | er Data | | | | | | | | |---------------------|-----|-----|-----|-----|-----|-----|----|--------|---------|----|----|--------|-----|----|----|----| | A7-A0 in<br>hex | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 2B | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Te | mp Sen | sor | | | | D8-D0 **Temp Sensor** Internal temperature sensor value – read only | Register<br>Address | | | | | | | | Registo | er Data | | | | | | | | |---------------------|-----|-----|-----|-----|-----|-----|----|---------|---------|----|----|----|----|----|----|----| | A7-A0 in<br>hex | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 2C | | | | | | | | Re | set | | | | | | | | D15-D0 Reset Default 0000 This is a software reset to reset all SPI registers to their default value. Self clears to 0. 1101001011110000 Perform software reset | Register<br>Address | | | | | | | | Regist | er Data | | | | | | | | |---------------------|-----|-----|-----|---------|---------|-----|----|--------|---------|----|----|----|----|----|----|----| | A7-A0 in<br>hex | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 34 | 0 | 0 | | Burst N | /lode N | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D13-D10 Burst Mode N Default 0000 This is the parameter that sets the amount of high resolution samples in burst mode 0000 N = 10 0001 N = 11 1111 N = 25 | Register<br>Address | | | | | | | | Regist | er Data | | | | | | | | |---------------------|-----|-----|-------|-------|-----|-----|----|--------|---------|----|----|----|----|----|----|----| | A7-A0 in<br>hex | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 37 | | | Sleep | Modes | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D15-D14 Sleep Modes Sleep mode selection which is controlled by the ENABLE pin. Sleep modes are active when Default 00 ENABLE pin goes low. 000000 Complete shut down Wake up time 2.5 ms 100000 Stand-by mode Wake up time 100 μs 110000 Deep sleep mode Wake up time 20 μs 110101 Light sleep mode Wake up time 2 μs Product Folder Links: ADS5402 24 | Register<br>Address | | | | | | | | Regist | er Data | | | | | | | | |---------------------|-----|-----|-----|-----|--------|-----|----|--------|---------|------------|------------|-----------------|----|----|----|----| | A7-A0 in<br>hex | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 38 | | | | Н | P Mode | 2 | | | | Bias<br>EN | SYNC<br>EN | LP<br>Mode<br>1 | 0 | 0 | 0 | 0 | D15-D7 HP Mode 2 Default 111111111 1 Set to 1 for normal operation D6 BIAS EN Enables internal fuse bias voltages – can be disabled after Default 1 power up to save power. 0 Internal bias powered down 1 Internal bias enabled D5 **SYNC EN** Enables the SYNC input buffer. Default 1 0 SYNC input buffer disabled 1 SYNC input bffer enabled D4 LP Mode 1 Low power mode 1 to disable internal unused input buffer. Default 1 0 Internal input buffer disabled 1 Internal input buffer enabled | Register<br>Address | | | | | | | | Re | gister | Data | | | | | | | |---------------------|-----|---------------------|-----|------|------|-----|----------------------|----|--------|------|----|-------------|-------------|----|------------|------------| | A7-A0 in hex | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 3A | | DS Curr<br>Strength | | LVDS | S SW | | rnal<br>DS<br>nation | 0 | 0 | 0 | 0 | DACLK<br>EN | DBCLK<br>EN | 0 | OVRA<br>EN | OVRB<br>EN | | D15-D13 | LVDS Current<br>Strength<br>Default 000 | t | LVDS output current strength. | |---------|--------------------------------------------|----------|-----------------------------------------------------------------------------------| | 000 | 2 mA | 100 | 3 mA | | 001 | 2.25 mA | 101 | 3.25 mA | | 010 | 2.5 mA | 110 | 3.5 mA | | 011 | 2.75 mA | 111 | 3.75 mA | | D12-D11 | LVDS SW<br>Default 01 | LVDS | driver internal switch setting – correct range must be set for setting in D15-D13 | | 01 | 2 mA to 2.75 r | nΑ | | | 11 | 3mA to 3.75m | Α | | | D10-D9 | Internal LVDS<br>Termination<br>Default 00 | 8 | Internal termination | | 00 | 2 kΩ | | | | 01 | 200 Ω | | | | 10 | 200 Ω | | | | 11 | 100 Ω | | | | D4 | DACLK EN<br>Default 1 | | Enable DACLK output buffer | | 0 | DACLK output | buffer | powered down | | 1 | DACLK output | buffer | enabled | | D3 | <b>DBCLK EN</b><br>Default 1 | | Enable DBCLK output buffer | | 0 | | | powered down | | 1 | DBCLK output | buffer | enabled | | D1 | OVRA EN<br>Default 1 | Enabl | e OVRA output buffer | | 0 | OVRA output | buffer p | powered down | | 1 | OVRA output | buffer e | enabled | | D0 | OVRB EN Default 1 | Enabl | le OVRB output buffer | | 0 | OVRB output | buffer p | powered down | | 1 | OVRB output | buffer e | enabled | | Register<br>Address | | | | | | | | Regist | er Data | | | | | | | | |---------------------|-----|-----|-----|-----|-----|-----|-----|---------|----------|----|----|----|----|----|----|----| | A7-A0 in<br>hex | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 66 | | | | | | | LVE | OS Outp | ut Bus A | EN | | | | | | | | D15-D10 | LVDS Output Bus A EN Default FFFF | Individual LVDS output pin power down for channel B | |---------|---------------------------------------------|-----------------------------------------------------| | 0 | Output is powered down | | | 1 | Output is enabled | | | D15 | Pins N7, P7 (no connect pins) power savings | which are not used and should be powered down for | | D14 | Pins N6, P6 (no connect pins) power savings | which are not used and should be powered down for | | D13 | SYNCOUTP/N (pins F1, F2) | | | D12 | Pins E3, E4 (no connect pins) power savings | which are not used and should be powered down for | | D11-D10 | corresponds to DB11-DB0 | | | Register<br>Address | Register Data | | | | | | | | | | | | | | | | |---------------------|----------------------|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----| | A7-A0 in hex | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 67 | LVDS Output Bus B EN | | | | | | | | | | | | | | | | | D15-D10 | LVDS Output Bus B EN Default FFFF | Individual LVDS output pin power down for channel B | |---------|---------------------------------------------|------------------------------------------------------| | 0 | Output is powered down | | | 1 | Output is enabled | | | D15 | Pins G3, G4 (no connect pins power savings | s) which are not used and should be powered down for | | D14 | Pins F3, F4 (no connect pins) power savings | which are not used and should be powered down for | | D13 | SYNCOUTP/N (pins F1, F2) | | | D12 | Pins E3, E4 (no connect pins power savings | ) which are not used and should be powered down for | | D11-D10 | corresponds to DB11-DB0 | | www.ti.com 3-Feb-2013 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|------------|--------------|--------------------|-----|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------| | ADS5402IZAY | PREVIEW | NFBGA | ZAY | 196 | 160 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-3-260C-168 HR | -40 to 85 | (7) | | | ADS5402IZAYR | PREVIEW | NFBGA | ZAY | 196 | 1000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-3-260C-168 HR | -40 to 85 | | | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): Ti's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>&</sup>lt;sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device. ## ZAY (S-PBGA-N196) ## PLASTIC BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. This is a Pb-free solder ball design. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>