# Am29203 Four-Bit Bipolar Microprocessor Slice #### DISTINCTIVE CHARACTERISTICS #### Expandable Register File The Am29203 includes the necessary "hooks" to expand the register file externally to any number of registers. #### Built-in Multiplication Logic Performing multiplication with the Am2901A requires a few external gates — these gates are contained on-chip in the Am29203. Three special instructions are used for unsigned multiplication, two's-complement multiplication, and the last cycle of a two's-complement multiplication. #### Built-in Division Logic The Am29203 contains all logic and interconnects for execution of a non-restoring, multiple-length division with correction of the quotient. #### • Built-in Normalization Logic The mantissa and exponent of a floating-point number can be developed using a single microcycle per shift. #### Built-in Parity Generation and Sign Extension Circuitry Can supply parity across the entire ALU outputs and provide sign-extension at any slice boundary. #### BCD Arithmetic The Am29203 features automatic BCD add and subtract, and conversion between binary and BCD. - Two Bidirectional Data Lines - Improved I/O Capability Both the DA and DB data buses are bidirectional on the Am29203. In addition, the Y port is also bidirectional. #### **GENERAL DESCRIPTION** The Am29203 is a four-bit expandable bipolar microprocessor slice. The Am29203 performs all functions performed by the industry standard Am2901 and Am2903A, and in addition, provides a number of significant enhancements that are especially useful in arithmetic-oriented processors. Infinitely expandable memory and three-port, three-address architecture are provided by the Am29203. In addition to its complete arithmetic and logic instruction set, the Am29203 provides a special set of instructions that facilitates the implementation of multiplication, division, normalization, BCD arithmetic and conversion, and other previously time-consuming operations. The Am29203 has three bidirectional ports and features AMD's ion-implanted micro-oxide (IMOX<sup>TM</sup>) technology. #### **BLOCK DIAGRAM** Publication # Rev. Amendment C /0 Issue Date: August 1986 #### **RELATED PRODUCTS** | Part No. | Description | |----------|-------------------------------------------| | Am2902A | Carry Look-Ahead Generator | | Am2904 | Status and Shift Control Unit | | Am2910A | Microprogram Controller | | Am2914 | Vectored Priority Interrupt<br>Controller | | Am2918 | Pipeline Register | | Am2920 | Octal Register | | Am2922 | Condition Code MUX | | Am2925 | System Clock Generator | | Am2940 | DMA Address Generator | | Am2952 | Bidirectional I/O Port | | Am29707 | Two-Port RAM | | Am27S35 | Registered PROM | ### CONNECTION DIAGRAMS Top View <sup>\*</sup>Also available in 48-Pin Ceramic Flatpack. Connections identical to DIP. Note: Pin 1 is marked for orientation. ## LOGIC SYMBOL ## METALLIZATION AND PAD LAYOUT DIE SIZE 0.163" x 0.197" ## **ORDERING INFORMATION** #### Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: **A. Device Number** - B. Speed Option (if applicable) - C. Package Type - D. Temperature Range - E. Optional Processing # Valid Combinations AM29203 DC, DCB #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. ### **ORDERING INFORMATION** #### APL and CPL Products AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. CPL (Controlled Products List) products are processed in accordance with MIL-STD-883C, but are inherently non-compliant because of package, solderability, or surface treatment exceptions to those specifications. The order number (Valid Combination) is formed by a combination of: - B. Speed Option (if applicable) - C. Device Class - D. Package Type - E. Lead Finish #### CPL Products: A. Device Number - B. Speed Option (if applicable) - C. Package Type - D. Temparature Range - E. CPL Status #### **CPL Products** | | Valid Combinations | | | | | | | | | |-------------|--------------------|------------|--|--|--|--|--|--|--| | A<br>P<br>L | AM29203 | /BXC, /BYC | | | | | | | | | C<br>P<br>L | AM29203 | /LMC | | | | | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations. #### PIN DESCRIPTION #### A<sub>0</sub>-A<sub>3</sub> RAM A Address Inputs (Input, TTL) Four RAM address inputs that contain the address of the RAM word appearing at the RAM A output port. #### B<sub>0</sub>-B<sub>3</sub> RAM B Address Inputs (Input, TTL) Four RAM address inputs that contain the address of the RAM word appearing at the RAM B output port and into which new data is written when the $\overline{\text{WE}}$ input and the CP input are LOW. ## WE Write Enable Input (Input; TTL, Active LOW) The RAM write enable input. If $\overline{WE}$ is LOW, data at the Y I/O port is written into the RAM when the CP input is LOW. When $\overline{WE}$ is HIGH, writing data into the RAM is inhibited. ### DA<sub>0</sub> - DA<sub>3</sub> External Data Inputs (Input, TTL) A 4-bit external data input that can be selected as one of the Am29203 ALU operand sources; DA<sub>0</sub> is the least significant bit #### EA Control Input (Input; TTL, Active LOW) A control input that, when HIGH selects DA $_{0-3}$ as the ALU R operand, and, when LOW, selects RAM output A as the ALU R operand and the DA $_{0-3}$ output data. ## DB<sub>0</sub> - DB<sub>3</sub> External Data I/O (Input/Output, Three State) A 4-bit external data input/output. Under control of the $\overline{\text{OE}_B}$ input, RAM output port B can be directly read on these lines, or input data on these lines can be selected as the ALU S operand. ## OEB Control Input (Input; TTL, Active LOW) A control input that, when LOW, enables RAM output B onto the DB<sub>0-3</sub> lines and, when HIGH, disables the RAM output B three-state buffers. #### C<sub>n</sub> Carry-in input (input, TTL) The carry-in input to the Am29203 ALU. #### I<sub>0</sub>-I<sub>8</sub> Instruction Inputs (Input, TTL) The nine instruction inputs used to select the Am29203 operation to be performed. ## IEN Instruction Enable Input (Input; TTL, Active LOW) The instruction enable input that, when LOW, allows the Q Register and the Sign Compare flip-flop to be written. When IEN is HIGH, the Q Register and Sign Compare flip-flop are in the hold mode. On the Am29203, IEN also controls WRITE. #### Cn+4 Carry-Out Output (Output, TTL) This output generally indicates the carry-out of the Am29203 ALU. Refer to Table 5 for an exact definition of this pin. ## G/N Carry-Generate Output (Output, TTL) A multi-purpose pin that indicates the carry generate, $\overline{G}$ , function at the least significant and intermediate slices, and generally indicates the sign, N, of the ALU result at the most significant slice. Refer to Table 5 for an exact definition of this pin. #### P/OVR Carry-Propagate Output (Output, TTL) A multi-purpose pin that indicates the carry propagate, $\overline{P}$ , function at the least significant and intermediate slices, and indicates the conventional two's complement overflow, OVR, signal at the most significant slice. Refer to Table 5 for an exact definition of this pin. ## Z Open-Collector I/O Pin (Input/Output, Open Collector) An open-collector I/O pin that, when HIGH, generally indicates the outputs are all LOW. For some Special Functions, Z is used as an input pin. Refer to Table 5 for an exact definition of this pin. ## SIO<sub>0</sub>, SIO<sub>3</sub> Bidirectional Serial I/O for the ALU (Input/Output, Three State) Bidirectional serial shift I/O for the ALU shifter. During a shift-up operation, $SIO_0$ is an input and $SIO_3$ an output. During a shift-down operation, $SIO_3$ is an input and $SIO_0$ is an output. Refer to Tables 3 and 4 for an exact definition of these pins. #### QIO<sub>0</sub>, QIO<sub>3</sub> Bidirectional Serial-Shift I/O for the Q Shifter (Input/Output, Three State) Bidirectional serial shift I/O for the Q shifter that operates like SIO<sub>0</sub> and SIO<sub>3</sub>. Refer to Tables 3 and 4 for an exact definition of these pins. ## LSS Control Input (Input; TTL, Active LOW) An input pin that, when tied LOW, programs the chip to act as the least significant slice (LSS) of an Am29203 array and enables the WRITE output onto the WRITE/MSS pin. When LSS is tied HIGH, the chip is programmed to operate as either an intermediate or most significant slice and the WRITE output buffer is disabled. ## WRITE/MSS Control Input (Input/Output; Three State, Active LOW) When $\overline{LSS}$ is tied LOW, the $\overline{WRITE}$ output signal appears at this pin; the $\overline{WRITE}$ signal is LOW when an instruction that writes data into the RAM is being executed. When $\overline{LSS}$ is tied HIGH, $\overline{WRITE}/\overline{MSS}$ is an input pin; tying it HIGH programs the chip to operate as an intermediate slice (IS) and tying it LOW programs the chip to operate as the most significant slice (MSS). #### Y<sub>0</sub>-Y<sub>3</sub> Data I/O (Input/Output, Three State) Four data inputs/outputs of the Am29203. Under control of the $\overline{\text{OE}_{Y}}$ input, the ALU shifter output data can be enabled onto these lines, or these lines can be used as data inputs when external data is written directly into the RAM. #### OEy Control Input (Input, TTL) A control input that, when LOW, enables the ALU shifter output data onto the $Y_{0.3}$ lines and, when HIGH, disables the $Y_{0.3}$ three-state output buffers. #### CP Clock input (input, TTL) The clock input to the Am29203. The Q Register and Sign Compare flip-flop are clocked on the LOW-to-HIGH transition of the CP signal. When enabled by $\overline{\text{WE}}$ , data is written in the RAM when CP is LOW. #### **FUNCTIONAL DESCRIPTION** #### Architecture of the Am29203 The Am29203 is a high-performance, cascadable, 4-bit bipolar microprocessor slice designed for use in CPUs, peripheral controllers, microprogrammable machines, and numerous other applications. The microinstruction flexibility of the Am29203 allows the efficient emulation of almost any digital computing machine. The 9-bit microinstruction selects the ALU sources, function and destination. The Am29203 is cascadable with full lookahead or ripple carry, has three-state outputs, and provides various ALU status flag outputs. Advanced Low-Power Schottky processing is used to fabricate this LSI circuit. All data paths within the device are 4 bits wide. As shown in the block diagram, the device consists of a 16-word by 4-bit, 2-port RAM with latches on both output ports, a high-performance ALU and shifter, a multi-purpose Q Register with shifter input, and a 9-bit instruction decoder. #### Two-Port RAM Any two RAM words addressed at the A and B address ports can be read simultaneously at the respective RAM A and B output ports. Identical data appear at the two output ports when the same address is applied to both address ports. The latches at the RAM output ports are transparent when the clock input, CP, is HIGH and they hold the RAM output data when CP is LOW. Under control of the $\overline{\text{OE}_B}$ three-state output enable, RAM data can be read directly at the Am2903 DB I/O port. On the Am29203, $\overline{\text{EA}}$ provides the same feature at the DA port. External data at the Am29203 Y I/O port can be written directly into the RAM, or ALU shifter output data can be enabled onto the Y I/O port and entered into the RAM. Data is written into the RAM at the B address when the write enable input, $\overline{WE}$ , is LOW and the clock input, CP, is LOW. #### **Arithmetic Logic Unit** The Am29203 high-performance ALU can perform seven arithmetic and nine logic operations on two 4-bit operands. Multiplexers at the ALU inputs provide the capability to select various pairs of ALU source operands. The $\overline{\rm EA}$ input selects either the DA external data input or RAM output port A for use as one ALU operand and the $\overline{\rm OE_B}$ and $\rm I_0$ inputs select RAM output port B, DB external data input, or the Q Register content for use as the second ALU operand. Also, during some ALU operations, zeroes are forced at the ALU operand inputs. Thus, the Am29203 ALU can operate on data from two external sources, from an internal and external source, or from two internal sources. Table 1 shows all possible pairs of ALU source operands as a function of the $\overline{\rm EA}$ , $\overline{\rm OE_B}$ , and $\rm I_0$ inputs. TABLE 1. ALU OPERAND SOURCES | ĒĀ | I <sub>0</sub> | OEB | ALU Operand<br>R | ALU Operand<br>S | |----|----------------|-----|----------------------------------------|-------------------| | L | L | L | RAM Output A | RAM Output B | | L | L | Н | | DB <sub>0-3</sub> | | L | Н | Х | RAM Output A | Q Register | | H | L | L | DA <sub>0-3</sub> | RAM Output B | | H | L | H | DA <sub>0-3</sub> | DB <sub>0-3</sub> | | Н | Н | X | DA <sub>0-3</sub><br>DA <sub>0-3</sub> | Q Register | L = LOW H = HIGH X = Don't Care TABLE 2. Am29203 ALU FUNCTIONS | | TABLE 2. AMI29203 ALO FONCTIONS | | | | | | | | | | | |----|---------------------------------|----------------|----|----------------|----------------------------------------------------|--|--|--|--|--|--| | 14 | l <sub>3</sub> | l <sub>2</sub> | 11 | l <sub>0</sub> | ALU Functions | | | | | | | | L | L | L | L | L | Special Functions | | | | | | | | L | L | L | L | Τ | F <sub>i</sub> = HIGH | | | | | | | | L | L | L | Н | Х | F = S Minus R Minus 1 Plus Cn | | | | | | | | L | L | Н | L | Х | F = R Minus S Minus 1 Plus C <sub>n</sub> | | | | | | | | L | L | Н | Н | Х | F = R Plus S Plus C <sub>n</sub> | | | | | | | | L | Н | L | L | Х | F = S Plus C <sub>n</sub> | | | | | | | | L | Н | L | Н | Х | $F = \overline{S}$ Plus $C_n$ | | | | | | | | L | Н | Н | L | L | Reserved Special Functions | | | | | | | | L | Н | Н | L | Н | F = R Plus C <sub>n</sub> | | | | | | | | L | Н | Н | Н | L | Reserved Special Functions | | | | | | | | L | Н | Н | Н | Н | $F = \overline{R}$ Plus $C_n$ | | | | | | | | Н | L | L | L | L | Special Functions | | | | | | | | Н | L | L | L | Н | F <sub>i</sub> = LOW | | | | | | | | Н | L | L | Н | Х | $F_i = \overline{R_i}$ AND $S_i$ | | | | | | | | Н | L | Н | L | Х | Fi = Ri EXCLUSIVE NOR Si | | | | | | | | Н | L | Н | Н | Х | Fi = Ri EXCLUSIVE OR Si | | | | | | | | Н | Н | L | L | Х | Fi = Ri AND Si | | | | | | | | Н | Н | L | Н | Х | F <sub>i</sub> = R <sub>i</sub> NOR S <sub>i</sub> | | | | | | | | Н | Н | Н | L | Х | Fi = Ri NAND Si | | | | | | | | Н | Н | Н | Н | Х | F <sub>i</sub> = R <sub>i</sub> OR S <sub>i</sub> | | | | | | | L = LOW H = HIGH i = 0 to 3 X = LOW or HIGH When instruction bits I<sub>4</sub>, I<sub>3</sub>, I<sub>2</sub>, I<sub>1</sub>, and I<sub>0</sub> are LOW, the Am29203 executes special functions. Table 4 defines these special functions and the operation which the ALU performs for each. When the Am29203 executes instructions other than the 16 special functions, the ALU operation is determined by instruction bits I<sub>4</sub>, I<sub>3</sub>, I<sub>2</sub>, and I<sub>1</sub>. Table 2 defines the ALU operation as a function of these four instruction bits. Am29203s may be cascaded in either a ripple carry or lookahead carry fashion. When a number of Am29203s are cascaded, each slice must be programmed to be a most significant slice (MSS), intermediate slice (IS), or least significant slice (LSS) of the array. The carry-generate, G, and carry-propagate, P, signals required for a lookahead carry scheme are generated by the Am29203 and are available as outputs of the least significant and intermediate slices. The Am29203 also generates a carry-out signal, C<sub>n+4</sub>, which is generally available as an output of each slice. Both the carry-in, $C_n$ , and carry-out, $C_{n+4}$ , signals are active HIGH. The ALU generates two other status outputs. These are negative, N, and overflow, OVR. The N output is generally the most significant (sign) bit of the ALU output and can be used to determine positive or negative results. The OVR output indicates that the arithmetic operation being performed exceeds the available two's complement number range. The N and OVR signals are available as outputs of the most significant slice. Thus, the multipurpose $\overline{G}/N$ and $\overline{P}/OVR$ outputs indicate $\overline{G}$ and $\overline{P}$ at the least significant and intermediate slices, and sign and overflow at the most significant slice. To some extent, the meaning of the $C_{n+4}$ , $\overline{P}/OVR$ , and $\overline{G}/N$ signals vary with the ALU function being performed. Refer to Table 5 for an exact definition of these four signals as a function of the Am29203 instruction. #### **ALU Shifter** Under instruction control, the ALU shifter passes the ALU output (F) non-shifted, shifts it up one bit position (2F), or shifts it down one bit position (F/2). Both arithmetic and logical shift operations are possible. An arithmetic shift operation shifts data around the most significant (sign) bit position of the most significant slice, and a logical shift operation shifts data through this bit position (see Figure 1). SlO $_0$ and SlO $_3$ are bidirectional serial shift inputs/outputs. During a shift-up operation, SlO $_0$ is generally a serial shift input and SlO $_3$ a serial shift input and SlO $_3$ is generally a serial shift input and SlO $_3$ is generally a serial shift input and SlO $_0$ a serial shift output. To some extent, the meaning of the $SIO_0$ and $SIO_3$ signals is instruction dependent. Refer to Tables 3 and 4 for an exact definition of these pins. The ALU shifter also provides the capability to sign extend at slice boundaries. Under instruction control, the SlO<sub>0</sub> (sign) input can be extended through $Y_0$ , $Y_1$ , $Y_2$ , $Y_3$ and propagated to the SlO<sub>3</sub> output. A cascadable, 5-bit parity generator/checker is designed into the Am29203 ALU shifter and provides ALU error detection capability. Parity for the $F_0$ , $F_1$ , $F_2$ , $F_3$ ALU outputs and SIO3 input is generated and, under instruction control; is made available at the SIO0 output. The instruction inputs determine the ALU shifter operation. Table 4 defines the special functions and the operation the ALU shifter performs for each. When the Am29203 executes instructions other than the special functions, the ALU shifter operation is determined by instruction bits Ia. I7. Ia. Is. Table 3 defines the ALU shifter operation as a function of these four bits. #### **Q** Register The Q Register is an auxiliary 4-bit register which is clocked on the LOW-to-HIGH transition of the CP input. It is intended primarily for use in multiplication and division operations; however, it can also be used as an accumulator or holding register for some applications. The ALU output, F, can be loaded into the Q Register and/or the Q Register can be selected as the source for the ALU S operand. The shifter at the input to the Q Register provides the capability to shift the Q Register contents up one bit position (2Q) or down one bit position (Q/2). Only logical shifts are performed. QIO<sub>0</sub> and QIO<sub>3</sub> are bidirectional shift serial inputs/outputs. During a Q Register shift-up operation, QIO<sub>0</sub> is a serial shift input and QIO<sub>3</sub> is a serial shift output. During a shift-down operation, QIO<sub>3</sub> is a serial shift input and QIO<sub>0</sub> is a serial shift output. Double-length arithmetic and logical shifting capability is provided by the Am29203. The double-length shift is performed by connecting $QlO_3$ of the most significant slice to $SlO_0$ of the least significant slice, and executing an instruction which shifts both the ALU output and the Q Register. The Q Register and shifter are controlled by the instruction inputs. Table 4 defines the Am29203 special functions and the operations which the Q Register and shifter perform for each. When the Am29203 executes instructions other than the special functions, the Q Register and shifter operation is controlled by instruction bits I<sub>8</sub>, I<sub>7</sub>, I<sub>6</sub>, I<sub>5</sub>. Table 3 defines the Q Register and shifter operation as a function of these four bits. Figure 1-1. Am29203 Arithmetic Shift Path Figure 1-2. Am29203 Logical Shift Path TABLE 3. ALU DESTINATION CONTROL FOR I $_0$ OR I $_1$ OR I $_2$ OR I $_3$ = HIGH, $\overline{\text{IEN}}$ = LOW | | | | | | | SIO | 3 | Υ3 | | Y <sub>2</sub> | | | | | | | | | |----|----|----|----|-------------|----------------------------------------------------------------------------------------|--------------------|------------------|--------------------|------------------|--------------------|------------------|------------------|------------------|------------------|-------|--------------------------------|------------------|------------------| | 18 | 17 | 16 | 15 | Hex<br>Code | ALU Shifter<br>Function | Most Sig.<br>Slice | Other<br>Slices | Most Sig.<br>Slice | Other<br>Slices | Most Sig.<br>Slice | Other<br>Slices | Y <sub>1</sub> | Yo | SIO <sub>0</sub> | WRITE | Q Reg &<br>Shifter<br>Function | QIO <sub>3</sub> | QIO <sub>0</sub> | | L | L | L | L | 0 | Arith. F/2→Y | Input | Input | F <sub>3</sub> | SIO <sub>3</sub> | SIO <sub>3</sub> | Fз | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | L | Hold | Z | Z | | L | L | L | Н | 1 | Log. F/2→Y | Input | Input | SIO <sub>3</sub> | SIO <sub>3</sub> | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | L | Hold | Z | Z | | L | L | Н | L | 2 | Arith. F/2→Y | Input | Input | F <sub>3</sub> | SIO <sub>3</sub> | SIO <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | L | Log. Q/2→Q | Input | Q <sub>0</sub> | | 匸 | L | Н | Н | 3 | Log. F/2→Y | Input | Input | SIO <sub>3</sub> | SIO <sub>3</sub> | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | L | Log. Q/2→Q | Input | $Q_0$ | | L | Н | L | L | 4 | F→Y | Input | Input | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | Parity | L | Hold | Z | Z | | L | Н | L | Н | 5 | F→Y | Input | Input | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | Parity | Н | Log. Q/2→Q | Input | $Q_0$ | | L | Н | Н | L | 6 | F→Y | Input | Input | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | Parity | Н | F→Q | Z | Z | | L | Н | Н | Н | 7 | F→Y | Input | Input | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | Parity | L | F→Q | Z | Z | | Н | L | L | L | 8 | Arith. 2F → Y | F <sub>2</sub> | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>1</sub> | F <sub>0</sub> | SIO <sub>0</sub> | Input | L | Hold | Z | Z | | Н | L | L | Н | 9 | Log. 2F → Y | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>1</sub> | F <sub>0</sub> | SIO <sub>0</sub> | Input | L | Hold | Z | Z | | Н | L | Н | L | Α | Arith. 2F → Y | F <sub>2</sub> | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>1</sub> | Fo | SIO <sub>0</sub> | Input | L | Log. 2Q → Q | Q <sub>3</sub> | Input | | Н | L | Н | Н | В | Log. 2F → Y | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>1</sub> | Fo | SIO <sub>0</sub> | Input | L | Log. 2Q → Q | Q <sub>3</sub> | Input | | Н | Н | L | L | С | F→Y | F <sub>3</sub> | F <sub>3</sub> | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | Z | Н | Hold | Z | Z | | Н | Н | L | Н | D | F→Y | F <sub>3</sub> | F <sub>3</sub> | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | Z | Н | Log. 2Q → Q | Q <sub>3</sub> | Input | | н | Н | Н | L | E | SIO <sub>0→</sub> Y <sub>0</sub> , Y <sub>1</sub> ,<br>Y <sub>2</sub> , Y <sub>3</sub> | SIO <sub>0</sub> Input | L | Hold | z | z | | Н | Н | Н | Н | F | F→Y | F <sub>3</sub> | F <sub>3</sub> | F <sub>3</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | Z | L | Hold | Z | Z | TABLE 4. SPECIAL FUNCTONS (Note 7) | | | | | | | SIO <sub>3</sub> | | | | | | | |-------------------|----|-------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------|---------------------------------|-----------------|------------------|--------------------------------|------------------|------------------|-------| | (Hex)<br>18171615 | 14 | (Hex)<br> 3 2 1 0 | Special<br>Function | ALU Function | ALU Shifter<br>Function | Most Sig/<br>Slice | Other<br>Slices | SIO <sub>0</sub> | Q Reg &<br>Shifter<br>Function | QIO <sub>3</sub> | QIO <sub>0</sub> | WRITE | | 0 | L | 0 | Unsigned Multiply | $F = S + C_n$ if $Z = L$<br>$F = R + S + C_n$ if $Z = H$ | Log F/2 → Y<br>(Note 1) | · Z | Input | F <sub>0</sub> | Log Q/2 → Q | Input | Q <sub>0</sub> | L | | 1 | L | 0 | BCD to Binary<br>Conversion | (Note 4) | Log F/2 → Y | Input | Input | F <sub>0</sub> | Log Q/2 → Q | Input | Q <sub>0</sub> | L | | 1 | н | 0 | Multiprecision<br>BCD to Binary | (Note 4) | Log F/2 → Y | Input | Input | Fo | HOLD | Z | Q <sub>0</sub> | L | | 2 | L | 0 | Two's-Complement<br>Multiply | $F = S + C_n \text{ if } Z = L$<br>$F = R + S + C_n \text{ if } Z = H$ | Log F/2 → Y<br>(Note 2) | Z | Input | F <sub>0</sub> | Log Q/2 → Q | Input | Q <sub>0</sub> | L . | | 3 | L | 0 | Decrement by<br>One or Two | F = S - 2 + C <sub>n</sub> | F→Y | Z | Z | Parity | Hold | Z | Z | L | | 4 | L | 0 | Increment by<br>One or Two | F = S + 1 + C <sub>n</sub> | F → Y | Input | Input | Parity | Hold | Z | Z | L | | 5 | L | 0 | Sign/Magnitude<br>Two's Complement | $F = \underbrace{S}_{r} + C_{n} \text{ if } Z = L$ $F = \overline{S}_{r} + C_{n} \text{ if } Z = H$ | F → Y<br>(Note 3) | Input | Input | Parity | Hold | Z | Z | L | | 6 | L | 0 | Two's-Complement<br>Multiply, Last<br>Cycle | $F = S + C_n \text{ if } Z = L$ $F = S - R - 1 + C_n \text{ if } Z = H$ | Log F/2 → Y<br>(Note 2) | Z | Input | F <sub>0</sub> | Log Q/2 → Q | Input | Q <sub>0</sub> | L | | 7 | L | 0 | BCD Divide<br>by Two | (Note 4) | F→Y | Z | Z | Parity | Hold | Z | Z | L | | 8 | L. | 0 | Single Length<br>Normalize | F = S + C <sub>n</sub> | F→Y | F <sub>3</sub> | F <sub>3</sub> | Z | Log 2Q → Q | Q <sub>3</sub> | Input | L | | 9 | L | 0 | Binary to BCD<br>Conversion | (Note 5) | Log 2F → Y | F <sub>3</sub> | F <sub>3</sub> | Input | Log 2Q → Q | Q <sub>3</sub> | Input | L | | 9 | Н | 0 | Multiprecision<br>Binary to BCD | (Note 5) | Log 2F → Y | F <sub>3</sub> | F <sub>3</sub> | Input | Hold | Z | Input | L | | A | L | 0 | Double Length<br>Normalize and<br>First<br>Divide Op | $F = S + C_n$ | Log 2F → Y | R <sub>3</sub> ∇ F <sub>3</sub> | F <sub>3</sub> | Input | Log 2Q → Q | Q <sub>3</sub> | Input | L | | В | L | 0 | BCD Add | $F = R + S + C_nBCD$<br>(Note 6) | F → Y | 0 | 0 | Z | Hold | Z | Z | L | | С | ٦ | 0 | Two's-Complement<br>Divide | $F = S + R + C_n \text{ if } Z = L$<br>$F = S - R - 1 + C_n \text{ if } Z = H$ | Log 2F → Y | R <sub>3</sub> ∇ F | F <sub>3</sub> | Input | Log 2Q → Q | Q <sub>3</sub> | Input | L | | D | L | 0 | BCD Subtract | F = R - S - 1 + C <sub>n</sub> BCD<br>(Note 6) | F→Y | 0 | 0 | Z | Hold | Z | z | L | | E | L | 0 | Two's-Complement<br>Divide Correction<br>and Remainder | $F = S + R + C_n \text{ if } Z = L$ $F = S - R - 1 + C_n \text{ if } Z = H$ | F→Y | F <sub>3</sub> | F <sub>3</sub> | z | Log 2Q → Q | Q <sub>3</sub> | Input | L | | F | L | 0 | BCD Subtract | F = S - R - 1 + C <sub>n</sub> BCD<br>(Note 6) | F→Y | 0 | 0 | Z | Hold | Z | Z | L | Notes: 1. At the most significant slice only, the C<sub>n+4</sub> signal is internally gated to the Y<sub>3</sub> output. 2. At the most significant slice only, F<sub>3</sub> ♥ OVR is internally gated to the Y<sub>3</sub> output. 3. At the most significant slice only, S<sub>3</sub> ♥ F<sub>3</sub> is generated at the Y<sub>3</sub> output. 4. On each slice, F = S if magnitude of S<sub>0-3</sub> is less than 8 and F = S minus 3 if magnitude of S<sub>0-3</sub> is 8 or greater. 5. On each slice, F = S if magnitude of S<sub>0-3</sub> is less than 5 and F = S plus 3 if magnitude of S<sub>0-3</sub> is 5 or greater. Addition is module 6. Additions and subtractions are BCD adds and subtracts. Results are undefined if R or S are not in valid BCD format. 7. The Q Register cannot be used explicitly as an operand for any Special Functions. It is defined implicitly within the functions. Key: L = LOW H = HIGH X = Don't Care Z = High Impedance ♥ = Exclusive OR Parity = SIO<sub>3</sub> ♥ F<sub>3</sub> ♥ F<sub>2</sub> ♥ F<sub>1</sub> ♥ F<sub>0</sub> Figure 2. Sign Compare Flip-Flop The sign compare signal appears at the Z output of the most significant slice during special functions C, D and E, F. Refer to Table 5. #### **Output Buffers** The DB, DA, and Y ports are bidirectional I/O ports driven by three-state output buffers with external output enable controls. The Y output buffers are enabled when the $\overline{OEY}$ input is LOW and are in the high impedance state when $\overline{OEY}$ is HIGH. The DB output buffers are enabled when the $\overline{OEB}$ input is LOW and the DA buffers are enabled when $\overline{EA}$ is LOW. The zero, Z, pin is an open collector input/output that can be wire-OR'ed between slices. As an output it can be used as a zero detect status flag and generally indicates that the $Y_{0-3}$ pins are all LOW. To some extent the meaning of this signal varies with the instruction being performed. Refer to Table 5 for an exact definition of this signal as a function of the Am29203 instructions. On the Am29203, the Z pin will be HIGH if $\overline{\text{OEY}}$ is HIGH, allowing zero detection on less than the full word #### Instruction Decoder The Instruction Decoder generates required internal control signals as a function of the nine Instruction inputs, $I_{0-8}$ ; the Instruction Enable input, $\overline{\text{IEN}}$ ; the $\overline{\text{LSS}}$ input; and the $\overline{\text{WRITE}}/\overline{\text{MSS}}$ input/output. The WRITE output is LOW when an instruction that writes data into the RAM is being executed. Refer to Tables 3 and 4 for a definition of the WRITE output as a function of the Am29203 instruction inputs. On the Am29203, when $\overline{\text{IEN}}$ is HIGH, the Q Register and Sign Compare Flip-Flop contents are preserved. When $\overline{\text{IEN}}$ is LOW, the Q Register and Sign Compare Flip-Flop can be written according to the Am29203 instruction. The Sign Compare Flip-Flop is an on-chip flip-flop which is used during an Am29203 divide operation (see Figure 2). On the Am29203, $\overline{\text{IEN}}$ controls internal writing, but does not affect $\overline{\text{WRITE}}$ . The $\overline{\text{IEN}}$ signal can then be controlled separately at each chip to facilitate byte operations. #### Programming the Am29203 Slice Position Tying the $\overline{LSS}$ input LOW programs the slice to operate as a least significant slice (LSS) and enables the $\overline{WRITE}$ output signal onto the $\overline{WRITE}/\overline{MSS}$ bidirectional I/O pin. When $\overline{LSS}$ is tied HIGH, the $\overline{WRITE}/\overline{MSS}$ pin becomes an input pin; tying the $\overline{WRITE}/\overline{MSS}$ pin HIGH programs the slice to operate as an intermediate slice (IS) and tying it LOW programs the slice to operate as a most significant slice (MSS). The $\overline{W}/\overline{MSS}$ pin must be tied HIGH through a resistor. $\overline{W}/\overline{MSS}$ and $\overline{LSS}$ should not be connected together. #### Am29203 Special Functions The Am29203 provides sixteen special functions which facilitate the implementation of the following operations: - Single- and Double-Length Normalization - Two's-Complement Division - Unsigned and Two's-Complement Multiplication - Conversion Between Two's Complement and Sign/Magnitude Representation - Incrementation and Decrementation by One or Two - BCD add, subtract, and divide by two. - Single- and double-precision BCD to Binary and Binary to BCD conversion. Table 4 defines these special functions. The Single-Length and Double-Length Normalization functions can be used to adjust a single-precision or double-precision floating point number in order to bring its mantissa within a specified range. Three special functions which can be used to perform a two's complement, non-restoring divide operation are provided by the Am29203. These functions provide both single- and double-precision divide operations and can be performed in "n" clock cycles, where "n" is the number of bits in the quotient. The Unsigned Multiply special function and the two Two's-Complement Multiply special functions can be used to multiply two n-bit, unsigned or two's-complement numbers, respectively, in n clock cycles. These functions utilize the conditional add and shift algorithm. During the last cycle of the two's-complement multiplication, a conditional subtraction, rather than addition, is performed because the sign bit of the multiplier carries negative weight. The Sign/Magnitude-Two's Complement special function can be used to convert number representation systems. A number expressed in Sign/Magnitude representation can be converted to the Two's Complement representation, and vice-versa, in one clock cycle. The Increment by One or Two special function can be used to increment an unsigned or two's complement number by one or two. This is useful in 16-bit word, byte-addressable machines, where the word addresses are multiples of two. The BCD arithmetic special functions can be used to add or subtract two BCD numbers and generate a valid BCD result in one microcycle. In addition a BCD divide by two adjust instruction can be used to obtain a valid BCD representation after shifting a number down by one bit. The BCD/Binary conversion special function instructions facilitate single- and double-precision algorithms to convert from BCD to Binary and from Binary to BCD. | | | | | TA | BLE 5. | Am29203 | STATL | S OUTPUTS | 3 | | | | |-------------------|-------------------|----------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------|-----------------|---------------------------------------------------------------------|-----------------|---------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------| | | | | | | | P/OVR | | Ğ/N | | | X (OEY = L) | | | (Hex)<br>18171615 | (Hex)<br> 4 3 2 1 | l <sub>0</sub> | Gi<br>(I = 0 to 3) | Pi<br>(I = 0 to 3) | C <sub>n + 4</sub> | Most Sig.<br>Slice | Other<br>Slices | Most Sig.<br>Slice | Other<br>Slices | Most Sig.<br>Slice | Intermediate<br>Slice | Least Sig.<br>Slice | | Х | 0 | Η | 0 | 1 | 0 | 0 | 0 | F <sub>3</sub> | G | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | | Х | 1 | Χ | R <sub>i</sub> ∧ S <sub>i</sub> | R <sub>i</sub> v S <sub>i</sub> | G v PCn | Cn + 3 7 Cn + 4 | P | F <sub>3</sub> | G | <u>Y<sub>0</sub> Y<sub>1</sub> Y<sub>2</sub> Y<sub>3</sub></u> | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | Y <sub>0</sub> Y <sub>1</sub> Y <sub>2</sub> Y <sub>3</sub> | | X | 2 | Χ | R <sub>i</sub> ^ S <sub>i</sub> | R <sub>i</sub> v S <sub>i</sub> | G v PCn | Cn + 3 7 Cn + 4 | P | F <sub>3</sub> | G | Y0 Y1 Y2 Y3 | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | Y <sub>0</sub> Y <sub>1</sub> Y <sub>2</sub> Y <sub>3</sub> | | X | 3 | Х | R <sub>i</sub> ^ S <sub>i</sub> | R <sub>i</sub> v S <sub>i</sub> | G v PCn | Cn + 3 7 Cn + 4 | | F <sub>3</sub> | G | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | Y <sub>0</sub> Y <sub>1</sub> Y <sub>2</sub> Y <sub>3</sub> | | X | 4 | Χ | 0 | Si | | Cn + 3 7 Cn + 4 | | F <sub>3</sub> | G | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | | X | 5 | Х | 0 | <u></u> Si | | C <sub>n+3</sub> ♥ C <sub>n+4</sub> | | F <sub>3</sub> | Ğ | | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | | | Х | 6 | Х | 0 | Ri | | C <sub>n+3</sub> ♥ C <sub>n+4</sub> | | F <sub>3</sub> | G | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | | X | 7 | Х | 0 | Ri | G v PCn | Cn + 3 7 Cn + 4 | P | F <sub>3</sub> | Ğ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | Y <sub>0</sub> Y <sub>1</sub> Y <sub>2</sub> Y <sub>3</sub> | Y <sub>0</sub> Y <sub>1</sub> Y <sub>2</sub> Y <sub>3</sub> | | Х | 8 | Н | 0 | 1 | 0 | 0 | 0 | F <sub>3</sub> | G | | | Y <sub>0</sub> Y <sub>1</sub> Y <sub>2</sub> Y <sub>3</sub> | | X | 9 | Х | R <sub>i</sub> ∧⋅S <sub>i</sub> | 1 | 0 | 0 | 0 | F <sub>3</sub> | G | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | | Х | Α | X | R <sub>i</sub> ^ S <sub>i</sub> | R <sub>i</sub> v S <sub>i</sub> | 0 | 0 | 0 | F <sub>3</sub> | Ğ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | | Х | В | Х | R <sub>i</sub> ^ S <sub>i</sub> | R <sub>i</sub> v S <sub>i</sub> | 0 | 0 | 0 | F <sub>3</sub> | G | | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | | | Х | С | Х | R <sub>i</sub> ^ S <sub>i</sub> | 1 | 0 | 0 | 0 | F <sub>3</sub> | G | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | | Х | D | Χ | R <sub>i</sub> ^ S <sub>i</sub> | 1 | 0 | 0 | 0 | F <sub>3</sub> | G | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | | X | E | Х | R <sub>i</sub> ^ S <sub>i</sub> | 1 | 0 | 0 | 0 | F <sub>3</sub> | Ğ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | Y <sub>0</sub> Y <sub>1</sub> Y <sub>2</sub> Y <sub>3</sub> | | X | F | Х | R <sub>i</sub> ^ S <sub>i</sub> | 1 | 0 | 0 | 0 | F3 | G | Y <sub>0</sub> Y <sub>1</sub> Y <sub>2</sub> Y <sub>3</sub> | Y0 Y1 Y2 Y3 | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | | 0 | 0 | L | 0 if Z=L<br>R <sub>i</sub> ^ S <sub>i</sub> if Z=H | $S_i$ if $Z = L$<br>$R_i \vee S_i$ if<br>Z = H | G v PCn | C <sub>n+3</sub> 7 C <sub>n+4</sub> | P | F <sub>3</sub> | G | Input | Input | Q <sub>0</sub> | | 1 | 0 | L | 0 | Si | G v PCn | Cn + 3 7 C+4 | P | F <sub>3</sub> | G | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | | 1 | 8 | L | 0 | Si | 0 | 0 | 0 | F <sub>3</sub> | G | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | Y <sub>0</sub> Y <sub>1</sub> Y <sub>2</sub> Y <sub>3</sub> | | 2 | 0 | L | 0 if Z=L<br>R <sub>i</sub> ^ S <sub>i</sub> if Z=H | $S_i$ if $Z = L$<br>$R_i \lor S_i$ if<br>Z = H | G v PCn | C <sub>n+3</sub> 7 C <sub>n+4</sub> | P | F <sub>3</sub> | G | Input | Input | Q <sub>0</sub> | | 3 | 0 | L | (Note 6) | (Note 7) | G v PCn | Cn + 3 7 CN + 4 | P | F <sub>3</sub> | G | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | | 4 | 0 | L | (Note 1) | (Note 2) | G v PCn | Cn + 3 7 CN + 4 | P | F <sub>3</sub> | G | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | Y0 Y1 Y2 Y3 | Y <sub>0</sub> Y <sub>1</sub> Y <sub>2</sub> Y <sub>3</sub> | | 5 | 0 | L | 0 | SjifZ=L<br>SjifZ=H | G v PCn | C <sub>n+3</sub> ♥ C <sub>n+4</sub> | P | F <sub>3</sub> if Z = L<br>F <sub>3</sub> ∇ S <sub>3</sub> if Z = H | G | S <sub>3</sub> | Input | Input | | 6 | 0 | L | 0 if Z=L<br>Ri ^ Si if Z=H | $S_i$ if $Z = L$<br>$R_i \lor S_i$ if<br>Z = H | G v PCn | Cn + 3 7 Cn + 4 | P | F <sub>3</sub> | G | input | Input | . Q <sub>0</sub> | | 7 | 0 | L | 0 | Sį | G v PCn | C <sub>n+3</sub> ♥ C <sub>n+4</sub> | P | F <sub>3</sub> | Ğ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | Y <sub>0</sub> Y <sub>1</sub> Y <sub>2</sub> Y <sub>3</sub> | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | | 8 | 0 | L | 0 | Si | (Note 3) | Q <sub>2</sub> 7 Q <sub>1</sub> | P | Q <sub>3</sub> | G | $\overline{Q_0}$ $\overline{Q_1}$ $\overline{Q_2}$ $\overline{Q_3}$ | | | | 9 | 0 | L | 0 | Si | G v PCn | Cn + 3 7 Cn + 4 | P | F <sub>3</sub> | G | $\overline{Q_0}$ $\overline{Q_1}$ $\overline{Q_2}$ $\overline{Q_3}$ | $\overline{Q_0}$ $\overline{Q_1}$ $\overline{Q_2}$ $\overline{Q_3}$ | $\overline{Q_0}$ $\overline{Q_1}$ $\overline{Q_2}$ $\overline{Q_3}$ | | 9 | 8 | L | 0 | Si | 0 | 0 | 0 | F <sub>3</sub> | G | $\overline{Q_0}$ $\overline{Q_1}$ $\overline{Q_2}$ $\overline{Q_3}$ | $\overline{Q_0}$ $\overline{Q_1}$ $\overline{Q_2}$ $\overline{Q_3}$ | $\overline{Q_0}$ $\overline{Q_1}$ $\overline{Q_2}$ $\overline{Q_3}$ | | Α | 0 | L | 0 | Si | (Note 4) | F <sub>2</sub> ∇ F <sub>1</sub> | P | F <sub>3</sub> | G | (Note 5) | (Note 5) | (Note 5) | | В | 0 | L | R <sub>i</sub> ^ S <sub>i</sub> | R <sub>i</sub> v S <sub>i</sub> | G v PCn | (Note 8) | (Note 8) | (Note 9) | (Note 9) | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | Y <sub>0</sub> Y <sub>1</sub> Y <sub>2</sub> Y <sub>3</sub> | Y <sub>0</sub> Y <sub>1</sub> Y <sub>2</sub> Y <sub>3</sub> | | С | 0 | L | R <sub>j</sub> ^ S <sub>i</sub> if Z = L<br>R <sub>i</sub> ^ S <sub>i</sub> if Z = H | $\begin{array}{c} R_i \ \mathbf{v} \ \ S_i \ \ if \\ Z = L \\ \overline{R_i} \ \mathbf{v} \ \ S_i \ \ if \\ Z = H \end{array}$ | G v PCn | C <sub>n+3</sub> ∇ C <sub>n+4</sub> | P | F <sub>3</sub> | G | Sign Compare<br>FF Output | Input | Input | | D | . 0 | L | R <sub>i</sub> ^ S <sub>i</sub> | Ri v Si | G v PCn | C <sub>n+3</sub> ∇ C <sub>n+4</sub> | P | F <sub>3</sub> | G | $\overline{Y_0} \overline{Y_1} \overline{Y_2} \overline{Y_3}$ | Y <sub>0</sub> Y <sub>1</sub> Y <sub>2</sub> Y <sub>3</sub> | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | | E | 0 | L | R <sub>i</sub> ^ S <sub>i</sub> if Z = L<br>R <sub>i</sub> ^ S <sub>i</sub> if Z = H | $R_i \vee S_i$ if $Z = L$<br>$\overline{R_i} \vee S_i$ if $Z = H$ | G v PCn | C <sub>n + 3</sub> ∇ C <sub>n + 4</sub> | P | F <sub>3</sub> | Ğ | Sign Compare<br>FF Output | Input | Input | | F | 0 | L | R <sub>i</sub> ^ S <sub>i</sub> | Ri v Si | G v PCn | Cn + 3 7 Cn + 4 | P | F <sub>3</sub> | G | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | $\overline{Y_0}$ $\overline{Y_1}$ $\overline{Y_2}$ $\overline{Y_3}$ | Y0 Y1 Y2 Y3 | 8. On all slices $\overline{P} = (\overline{P}_0 + \overline{P}_3) (\overline{P}_0 + \overline{G}_2) (\overline{P}_0 + \overline{G}_1 + \overline{P}_2)$ . 9. On all slices $\overline{G} = \overline{G}_3$ $(\overline{G}_0 + \overline{G}_1 + \overline{P}_2)$ $(\overline{G}_0 + \overline{G}_1)$ $(\overline{P}_1 + \overline{G}_2)$ $(\overline{P}_3 + \overline{P}_1 \cdot \overline{P}_2 \cdot \overline{G}_0)$ . Key: L = LOW = 0H = HIGH = 1V = OR $\wedge = AND$ ♥ = EXCLUSIVE OR $P = P_3P_2P_1P_0$ $G = G_3 \ V \ G_2P_3 \ G_1P_2P_3 \ v$ G<sub>0</sub>P<sub>1</sub>P<sub>2</sub>P<sub>3</sub> $C_{n+3} = G_2 \vee G_1P_2 \vee G_0P_1P_2 \\ \vee C_nP_0P_1 P_2$ Notes: 1. If $\overline{LSS}$ is LOW, $G_0 = S_0$ and $G_{1, 2, 3} = 0$ . If $\overline{LSS}$ is HIGH, $G_{0, 1, 2, 3} = 0$ . 2. If $\overline{LSS}$ is LOW, $P_0 = 1$ and $P_{1, 2, 3} = S_{1, 2, 3}$ . If $\overline{LSS}$ is HIGH, $P_1 = S_1$ 3. At the most significant slice, $C_{n+4} = G_3$ $\overline{\lor}$ $\overline{\lor}$ $\overline{\lor}$ $\overline{\lor}$ At other slices, $C_{n+4} = G_1$ $\overline{\lor}$ $\overline{\lor}$ $\overline{\lor}$ At the most significant slice, $C_{n+4} = F_3$ $\overline{\lor}$ $\overline{\lor}$ $\overline{\lor}$ At other slices, $C_{n+4} = G_1$ $\overline{\lor}$ $\overline{\lor}$ $\overline{\lor}$ $\overline{\lor}$ At other slices, $C_{n+4} = G_1$ $\overline{\lor}$ $\overline{\lor}$ $\overline{\lor}$ $\overline{\lor}$ $\overline{\lor}$ At other slices, $C_{n+4} = G_1$ $\overline{\lor}$ $\overline{\lor}$ $\overline{\lor}$ $\overline{\lor}$ $\overline{\lor}$ $\overline{\lor}$ $\overline{\lor}$ At other slices, $C_{n+4} = G_1$ $\overline{\lor}$ #### **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature65 to +150°C<br>Ambient Temperature Under Bias55 to +125°C | |-------------------------------------------------------------------------------| | Supply Voltage to Ground Potential | | Continuous | | DC Voltage Applied to Outputs For | | High Output State0.5 V to +V <sub>CC</sub> Max. | | DC Input Voltage0.5 V to +5.5 V | | DC Output Current, Into Outputs30 mA | | DC Input Current30 mA to +5.0 mA | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. #### **OPERATING RANGES** | Commercial (C) Devices Ambient Temperature (T <sub>A</sub> ) Supply Voltage+ | | |--------------------------------------------------------------------------------|------------| | Military (M) Devices | 55 1 10500 | | Case Temperature (T <sub>C</sub> ) | | Operating ranges define those limits between which the functionality of the device is guaranteed. ### DC CHARACTERISTICS over operating range unless otherwise specified (Cont'd.) | Parameter<br>Symbol | Parameter<br>Description | Test | Condition | s (Note 1) | Min. | <b>Typ.</b> (Note 2) | Max. | Units | |---------------------|----------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------|-------|----------| | | | | | $I_{OH} = -1.6 \text{ mA}$<br>$Y_0 - Y_3, \overline{G}/N$ | 2.4 | | | | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC} = Min.,$<br>$V_{IN} = V_{IH}$ or $V_{IL}$ | | $I_{OH}$ = -800 $\mu$ A 'DB <sub>0-3</sub> , $\overline{P}$ /OVR<br>SIO <sub>0</sub> ,SIO <sub>3</sub> ,QIO <sub>0</sub> ,QIO <sub>3</sub> ,<br>WRITE, C <sub>n+4</sub> | 2.4 | | | Volts | | I <sub>CEX</sub> | Output Leakage Current for Z Output (Note 4) | V <sub>CC</sub> = Min., V <sub>OH</sub> = V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | = 5.5 V | | | | 250 | μА | | | | | Y <sub>0</sub> ,Y <sub>1</sub> ,Y <sub>2</sub><br>Y <sub>3</sub> ,Z | $I_{OL} = 20 \text{ mA(COM'L)}$<br>$I_{OL} = 16 \text{ mA(MIL)}$ | | | 0.5 | | | | | V 14:- | DB <sub>0</sub> ,DB <sub>1</sub> ,<br>DB <sub>2</sub> ,DB <sub>3</sub> | $I_{OL} = 12 \text{ mA(COM'L)}$<br>$I_{OL} = 8.0 \text{ mA(MIL)}$ | | | 0.5 | | | V <sub>OL</sub> | Output LOW Voltage | $V_{IN} = V_{IH}$ or $V_{IL}$ | G∕N | I <sub>OL</sub> = 18 mA | | | 0.5 | Volts | | | | | P/OVR | I <sub>OL</sub> = 10 mA | | | 0.5 | | | | · | | C <sub>n + 4</sub> , <del>WRI</del><br>SIO <sub>3</sub> ,QIO <sub>0</sub><br>QIO <sub>3</sub> ,SIO <sub>0</sub> | I <sub>OL</sub> = 8.0 mA | | | 0.5 | | | VIH | Input HIGH Level | Guaranteed input voltage for all inp | | | 2.0 | | | Volts | | V <sub>IL</sub> | Input LOW Level | Guaranteed input voltage for all inp | | | | | 0.8 | Volts | | VI | Input Clamp Voltage | V <sub>CC</sub> = Min., I <sub>IN</sub> = | -18 mA | | | | -1.5 | Volt | | | | | Cn | | | | -3.6 | | | | | | Y <sub>0</sub> | ,Y <sub>1</sub> ,Y <sub>2</sub> ,Y <sub>3</sub> | | | -1.13 | | | | | V <sub>CC</sub> = Max., V <sub>IN</sub> = | 163 | 1, 2, 3, 4<br>\0,DA1,DA2,DA3 | | | -0.72 | <u> </u> | | l <sub>IL</sub> | Input LOW Current | (Note 4) | SI | O <sub>0</sub> ,SIO <sub>3</sub> ,QIO <sub>0</sub> ,MSS<br>O <sub>3</sub> ,DB <sub>0</sub> ,DB <sub>1</sub> ,<br>S <sub>2</sub> ,DB <sub>3</sub> | | | -0.77 | mA | | | | | All | other inputs | | | -0.36 | | | | | | Cr | | | | 200 | | | | | | Yo | ,Y <sub>1</sub> ,Y <sub>2</sub> ,Y <sub>3</sub> | | | 110 | | | | | V <sub>CC</sub> = Max., V <sub>IN</sub> = | | I <sub>4</sub> ,DA <sub>0</sub> -DA <sub>3</sub> | | | 40 | ] | | lін | Input HIGH Current | (Note 4) | QI | O <sub>0</sub> ,SIO <sub>3</sub> , <mark>MSS</mark><br>O <sub>3</sub> ,DB <sub>0-3</sub> ,<br>O <sub>0</sub> | | | 90 | μΑ | | | | | | other inputs | | | 20 | ] | | Parameter<br>Symbol | Parameter<br>Description | Te | Test Conditions (Note 1) | | | | | Max. | Units | |---------------------|------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------|------------------------|-----|--|-------|-------| | lı . | Input HIGH Current | V <sub>CC</sub> = Max., V | V <sub>IN</sub> = 5.5 V | | | | | 1.0 | mA | | | | | | | V <sub>O</sub> = 2.4 V | | | 110 | | | lozн | Off State | V <sub>CC</sub> = Max., | Y <sub>0</sub> - Y <sub>3</sub> | $Y_0 - Y_3$ $V_0 =$ | | | | -1130 | μΑ | | IOZL | (High-Impedance) Output Current | (Note 4) | DB <sub>0-3</sub> ,QlO <sub>0</sub> ,QlO <sub>3</sub><br>SlO <sub>0</sub> , SlO <sub>3</sub> , WRITE<br>MSS | | V <sub>O</sub> = 2.4 V | | | 90 | | | | | | | | V <sub>O</sub> = 0.5 V | | | -770 | | | los | Output Short-Circuit<br>Current (Note 3) | V <sub>CC</sub> = Max. +<br>V <sub>O</sub> = 0.5 V | 0.5 V | | • | -30 | | -85 | mA | | | | | | T <sub>A</sub> = 0 | to 70°C | | | 350 | | | | Power Supply Current | 1 | COM'L | $T_A = 70$ | )°C | | | 291 | | | loc | (Note 5) | V <sub>CC</sub> = Max. | | T <sub>C</sub> = -5 | =-55 to 125°C | | | 395 | mA | | | | | MIL | T <sub>C</sub> = 12 | T <sub>C</sub> = 125°C | | | 258 | | Notes: 1. For conditions shown as Min. or Max., use the appropriate value specified under Operating Ranges for the applicable For conditions shown as Min. or Max., use the appropriate value specified under Operating Ranges for the applicable device type. Typical limits are at V<sub>CC</sub>=5.0 V, 25°C ambient and maximum loading. Not more than one output should be shorted at a time. Duration of the short-circuit test should not exceed one second. Y<sub>0-3</sub>, DB<sub>0-3</sub>, SlO<sub>0,3</sub>, alO<sub>0,3</sub>, and WRITE/MSS are three-state outputs internally connected to TTL inputs. Z is an open-collector output internally connected to a TTL input. Input characteristics are measured under conditions such that the outputs are in the OFF state. Worse case I<sub>CC</sub> is at minimum temperature. Three input levels provide zero noise immunity and should only be static tested in a noise-free environment (not functionally tested). functionally tested). ### **SWITCHING TEST CIRCUITS** TC001430 A. Three-State Outputs **B. Normal Outputs** C. Open-Collector Outputs $$R_{2} = \frac{2.4 \text{ V}}{\text{IOH}}$$ $$R_{1} = \frac{5.0 - \text{V}_{BE} - \text{V}_{OL}}{\frac{\text{IOL} + \text{V}_{OL}}{1\text{K}}}$$ $$R_{1} = \frac{5.0 - \text{V}_{BE} - \text{V}_{OL}}{\frac{\text{IOL} + \text{V}_{OL}}{1\text{C}}}$$ $$R_{1} = \frac{5.0 - \text{V}_{E} - \text{V}_{OL}}{\frac{\text{IOL} + \text{V}_{OL}}{1\text{C}}}$$ $$R_{2} = \frac{5.0 - \text{V}_{E} - \text{V}_{OL}}{\frac{\text{IOL} + \text{V}_{OL}}{1\text{C}}}$$ - Notes: 1. $C_L = 50$ pF includes scope probe, wiring and stray capacitances without device in hand in test fixture. - 2. $S_1$ , $S_2$ , $S_3$ are closed during function test and all AC tests except output enable tests. - 3. $S_1$ and $S_3$ are closed while $S_2$ is open for tpzH test. $S_1$ and $S_2$ are closed while $S_3$ is open for tpzL test. - 4. $C_L = 5.0$ pF for output disable tests. ## KEY TO SWITCHING WAVEFORMS | WAVEFORM | INPUTS | OUTPUTS | |-------------|----------------------------------------|----------------------------------------------------| | | MUST BE<br>STEADY | WILL BE<br>STEADY | | | MAY CHANGE<br>FROM H TO L | WILL BE<br>CHANGING<br>FROM H TO L | | | MAY CHANGE<br>FROM L TO H | WILL BE<br>CHANGING<br>FROM L TO H | | <b>XXXX</b> | DON'T CARE;<br>ANY CHANGE<br>PERMITTED | CHANGING;<br>STATE<br>UNKNOWN | | <b>⋙</b> | DOES NOT<br>APPLY | CENTER<br>LINE IS HIGH<br>IMPEDANCE<br>"OFF" STATE | | | | KS000010 | | | TEST OUTPUT LOADS | | | | | | | | | | | |-------------------------------------------|--------------------|-----|-----|--|--|--|--|--|--|--|--| | Test Circuit $R_1(\Omega)$ $R_2(k\Omega)$ | | | | | | | | | | | | | Α | | 470 | 1 | | | | | | | | | | Α | Y <sub>0-3</sub> | 240 | 1 | | | | | | | | | | В | C <sub>n + 4</sub> | 470 | 3 | | | | | | | | | | В | P/OVR | 390 | 3 | | | | | | | | | | В | Ğ/N | 220 | 1.5 | | | | | | | | | | C | | 270 | _ | | | | | | | | | For additional information on testing, see section titled "Guidelines on Testing Am2900 Family Devices," in the 1985 BMLI Data book (Order No. 03851A), page 13-2. #### SWITCHING CHARACTERISTICS over operating range unless otherwise specified The Am29203 switching characteristics are a function of the power supply voltage, the temperature, and the operating mode of the device. The data has been condensed into the following tables: #### INDEX TO SWITCHING TABLES | Operating Range<br>(Notes 1 & 2) | Table | Data Type | Applicable To | | | |----------------------------------|---------------|-----------------------|-----------------------------|--|--| | Commercial | I-A | | | | | | Military | II – A | Clock and Write Pulse | All Functions | | | | Commercial | I-B | | | | | | Military | II – B | Enable/Disable Times | All Functions | | | | Military | II-C | Setup and Hold Times | All Functions | | | | Commercial | l – 1 | | Standard and Increment/ | | | | Military | II <b>–</b> 1 | Combinational Delays | Decrement by 1 or 2 | | | | Commercial | 1-2 | | | | | | Military | 11-2 | Combinational Delays | Multiply Instructions | | | | Commercial | 1-3 | | | | | | Military | 11-3 | Combinational Delays | Divide Instructions | | | | Commercial | 1-4 | | Sign Magnitude to Two's- | | | | Military | 11 – 4 | Combinational Delays | Complement Conversion | | | | Commercial | I-5 | | | | | | Military | 11-5 | Combinational Delays | Single Length Normalization | | | | Commercial | 1-6 | | | | | | Military | II – 6 | Combinational Delays | BCD Instructions | | | Notes: 1. Tables in Section I specify the guaranteed performance of the Am29203 over the commercial operating range of 0 to +70°C, with V<sub>CC</sub> from 4.75 to 5.25 V. All data are in ns, with inputs switching between 0 and 3 V at 1 V/ns and measurements made at 1.5 V. All outputs have maximum DC load. Tables in Section II specify the guaranteed performance over the military operating range of -55 to +125°C, with V<sub>CC</sub> from 4.5 to 5.5 V. All data are in ns, with inputs switching between 0 and 3 V at 1 V/ns. #### I. Guaranteed Commercial Range Performance TABLE I-A. CLOCK AND WRITE PULSE CHARACTERISTICS | Minimum Clock LOW Time | 30 ns | |------------------------------------------|-------| | Minimum Clock HIGH Time | 30 ns | | Minimum Time CP and WE both LOW to Write | 15 ns | TABLE I-B. ENABLE/DISABLE TIMES | From | То | Enable | Disable | |--------------------|-----|--------|---------| | ŌĒŸ | Υ | 25 | 21 | | ŌĒB | DB | 25 | 21 | | ĒĀ | DA | 25 | 21 | | 18 | SIO | 25 | 21 | | l <sub>8</sub> | QIO | 38 | 38 | | l <sub>8765</sub> | QIO | 38 | 38 | | l <sub>43210</sub> | QIO | 38 | 38 | | LSS | WR | 25 | 21 | Note: C<sub>L</sub> = 5 pF for output disable tests. Measurement is made to a 0.5 V change on the output. TABLE I-1. STANDARD FUNCTIONS AND INCREMENT BY ONE OR TWO INSTRUCTIONS (SF 4) | | | То | | | | | | | | | | | | |-------------------------------------|-------------|--------------------------------------------------|------|----|----|-----|----|---------------|---------------------|------------------|------------------|----------------------------|--| | From | Υ | Cn + 4 | G, P | z | N | OVR | DB | WRITE/<br>MSS | QIO <sub>0, 3</sub> | SIO <sub>0</sub> | SIO <sub>3</sub> | SIO <sub>0</sub><br>Parity | | | A, B Addr | 67 | 55 | 52 | 74 | 61 | 67 | 28 | | | 41 | 62 | 78 | | | DA, DB | 58 | 50 | 40 | 65 | 54 | 58 | - | - | | 35 | 59 | 65 | | | Cn | 33 | 18 | _ | 35 | 28 | 27 | | _ | - | 23 | 30 | 38 | | | 18-0 | 64 | 64 | 50 | 72 | 61 | 62 | _ | 34 | 26* | 50* | 62* | 74* | | | CP | 58 | 42 | 43 | 61 | 54 | 58 | 22 | T - | 22 | 37 | 54 | 60 | | | SIO <sub>0</sub> , SIO <sub>3</sub> | 23 | - | | 29 | _ | _ | - | | - | - | 29 | 19 | | | MSS | 44 | - | 44 | 44 | 44 | 44 | - | - | - | 44 | 44 | 44 | | | Y | | <del> </del> | _ | 17 | - | - | - | - | - | - | - | - | | | ĪĒN | <del></del> | <del> </del> | _ | - | _ | _ | _ | 20 | - | - | - | - | | | EA | 58 | 50 | 40 | 65 | 54 | 58 | | | <u> </u> | 35 | 59 | 65 | | Notes: 1. A "-" means the delay path does not exist. 2. An "\*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "\*" is the delay to correct data on an enabled output. Standard Functions: See Table 2 Increment SF 4: F = S + 1 + Cn ## TABLE I-2. MULTIPLY INSTRUCTIONS (SF 0, SF 2, SF 6) | | | | | | | То | | | | | | |-------------------------------------|-------|----------------|--------|------|-----|------|----------|------|---------------|--------------------|------------------| | From | Slice | Υ | Cn + 4 | G, P | z | N | OVR | DB | WRITE/<br>MSS | QIO <sub>0,3</sub> | SIO <sub>0</sub> | | | MSS | 67 | (55) | - | - | (61) | (67) | (28) | | - | (41) | | A, B Addr | IS | (67) | (55) | (52) | - | - | _ | (28) | | - | (41) | | , | LSS | (67) | (55) | (52) | - | - | - | (28) | | - | (41) | | | MSS | 58 | (50) | - | - | (54) | (58) | | | - | (35) | | DA, DB | IS | (58) | (50) | (40) | - | - | - | - | - | - | (35) | | , | LSS | (58) | (50) | (40) | - | - | - | - | - | - | (35) | | | MSS | 35 | (18) | _ | - | (28) | (27) | _ | | - | (23) | | Cn | IS | (33) | (18) | _ | - | - | - | _ | - | - | (23) | | <b></b> | LSS | (33) | (18) | _ | - | _ | - | - | - | - | (23) | | | MSS | 94 | 75 | _ | - | 88 | 88 | _ | - : | (26) | 73* | | I <sub>8</sub> -0 | IS | 94 | 75 | 71 | - | - | - | _ | - | (26) | 73* | | 0 | LSS | 94 | 75 | 71 | 30 | | | - | (34) | (26) | 73* | | | MSS | 58 | (42) | _ | - | (54) | (58) | (22) | - | (22) | (37) | | СР | IS | (58) | (42) | (43) | - | - | - | (22) | - | (22) | (37) | | <b>.</b> | LSS | 94 | 75 | 71 | 30 | - | - | (22) | - | (22) | 73 | | | MSS | 64 | 45 | - | 1 _ | 58 | 58 | - | - | - | 43 | | z | IS | 64 | 45 | 41 | _ | - | - | - | | - | 43 | | 2 | LSS | <del> -</del> | | - | _ | - | <b>—</b> | - | - | - | | | SIO <sub>0</sub> , SIO <sub>3</sub> | Any | (23) | | _ | - | | T - | - | T - | - | - | Notes: 1. A "-" means the delay path does not exist. 2. An "\*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "\*" is the delay to correct data on an enabled output. 3. A number in parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test. Unsigned Multiply $$\begin{array}{lll} \text{SF 0: } F = S + Cn \text{ if } Z = 0 \\ F = S + R + Cn \text{ if } Z = 1 \\ Y = Log. \ F/2 \\ Q = Log. \ Q/2 \\ Y_3 = C_n + 4 \ (MSS) \\ Z = Q_0 \ (LSS) \end{array}$$ Two's-Complement Multiply SF 2: F = S + Cn if Z = 0 F = S + Cn if Z = 0 F = R + S + Cn if Z = 1 Y = Log. F/2 Q = Log. Q/2 $Y_3 = F_3 \oplus OVR \text{ (MSS)}$ $Z = Q_0 \text{ (LSS)}$ Two's-Complement Multiply Last Cycle SF 6: F = S + Cn if Z = 0F = S - R - 1 + Cn if Z = 1Y = Log. F/2 Q = Log. Q/2 $Y_3 = OVR \oplus (MSS)$ $Z = Q_0 (LSS)$ | | | То | | | | | | | | | | | | | | |-----------|-------|---------|---------|-------|--------|-------|-------|------|------|--------------------|------------------|--|--|--|--| | From | Slice | Υ | Cn + 4 | G, P | Z | N | OVR | DB | WR | QIO <sub>0,3</sub> | SIO <sub>3</sub> | | | | | | | MSS | (67) | 61/(55) | - | 74/- | 61 | 67 | (28) | _ | - ' | 62 | | | | | | A, B Addr | IS | (67) | (55) | (52) | (74)/- | - | _ | (28) | - | - | (62) | | | | | | | LSS | (67) | (55) | (52) | (74)/- | _ | | (28) | - | - | (62) | | | | | | | MSS | (58) | 55/(50) | - | 65/- | 54 | 58 | _ | - | - | 59 | | | | | | DA, DB | IS | (58) | (50) | (40) | (65)/- | - | - | _ | - | - | (59) | | | | | | | LSS | (58) | (50) | (40) | (65)/- | - | - | - | - | - | (59) | | | | | | | MSS | (33) | 33/(18) | - | 35/- | 28 | 27 | _ | - | | 32 | | | | | | Cn | IS | (33) | (18) | - | (35)/- | - | - | | _ | - | (30) | | | | | | | LSS | (33) | (18) | | (35)/- | _ | _ | - | _ | - | (30) | | | | | | | MSS | 64/84 | 75/68 | - | 72/29 | 61/77 | 62/77 | - | _ | (26) | 63/83* | | | | | | 8-0 | IS | 64/84 | 64/68 | 50/70 | 72/- | - | - | - | _ | (26) | 62/83* | | | | | | | LSS | 64/84 | 64/68 | 50/70 | 72/- | - | - | _ | (34) | (26) | 62/83* | | | | | | | MSS | (58)/85 | 46/69 | - | 61/30 | 54/66 | 58/66 | (22) | _ | (22) | 54/79 | | | | | | CP | IS | (58) | (42) | (43) | (61)/- | - | _ | (22) | _ | (22) | (54) | | | | | | | LSS | (58) | (42) | (43) | (61)/- | - | - | (22) | - | (22) | (54) | | | | | | | MSS | - | - | - | - | - | - | _ | - | - | | | | | | | Z | IS | -/55 | -/39 | -/41 | - | - | - | - | _ | - 1 | -/54 | | | | | Any LSS Notes: 1. A "-" means the delay path does not exist. 2. An "" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "" is the delay to correct data on an enabled output. \_ \_ \_ -/54 -/39 -/55 (23) -/41 - adata on an enabled output. A number in parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test. If two delays are given, the first is for 1st divide and normalization; the second is for two's complement divide and two's complement divide. correction. Double Length Normalize and First Divide Op ``` SF A: F = S + Cn Y = Log. 2F Y = Log. 2F Q = Log. 2Q SIO<sub>3</sub> = F<sub>3</sub> \oplus R<sub>3</sub> (MSS) C_{n+4} = F_3 \oplus F_2 (MSS) OVR = F<sub>2</sub> \oplus F<sub>1</sub> (MSS) Z = \overline{Q_0} \overline{Q_1} \overline{Q_2} \overline{Q_3} \overline{F_0} \overline{F_1} \overline{F_2} \overline{F_3} ``` Two's-Complement Divide SIO<sub>0</sub>, SIO<sub>3</sub> ``` SF C: F = R + S + Cn if Z = 0 F=S-R-1+ Cn if Z=1 F = S - H - 1 + O(111 2 - 1) Y = Log. 2F Q = Log. 2Q S(O_3 = \overline{F_3} \oplus \overline{R_3} \text{ (MSS)} Z = \overline{F_3} \oplus \overline{R_3} \text{ (MSS)} \text{ from previous cycle} ``` Two's-Complement Divide Correction and Remainder ``` SF E: F = R + S + Cn if Z = 0 F = S - R - 1 + Cn if Z = 1 . Y=F Q = Log. 2Q Z = \overline{F_3 \oplus R_3} (MSS) from previous cycle ``` | Т | ABLE 1-4. SIGI | N MAGN | ITUDE T | O TWO | 's con | IPLEME | NT CON | IVERSIC | ON (SF | 5) | | |-------------------------------------|----------------|----------|------------------|-------|--------|--------|--------|---------|---------------|--------------------|------------------| | | | | | | | То | | | | | | | From | Slice | Υ | C <sub>n+4</sub> | G, P | z | N | OVR | DB | WRITE/<br>MSS | QIO <sub>0,3</sub> | SIO <sub>3</sub> | | | MSS | 97 | 84 | - | 45 | 89 | 89 | (28) | - | | 105 | | A, B Addr | IS | (67) | (55) | (52) | _ | _ | | (28) | - | | (62) | | | LSS | (67) | (55) | (52) | - | _ | - | (28) | | | (62) | | | MSS | 94 | 79 | - | 40 | 84 | 84 | _ | - | | 100 | | DA, DB | IS | (58) | (50) | (40) | _ | - | _ | _ | - | | (59) | | | LSS | (58) | (50) | (40) | - | - | - | - | - | | (59) | | | MSS | 33 | (18) | _ | - | 32 | 27 | - | _ | | (30) | | Cn | IS | (33) | (18) | - | - | - | - | - | _ | | (30) | | | LSS | (33) | (18) | | - | - | | | - | | (30) | | | MSS | 85 | 67 | - | 28 | 82 | 73 | - | - | (26) | 88* | | I <sub>8</sub> -0 | IS | 85 | 67 | 63 | - | - | - | - | - | (26) | 88* | | | LSS | 85 | 67 | 63 | - | - | - | - | (34) | (26) | 88* | | | MSS | 94 | 79 | _ | 40 | 84 | 84 | (22) | _ | (22) | 100 | | CP | IS | (58) | (42) | (43) | - | - | - | (22) | - | (22) | (54) | | | LSS | (58) | (42) | (43) | - | _ | - | (22) | - | (22) | (54) | | | MSS | <b>–</b> | - | _ | | - | _ | - | - 1 | | | | Z | IS | 57 | 39 | 35 | _ | - | | - | _ | _ | 60 | | | LSS | 57 | 39 | 35 | - | _ | - | _ | _ | _ | 60 | | SIO <sub>0</sub> , SIO <sub>3</sub> | Any | (23) | - | - | - | _ | - | - | _ | | | Notes: 1. A "-" means the delay path does not exist. 2. An "" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "\*" is the delay to correct data on an enabled output. 3. A number in parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test. SF 5: F = S + Cn if Z = 0 $F = \overline{S} + Cn$ if Z = 1 $Y_3 = S_3 \oplus F_3$ (MSS) $Z = S_3$ (MSS) ## TABLE I-5. SINGLE LENGTH NORMALIZATION (SF 8) | | | То | | | | | | | | | | |-------------------------------------|-------|------|------------------|------|----|----|-----|------|---------------|--------------------|------------------| | From | Slice | Υ | C <sub>n+4</sub> | G, P | z | N | OVR | DB | WRITE/<br>MSS | QIO <sub>0,3</sub> | SIO <sub>3</sub> | | | MSS | (67) | - | - | - | _ | | (28) | - | - | (62) | | A, B Addr | IS | (67) | (55) | (52) | - | - | - | (28) | - | _ | (62) | | - | LSS | (67) | (55) | (52) | - | - | - | (28) | - | _ | (62) | | | MSS | (58) | | _ | - | - | - | _ | - | - | (59) | | DA, DB | IS | (58) | (50) | (40) | - | - | _ | - | | - | (59) | | | LSS | (58) | (50) | (40) | - | - | - | - | - | | (59) | | | MSS | (33) | - | _ | - | - | - | - | - | - | (59) | | Cn | IS | (33) | (18) | - | - | _ | - | - | - | _ | (30) | | | LSS | (33) | (18) | - | | _ | - | - | - | _ | (30) | | | MSS | 64 | 37 | - | 29 | 24 | 24 | - | | (26) | 62* | | I <sub>8</sub> -0 | IS | 64 | 64 | 50 | 29 | - | _ | - | - | (26) | 62* | | | LSS | 64 | 64 | 50 | 29 | - | - | - | (34) | (26) | 62* | | | MSS | (58) | 29 | - | 30 | 26 | 29 | (22) | - | (22) | (54) | | CP | IS | (58) | (42) | (43) | 30 | - | - | (22) | - | (22) | (54) | | | LSS | (58) | (42) | (43) | 30 | - | - | (22) | _ | (22) | (54) | | | MSS | - | - | - | - | - | - | - | - | _ | | | Z | IS | - | - | - | - | - | - | _ | - | - | _ | | | LSS | _ | - | - | - | - | _ | _ | - 1 | _ | _ | | SIO <sub>0</sub> , SIO <sub>3</sub> | Any | (23) | _ | - | - | - | _ | | | | | Notes: 1. A "-" means the delay path does not exist. 2. An """ means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "\*" is the delay to correct data on an enabled output. 3. A number in parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test. SF 8: F = S + Cn N = Q<sub>3</sub> (MSS) Y = F Q = Log. 2Q $\begin{array}{c} C_{n+4} = \underline{Q_3} \ \oplus \ \underline{Q_2} \ (\underline{MSS}) \\ Z = \overline{Q_0} \ \overline{Q_1} \ \overline{Q_2} \ \overline{Q_3} \end{array}$ $OVR = Q_2 \oplus Q_1$ (MSS) | | TABLE | I-6. E | SCD INS | STRUC | TIONS | (SF 1, | SF 7, 9 | SF 9, S | F B, S | F D, SI | F F) | | | |------------------|-------|--------|--------------------|-------|--------------------|--------|---------|----------|--------|---------|------------------|------------------|---------------| | | | То | | | | | | | | | | | | | From | Slice | Υ | C <sub>n + 4</sub> | G, P | Z | N | OVR | DA<br>DB | WR | QIO | SIO <sub>0</sub> | SIO <sub>3</sub> | SIO<br>Parity | | | MSS | 72 | 60 | _ | 74 | 68 | 68 | 28 | - | - | 55 | 62 | 78 | | A, B Addr | IS | 72 | 60 | 55 | 74 | - | - | 28 | - | - | 55 | 62 | 78 | | | LSS | 72 | 60 | 55 | 74 | - | - | 28 | - | - | 55 | 62 | 78 | | | MSS | 61 | 52 | - | 65 | 59 | 59 | - | - | - | 45 | 59 | 65 | | DA, DB | IS | 61 | 52 | 48 | 65 | - | - | - | - | - | 45 | 59 | 65 | | | LSS | 61 | 52 | 48 | 65 | - | - | - | | - | 45 | 59 | 65 | | | MSS | 36 | 23 | - | 37 | 33 | 33 | - | - | 1 | 30 | 36 | 44 | | Cn | IS | 36 | 23 | - | 37 | _ | - | - | - | 1 | 30 | 36 | 44 | | | LSS | 36 | 23 | - | 37 | - | - | - | - | - | 30 | 36 | 44 | | | MSS | 72 | 64 | _ | 72/45 <sup>1</sup> | 62 | 62 | - | - | 26 | 50 | 62 | 74 | | l <sub>8-0</sub> | IS | 72 | 64 | 63 | 72/45 <sup>1</sup> | - | - | - | - | 26 | 50 | 62 | 74 | | | LSS | 72 | 64 | 63 | 72/45 <sup>1</sup> | - | - | - | - | 26 | 50 | 62 | 74 | | | MSS | 62 | 53 | - | 68/30 <sup>1</sup> | 62 | 62 | 22 | - | 22 | 39 | 60 | 65 | | СК | IS | 62 | 53 | 50 | 68/30 <sup>1</sup> | - | - | 22 | - | 22 | 39 | 60 | 65 | 23 Note 1: Binary to BCD and multiprecision Binary to BCD Instructions only. 62 - 53 - LSS MSS LSS Any Any ıs BCD to Binary conversion (SF 1) BCD divide by two (SF 7) z ĪĒN SIO<sub>0-3</sub> Binary to BCD conversion (SF 9) BCD add (SF B) 68/30<sup>1</sup> - 50 - - BCD substract (SF D, SF F) 21 \_ 22 \_ \_ \_ - \_ \_ 39 60 - 65 \_ #### II. Guaranteed Military Range Performance ## TABLE II-A. CLOCK AND WRITE PULSE CHARACTERISTICS | Minimum Clock Low Time | 30 ns | |------------------------------------------|-------| | Minimum Clock High Time | 30 ns | | Minimum Time CP and WE both Low to Write | 30 ns | #### TABLE II-B. ENABLE/DISABLE TIMES | From | То | Enable | Disable | |-------------------|-----|--------|---------| | ŌĒY | Υ | 25 | . 21 | | ŌĒB | DB | 25 | 21 | | ŌĒĀ | DA | 25 | 21 | | I <sub>8</sub> | SIO | 25 | 21 | | 18 | QIO | 38 | 38 | | l <sub>8765</sub> | QIO | 38 | 38 | | 143210 | QIO | 38 | 35 | | LSS | WR | 30 | 25 | Note: $C_L = 5.0$ pF for output disable tests. Measurement is made to a 0.5 V change on the output. #### TABLE II-C. SETUP AND HOLD TIMES | | | HIGH- | to-LOW | | | | | | |--------------------|-----------------|------------|------------|--------------------------|------------|---------------------------|--|--| | | | | Т | owl | | | | | | From | With Respect to | Setup | Hold | Setup | Hold | Comments | | | | Υ | СР | Don't Care | Don't Care | 14 | 3 | Store Y in RAM/Q (Note 1) | | | | WE HIGH | СР | 15 | Tpwl | | 0 | Prevent Writing | | | | WE LOW | СР | Don't Care | Don't Care | 15 | 0 | Write into RAM | | | | A, B Source | СР | 20 | 3 | Don't Care | Don't Care | Latch Data from RAM Out | | | | B Destination | СР | 6 | Tı | pwl | 3 | Write Data into B Address | | | | QIO <sub>0.3</sub> | СР | Don't Care | Don't Care | 17 | 3 | Shift Q | | | | l <sub>8765</sub> | CP | 12 | - | 20 | 0 | Write into Q (Note 2) | | | | IEN HIGH | СР | 24 | | | 0 | Prevent Writing into Q | | | | IEN LOW | СР | Don't Care | Don't Care | Don't Care 21 0 Write in | | Write into Q | | | | l <sub>43210</sub> | СР | 18 | - | 32 | 0 | Write into Q (Note 2) | | | Notes: 1. The internal Y-bus to RAM setup condition will be met 5 ns after valid Y output $(\overline{OE}_Y = 0)$ . - 2. The setup time with respect to CP falling edge is to prevent writing. The setup time with respect to CP rising edge is to enable writing. - 3. For all other setup conditions not specified in this table, the setup time should be the delay to stable Y output, plus the Y to RAM internal setup time. Even if the RAM is not being loaded, this setup condition ensures valid writing into the Q register and sign compare flip-flop. - 4. WE controls writing into the RAM. IEN controls writing into Q and, indirectly, controls WE through the WRITE/MSS output. To prevent writing, IEN and WE must go HIGH during the entire clock LOW time. They may go LOW after the clock has gone LOW to cause a write, provided the WE LOW and IEN LOW setup times are met. Having gone LOW, they should not be returned HIGH until after the clock has gone HIGH. - 5. A and B addresses must be set up prior to the clock HIGH-to-LOW transition to latch data at the RAM output. - 6. Writing occurs when CP and $\overline{\text{WE}}$ are both LOW. The B address should be stable during this entire period. - 7. Because leges controls the writing or not writing of data into RAM and Q, they should be stable during the entire clock LOW time unless IEN is HIGH, which prevents writing. - 8. The setup time prior to the clock LOW-to-HIGH transition occurs in parallel with the setup time prior to the clock HIGH-to-LOW transition and the clock LOW time. The actual setup time requirement on I<sub>43210</sub> relative to the clock LOW-to-HIGH transition is the longer of (1) the setup time prior to clock L →H and (2) the sum of the setup time prior to clock H →L and the clock LOW time. ## TABLE II-1. STANDARD FUNCTIONS AND INCREMENT BY ONE OR TWO INSTRUCTIONS (SF 4) | | | То | | | | | | | | | | | | | | |-------------------------------------|----|--------------------|------|----|----|-----|----|---------------|---------------------|------------------|------------------|----------------------------|--|--|--| | From | Y | C <sub>n + 4</sub> | G, ₽ | z | N | OVR | DB | WRITE/<br>MSS | QIO <sub>0, 3</sub> | SIO <sub>0</sub> | SIO <sub>3</sub> | SIO <sub>0</sub><br>Parity | | | | | A, B Addr | 70 | 58 | 52 | 78 | 68 | 67 | 28 | _ | _ | 47 | 71 | 84 | | | | | DA, DB | 60 | 52 | 40 | 66 | 55 | 58 | - | - | - | 35 | 61 | 74 | | | | | Cn | 35 | 19 | - | 41 | 31 | 29 | - | - | - 1 | 23 | 33 | 40 | | | | | I <sub>8</sub> -0 | 72 | 69 | 56 | 80 | 71 | 69 | - | 36 | 26* | 58* | 75* | 89* | | | | | CP | 60 | 42 | 43 | 67 | 55 | -58 | 22 | - | 22 | 41 | 61 | 66 | | | | | SIO <sub>0</sub> , SIO <sub>3</sub> | 26 | - | - | 29 | - | - | - | - | - | _ | 29 | 19 | | | | | MSS | 44 | - | 44 | 44 | 44 | 44 | - | _ | - 1 | 44 | 44 | 44 | | | | | Υ | - | - | | 17 | - | - | - | | - 1 | _ | - | - | | | | | ĪĒN | - | _ | - | - | _ | - | - | 20 | - | | - | | | | | | ĒĀ | 60 | 52 | 40 | 66 | 55 | 58 | - | - | - 1 | 35 | 61 | 74 | | | | Notes: 1. A "-" means the delay path does not exist. 2. An "" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "" is the delay to correct data on an enabled output. Standard Functions: See Table 2 Increment SF 4: F = S + 1 + Cn #### TABLE II-2 MULTIPLY INSTRUCTIONS (SF 0, SF 2, SF 6) | | То | | | | | | | | | | | | | |-------------------------------------|-------|------|--------------------|------|----|------|------|------|---------------|--------------------|------------------|--|--| | From | Slice | Y | C <sub>n + 4</sub> | G, P | z | N | OVR | DB | WRITE/<br>MSS | QIO <sub>0,3</sub> | SIO <sub>0</sub> | | | | | MSS | 72 | (58) | - | - | (68) | (67) | (28) | - | - | (47) | | | | A, B Addr | IS | (70) | (58) | (52) | - | - | - | (28) | - | _ | (47) | | | | | LSS | (70) | (58) | (52) | - | - | - | (28) | - | _ | (47) | | | | DA, DB | MSS | 62 | (52) | - | _ | (55) | (58) | _ | - 1 | _ | (35) | | | | | IS | (60) | (52) | (40) | - | - | - | _ | - | - | (35) | | | | | LSS | (60) | (52) | (40) | - | - | - | - | - | - | (35) | | | | | MSS | 40 | (19) | - | _ | (31) | (29) | - | - | - | (23) | | | | On | IS | (35) | (19) | - | - | - | - | _ | - | - | (23) | | | | | LSS | (35) | (19) | - | - | - | - | _ | - | _ | (23) | | | | | MSS | 108 | 84 | - | - | 98 | 98 | - | - | (26) | 81* | | | | 8-0 | IS | 108 | 84 | 80 | - | - | - | _ | - | (26) | 81* | | | | | LSS | 108 | 84 | 80 | 33 | - | - | - | (36) | (26) | 81* | | | | | MSS | 62 | (42) | - | - | (55) | (58) | (22) | _ | (22) | (41) | | | | CP CP | IS . | (60) | (42) | (43) | _ | - | - | (22) | - | (22) | (41) | | | | | LSS | 109 | 85 | 79 | 34 | - | - | (22) | - | (22) | 82 | | | | | MSS | 75 | 51 | - | - | 65 | 65 | - | - | | 48 | | | | z | IS | 75 | 51. | · 47 | - | - | - | - | - 1 | - | 48 | | | | | LSS | - | - | _ | - | - | - | - | - | _ | | | | | SIO <sub>0</sub> , SIO <sub>3</sub> | Any | (26) | _ | _ | _ | _ | _ | _ | | | | | | - Notes: 1. A "-" means the delay path does not exist. 2. An "" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "" is the delay to correct data on an enabled output. - 3. A number in parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test. Unsigned Multiply SF 0: F = S + Cn if Z = 0F = S + R + Cn if Z = 1 $Y_3 = C_{n+4}$ (MSS) $Z = Q_0$ (LSS) Y = Log. F/2 Q = Log. Q/2 Two's-Complement Multiply SF 2: F = S + Cn if Z = 0F = R + S + Cn if Z = 1 $Y_3 = F_3 \oplus OVR \text{ (MSS)}$ $Z = Q_0 \text{ (LSS)}$ Y = Log. F/2 Q = Log. Q/2 Two's-Complement Multiply Last Cycle SF 6: F = S + Cn if Z = 0F = S - R - 1 + Cn if Z = 1 $Y_3 = OVR \oplus F_3 \text{ (MSS)}$ $Z = Q_0 \text{ (LSS)}$ Y = Log. F/2 Q = Log. Q/2 | | TABLE II-3. DIVIDE INSTRUCTION (SF A/SF C, SF E) | | | | | | | | | | | | | | | |-------------------------------------|--------------------------------------------------|---------|---------|-------|--------|-------|-------|------|------|--------------------|------------------|--|--|--|--| | | | То | | | | | | | | | | | | | | | From | Slice | Υ | Cn + 4 | G, P | Z | N | OVR | DB | WR | Q1O <sub>0,3</sub> | SIO <sub>3</sub> | | | | | | | MSS | (70) | 72/(58) | - | 78/- | 68 | 67 | (28) | - | - | 71 | | | | | | A, B Addr | IS | (70) | (58) | (52) | (78)/- | - | _ | (28) | _ | - | (71) | | | | | | | LSS | (70) | (58) | (52) | (78)/- | - | _ | (28) | _ | - | (71) | | | | | | DA, DB | MSS | (60) | 66/(52) | - | 66/- | 55 | 58 | _ | _ | - | 61 | | | | | | | IS | (60) | (52) | (40) | (66)/- | - | - | _ | _ | _ | (61) | | | | | | | LSS | (60) | (52) | (40) | (66)/- | _ | - | _ | _ | - | (61) | | | | | | Cn | MSS | (35) | 37/(19) | - | 41/- | 31 | 29 | _ | - | _ | 36 | | | | | | | IS | (35) | (19) | - | (41)/- | _ | - | - | - | - | (33) | | | | | | | LSS | (35) | (19) | - | (41)/- | - | - | _ | | - | (33) | | | | | | | MSS | 72/96 | 89/79 | - | 80/33 | 71/91 | 69/91 | _ | _ | (26) | 76/98 | | | | | | l <sub>8</sub> -0 | IS | 72/96 | 69/79 | 56/79 | 80/- | - | - | - | - | (26) | 75/98 | | | | | | | LSS | 72/96 | 69/79 | 56/79 | 80/- | - | - | - | (36) | (26) | 75/98 | | | | | | | MSS | (60)/97 | 51/80 | - | 67/34 | 55/74 | 58/74 | (22) | - | (22) | 61/93 | | | | | | CP | IS | (60) | (42) | (43) | (67)/- | _ | _ | (22) | - | (22) | (61) | | | | | | | LSS | (60) | (42) | (43) | (67)/- | - | - | (22) | _ | (22) | (61) | | | | | | | MSS | - | - | - | - | - | - | _ | - | - | _ | | | | | | Z | IS | -/63 | -/46 | -/46 | - | - | - | - | - | - | -/65 | | | | | | | LSS | -/63 | -/46 | -/46 | - | - | - | _ | - | - | -/65 | | | | | | SIO <sub>0</sub> , SIO <sub>3</sub> | Any | (26) | - | | _ | _ | - | _ | - | _ | _ | | | | | Notes: 1. A "-" means the delay path does not exist. 2. An "" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "\*" is the delay to correct data on an enabled output. 3. A number in parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test. 4. If two delays are given, the first is for 1st divide and normalization; the second is for two's complement divide and two's complement divide correction. Double Length Normalize and First Divide Op $$\begin{array}{c} \text{SF A: } F = S + Cn \\ \text{SIO}_3 = F_3 \oplus F_3 \text{ (MSS)} \\ C_{n+4} = F_3 \oplus F_2 \text{ (MSS)} \\ \text{OVR} = F_2 \oplus F_1 \text{ (MSS)} \\ Z = \overline{Q_0} \ \overline{Q_1} \ \overline{Q_2} \ \overline{Q_3} \ \overline{F_0} \ \overline{F_1} \ \overline{F_2} \ \overline{F_3} \\ \text{Y} = \text{Log. } 2F \\ \text{Q} = \text{Log. } 2Q \end{array}$$ Two's-Complement Divide Two's-Complement Divide Correction and Remainder SF E: $$F = R + S + Cn$$ if $Z = 0$ $F = S - R - 1 + Cn$ if $Z = 1$ $Y = F$ $Q = Log. 2Q$ $Z = \overline{F_3} \oplus R_3$ (MSS) from previous cycle | | | То | | | | | | | | | | | | | | |-------------------------------------|-------|------|--------------------|------|----|-----|-----|------|---------------|--------------------|------------------|--|--|--|--| | From | Slice | Υ | C <sub>n + 4</sub> | G, P | z | N | OVR | DB | WRITE/<br>MSS | QIO <sub>0,3</sub> | SIO <sub>3</sub> | | | | | | | MSS | 114 | . 98 | - | 52 | 106 | 106 | (28) | - | - | 128 | | | | | | A, B Addr | IS | (70) | (58) | (52) | - | - | - | (28) | - | - | (71) | | | | | | | LSS | (70) | (58) | (52) | - | _ | - | (28) | - | - | (71) | | | | | | DA, DB | MSS | 108 | 92 | - | 46 | 101 | 101 | - | - | - | 112 | | | | | | | IS | (60) | (52) | (40) | - | - | - | _ | - | - | (61) | | | | | | | LSS | (60) | (52) | (40) | - | | _ | _ | - | _ | (61) | | | | | | Cn | MSS | 36 | (19) | _ | _ | 35 | 29 | _ | - | - | (33) | | | | | | | IS | (35) | (19) | - | - | _ | - | _ | - | - | (33) | | | | | | | LSS | (35) | (19) | - | - | - | - | _ | - | - | (33) | | | | | | | MSS | 98 | 79 | - | 33 | 97 | 88 | _ | - | (26) | 109* | | | | | | l <sub>8</sub> -0 | IS | 98 | 79 | 73 | - | - | - | _ | - | (26) | 109* | | | | | | | LSS | 98 | 79 | 73 | - | - | - | _ | (36) | (26) | 109* | | | | | | | MSS | 108 | 92 | _ | 46 | 101 | 101 | (22) | - | (22) | 122 | | | | | | CP | IS | (60) | (42) | (43) | - | - | - | (22) | - | (22) | (61) | | | | | | | LSS | (60) | (42) | (43) | - | - | - | (22) | - | (22) | (61) | | | | | | | MSS | - | - | _ | _ | _ | - | - | - | - | _ | | | | | | Z | IS | 65 | 46 | 40 | - | - | - | - | - | - | 76 | | | | | | | LSS | 65 | 46 | 40 | - | - | - | _ | - | - | 76 | | | | | | IEN | | | | | | | | | | | | | | | | | SIO <sub>0</sub> , SIO <sub>3</sub> | Any | _ | - | _ | - | _ | - | _ | - | - | _ | | | | | SF 5: F = S + Cn if Z = 0 $F = \overline{S} + Cn$ if Z = 1 $Y_3 = S_3 \oplus F_3$ (MSS) $Z = S_3$ (MSS) Y = F Q = Q $N = F_3$ ; Z = 0 $N = F_3 \oplus S_3$ ; Z = 1 Notes: 1. A "-" means the delay path does not exist. 2. An "" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "" is the delay to correct data on an enabled output. A number in parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test. #### TABLE II-5. SINGLE LENGTH NORMALIZATION (SF 8) To WRITE QIO<sub>0,3</sub> Slice G, P OVR DB SIO<sub>3</sub> From Y Cn + 4 z N MSS (70) MSS (28) (71) IS A, B Addr (70)(58)(52)(28)(71) LSS (70) (58) (52) (28) (71) MSS (61) (60)\_ \_ \_ \_ \_ ıs (52) (40) (61) DA, DB (60) LSS (61) (52) (40) (60)MSS (35) (33) IS (19) (33) (35)Cn \_ \_ \_ \_ \_ LSS (35) (19) \_ \_ (33) 75\* MSS 72 47 33 27 27 (26)75\* IS 72 69 56 33 (26)la-n 75\* LSS 72 69 56 33 (26)MSS (60) 31 \_ 34 26 31 (22)(22)(61)CP IS (60)(42)(43) 34 (22)(22)(61) LSS (61) (60)(42)(43)34 (22)(22)MSS IS z \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ LSS \_ \_ SIO<sub>0</sub>, SIO<sub>3</sub> Any (26) Notes: 1. A "-" means the delay path does not exist. A n """ means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "\*" is the delay to correct data on an enabled output. 3. A number in parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test. SF 8: F = S + Cn N = Q<sub>3</sub> (MSS) Y = F Q = Log. 2Q $C_{n+4} = Q_3 \oplus Q_2 \text{ (MSS)}$ $Z = Q_0 Q_1 Q_2 Q_3$ OVR = $Q_2 \oplus Q_1$ (MSS) TABLE II-6. BCD INSTRUCTIONS (SF 1, SF 7, SF 9, SF B, SF D, SF F) | | | То | | | | | | | | | | | | | | |--------------------|-------|----|--------------------|------|--------------------|----------|----------|----------|-----|-----|------------------|------------------|---------------|--|--| | From | Slice | Y | C <sub>n + 4</sub> | G, P | z | N | OVR | DA<br>DB | WR | QIO | SIO <sub>0</sub> | SIO <sub>3</sub> | SIO<br>Parity | | | | | MSS | 75 | 65 | _ | 78 | 70 | 70 | 28 | _ | - | 60 | 71 | 84 | | | | A, B Addr | IS | 75 | 65 | 57 | 78 | - | - | 28 | - | - | 60 | 71 | 84 | | | | | LSS | 75 | 65 | 57 | 78 | - | - | 28 | - | _ | 60 | 71 | 84 | | | | | MSS | 62 | 54 | _ | 70 | 64 | 64 | - | - | - | 50 | 61 | 74 | | | | DA, DB | IS | 62 | 54 | 50 | 70 | | - | _ | - | _ | 50 | 61 | 74 | | | | | LSS | 62 | 54 | 50 | 70 | - | - | - | l - | - | 50 | 61 | 74 | | | | Cn | MSS | 39 | 26 | - | 41 | 37 | 37 | - | - | - | 34 | 39 | 48 | | | | | IS | 39 | 26 | - | 41 | l - | l – | - | - | - | 34 | 39 | 48 | | | | | LSS | 39 | 26 | _ | 41 | <b>-</b> | - | - | _ | - | 34 | 39 | 48 | | | | | MSS | 76 | 72 | _ | 80/50 <sup>1</sup> | 73 | 73 | - | _ | 26 | 58 | 75 | 89 | | | | l <sub>8-0</sub> | IS | 76 | 72 | 70 | 80/50 <sup>1</sup> | - | - | _ | - | 26 | 58 | 75 | 89 | | | | | LSS | 76 | 72 | 70 | 80/50 <sup>1</sup> | - | <b>-</b> | - | - | 26 | 58 | 75 | 89 | | | | | MSS | 67 | 54 | - | 70/34 <sup>1</sup> | 66 | 66 | 22 | - | 22 | 43 | 63 | 74 | | | | СК | IS | 67 | 54 | 52 | 70/34 <sup>1</sup> | - | - | 22 | - | 22 | 43 | 63 | 74 | | | | | LSS | 67 | 54 | 52 | 70/341 | _ | - | 22 | _ | 22 | 43 | 63 | 74 | | | | | MSS | - | - | - | - | _ | - | - | - | - | - | - | - | | | | Z | IS | - | _ | - | - | - | - | - | - | - | - | - | - | | | | | LSS | _ | - | - | _ | _ | - | - | - | - | - | - | - | | | | ĪĒN | Any | - | - | _ | _ | - | - | - | - | - | _ | - | - | | | | SIO <sub>0-3</sub> | Any | 23 | _ | _ | _ | _ | - | - | - | - | - | - | - | | | Note 1: Binary to BCD and multiprecision Binary to BCD Instructions only. BCD to Binary conversion (SF 1) BCD divide by two (SF 7) Binary to BCD conversion (SF 9) BCD add (SF B) BCD subtract (SF D, SF F) #### SWITCHING WAVEFORMS #### Notes on Test Methods The following points give the general philosophy that we apply to tests that must be properly engineered if they are to be implemented in an automatic environment. The specifics of what philosophies applied to which test are shown. - Ensure the part is adequately decoupled at the test head. Large changes in supply current when the device switches may cause function failures due to V<sub>CC</sub> changes. - 2. Do not leave inputs floating during any tests, as they may oscillate at high frequency. - 3. Do not attempt to perform threshold tests at high speed. Following an input transition, ground current may change by as much as 400 mA in 5 – 8 ns. Inductance in the ground cable may allow the ground pin at the device to rise by hundreds of millivolts momentarily. - 4. Use extreme care in defining input levels for AC tests. Many inputs may be changed at once, so there will be significant noise at the device pins which may not actually reach $V_{IL}$ or $V_{IH}$ until the noise has settled. AMD recommends using $V_{IL} \leqslant 0$ V and $V_{IH} \geqslant 3$ V for AC tests. - To simplify failure analysis, programs should be designed to perform DC, Function, and AC tests as three distinct groups of tests. - To assist in testing, AMD offers complete documentation on our test procedures and, in most cases, can provide actual Sentry programs, under license from Sentry. ### 7. Capacitive Loading for AC Testing Automatic testers and their associated hardware have stray capacitance which varies from one type of tester to another, but is generally around 50 pF. This, of course, makes it impossible to make direct measurements of parameters which call for a smaller capacitive load than the associated stray capacitance. Typical examples of this are the so-called "float delays" which measure the propagation delays into and out of the high impedance state and are usually specified at a load capacitance of 5.0 pF. In these cases, the test is perormed at the higher load capacitance (typically 50 pF) and engineering correlations based on data taken with a bench set up are used to predict the result at the lower capacitance. Similarly, a product may be specified at more than one capacitive load. Since the typical automatic tester is not capable of switching loads in mid-test, it is impossible to make measurements at <u>both</u> capacitances even though they may both be greater than the stray capacitance. In these cases, a measurement is made at one of the two capacitances. The result at the other capacitance is predicted from engineering correlations based on data taken with a bench set up and the knowledge that certain DC measurements (I<sub>OH</sub>, I<sub>OL</sub>, for example) have already been taken and are within specification. In some cases, special DC tests are performed in order to facilitate this correlation. #### 8. Threshold Testing The noise associated with automatic testing, the long, inductive cables, and the high gain of bipolar devices when in the vicinity of the actual device threshold, frequently give rise to oscillations when testing high-speed circuits. These oscillations are not indicative of a reject device, but instead, of an overtaxed test system. To minimize this problem, thresholds are tested at least once for each input pin. Thereafter, "hard" high and low levels are used for other tests. Generally this means that function and AC testing are performed at "hard" input levels rather than at $\rm V_{IL}$ max and $\rm V_{IH}$ min. #### 9. AC Testing Occasionally, parameters are specified which cannot be measured directly on automatic testers because of tester limitations. Data input hold times often fall into this category. In these cases, the parameter in question is guaranteed by correlating these tests with other AC tests which have been performed. These correlations are arrived at by the cognizant engineer by using data from precise bench measurements in conjunction with the knowledge that certain DC parameters have already been measured and are within specification. In some cases, certain AC tests are redundant since they can be shown to be predicted by other tests which have already been performed. In these cases, the redundant tests are not performed. ## PHYSICAL DIMENSIONS SD 048 CL 052 # PHYSICAL DIMENSIONS (Cont'd.) Advanced Micro Devices reserves the right to make changes in its product without notice in order to improve design or performance characteristics. The performance characteristics listed in this document are guaranteed by specific tests, correlated testing, guard banding, design and other practices common to the industry. For specific testing details, contact your local AMD sales representative. The company assumes no responsibility for the use of any circuits described herein.