### Am29C516A/Am29C517A 16 x 16-Bit CMOS Parallel Multipliers #### DISTINCTIVE CHARACTERISTICS - 45-ns Clocked Multiply (Am29C516A/Am29C517A) - 35-ns Clocked Mulitply (Am29C516A-1/Am29C517A-1) - Low-power 1.2 micron CMOS technology - 16 x 16-Bit Parallel Multiplier with 32-Bit output - Full product multiplexed at output · Two's-complement, unsigned, or mixed operands - · Output register may be made transparent - Am29C516A pin and functionally compatible with CY7C516, WTL1516, IDT7216, MPY016, and Am29516 - TTL I/O and single +5-V supply - Available in 64-pin plastic or ceramic DIPs, and 68-pin ceramic leadless or plastic leaded chip carriers #### GENERAL DESCRIPTION The Am29C516A/Am29C517A are high-speed, low-power, industry-standard 16 x 16-bit parallel multipliers. They are widely used in array-processing and DSP applications. The 35-ns speed and 150-mW power dissipation provide fast multiplication and power savings. The Am29C516A has independent register clocks (CLKX, CLKY, CLKM, CLKL), whereas the Am29C517A has a single clock and three register enables for use with microprogrammed systems. Applications for the Am29C516A/Am29C517A include digital filtering, graphics, speech recognition, radar, accelerators, FFT, and floating-point processors. #### **BLOCK DIAGRAMS** #### Am29C516A ## REGISTER CLKX ŌĒŪ LSP REGISTER MSPSEL MULTIPLEXER #### BD002840 #### Am29C517A BD002850 Publication # 09130 <u>Amendment</u> Issue Date: February 1988 ### **RELATED AMD PRODUCTS** | Part No. | Description | |-----------------|-------------------------------------------------------------------------| | Am29C10A | CMOS Microprogram Sequencer | | Am29C101 | 16-Bit CMOS Microprocessor Slice | | Am29C116/C116-2 | 16-Bit CMOS Microprocessor | | Am29PL141 | Fuse-Programmable Controller | | Am29325 | 32-Bit Floating-Point Processor | | Am29C325 | 32-Bit CMOS Floating-Point Processor | | Am29501A | Multiport 8-Bit Expandable Pipelined Processor | | Am29C509 | 12 x 12 CMOS Multiplier Accumulator | | Am29C520/C521 | 4 x 8 CMOS Pipeline Registers | | Am29525 | Dual 8-Deep Pipeline Register (All 16 Registers<br>Available at Output) | | Am29526 | IMOX* Sine Generator (MSB) | | Am29527 | IMOX Sine Generator (LSB) | | Am29528 | IMOX Cosine Generator (MSB) | | Am29529 | IMOX Cosine Generator (LSB) | | Am29540 | FFT Address Generator | ### CONNECTION DIAGRAMS Top View DIPs PLCC Note: Pin 1 is marked for orientation. #### LOGIC SYMBOL Notes: | | Am29C516A | Am29C517A | |---|-----------|-----------| | 1 | CLKL | CLK | | 2 | CLKY | ENY | | 3 | CLKM | ENP | | 4 | CLKX | ENX | ### METALLIZATION AND PAD LAYOUT Am29C516A Die Size: 256 x 253 Mils Approx. Gate Count: 7300 #### Am29C517A Die Size: 256 x 253 Mils Approx. Gate Count: 7300 ### **ORDERING INFORMATION** #### Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Package Type - d. Temperature Range - e. Optional Processing Valid Combinations AM29C516A PC, PCB, DC, DCB, JC AM29C517A JC AM29C517A-1 PC, DC, JC #### Valid Combinations Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. #### MILITARY ORDERING INFORMATION #### **APL Products** AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Device Class - d. Package Type - e. Lead Finish # Valid Combinations AM29C516A BXC AM29C517A #### Valid Combinations Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations. #### **Group A Tests** Group A tests consist of Subgroups 1, 2, 3, 7, 8, 9, 10, 11. #### PIN DESCRIPTION #### FA (RS\*) Format Adjust (Input; Active HIGH) Format Adjust control selects either a full 32-bit product (HIGH) or a left-shifted 31-bit product with the sign bit replicated in the Least Significant Product (LSP) (LOW). This control is normally HIGH, except for certain fractional two's-complement applications (see Multiplier output formats table). #### FT Feedthrough (Input; Active HIGH) Feedthrough control (HIGH) makes both MSP and LSP registers transparent. #### MSPSEL Product Select (Input; Active LOW) Selects either MSP (LOW) or LSP (HIGH) to be available at the product output port. ## OEL (TRIL\*) Output Enable LSP (Input; Active LOW) Three-state enable for routing LSP through Y input/output port. OEP (TRIM\*) Output Enable Product (Input; Active LOW) Three-state enable for product output port. #### P<sub>0</sub> - P<sub>15</sub> Data (Output) LSP product port when MSPSEL is HIGH. #### P<sub>16</sub> - P<sub>31</sub> Data (Output) MSP product port when MSPSEL is LOW. #### RND Round Control (Input; Active HIGH) Control for rounding the MSP. Adds a binary one to the most-significant bit of the LSP for two's-complement and unsigned numbers. Format adjust occurs before rounding. X<sub>0</sub> - X<sub>15</sub> Data (Input) Multiplicand data inputs. #### X<sub>M</sub>, Y<sub>M</sub>, (TCX, TCY\*) Mode Control (Input) Mode control inputs for each data word; LOW for unsigned data and HIGH for two's-complement data. #### Y<sub>0</sub> - Y<sub>15</sub> Data (Input/Output) Multiplier data inputs or LSP output. #### Am29C516A Only CLKL LSP Register Clock (Input) CLKM MSP Register Clock (Input) CLKX Register Clock, X<sub>0</sub> - X<sub>15</sub>, RND (Input) CLKY Register Clock, Yo - Y15, RND (Input) #### Am29C517A Only CLK Clock, All Registers (Input) ENP Data (Input; Active LOW) Register Enable MSP, LSP. **ENX Data (Input; Active LOW)**Register Enable X<sub>0</sub> – X<sub>15</sub>, X<sub>M</sub>, RND. #### ENY Data (Input; Active LOW) Register Enable, Y<sub>0</sub> - Y<sub>15</sub>, Y<sub>M</sub>, RND. \*TRW MPY 16HJ pin designation. #### **FUNCTIONAL DESCRIPTION** The Am29C516A and Am29C517A are high-speed parallel $16 \times 16$ -bit CMOS multipliers that generate a 32-bit product. Two 17-bit input registers are provided for the X and Y operands and their associated mode controls, $X_M$ and $Y_M$ . These mode controls are used to specify each operand as either two's-complement or unsigned numbers. When one operand is two's complement and the other is unsigned, the product will be two's complement. Two 16-bit output registers are provided to hold the most- and least-significant halves of the product (MSP and LSP). For asynchronous operation, these registers may be made transparent by taking the Feedthrough (FT) control HIGH. The two halves of the product may be routed to a 16-bit output port (P) via a multiplexer. The multiplexer control (MSPSEL) uses a pin which is a supply ground in the TRW MPY16HJ. When this control is LOW, the MSP appears on the P port, thus allowing full compatibility with the MPY16HJ. When this control is HIGH, the LSP appears on the P port. In addition, the LSP is connected to the bidirectional Y port through a separate three-state buffer controlled by $\overline{\text{OEL}}$ . In two's-complement notation, the acceptable range of values for a given word size is not the same for positive and negative numbers. The largest negative number is one LSB larger than the largest positive number. This is true for either fractional or $2^{15}$ $2^{14}$ $2^{13}$ $2^{12}$ $2^{11}$ $2^{10}$ $2^{9}$ $2^{8}$ $2^{7}$ $2^{6}$ $2^{5}$ $2^{4}$ $2^{3}$ $2^{2}$ $2^{1}$ $2^{0}$ integer notation. In fractional notation, however, a problem can arise when the largest representable negative number is multiplied by itself. This should give a positive number of the same magnitude; however, the largest representable positive number is one LSB less than this value. As a result, this product cannot be correctly represented without using one additional output bit. The Am29C516A/Am29C517A has a Format Adjust (FA) control that permits shifting of the result to provide a correct answer for every two's-complement multiplication. When FA is LOW, the value of the MSP is doubled (i.e., shifted left one bit), which provides the capability of representing the largest possible product. The effects of this control are illustrated in the Format tables. Note that for unsigned-magnitude operation, the FA control must be HIGH. A Round control (RND) allows rounding of the MSP by adding a 1 to the MSB of the LSP. This control is registered, and is entered whenever either input register is clocked. Format Adjust takes place on a product before it is rounded. The Am29C516A X, Y, MSP, and LSP registers have independent clocks (CLKX, CLKY, CLKM, CLKL). The Am29C517A differs in that it has a single clock input (CLK) and three register enables (ENX, ENY, ENP) for the two input registers and the entire product, respectively. This facilitates the use of the part in microprogrammed systems. In both parts, data is entered into the registers on the positive edge of the clock. ### INPUT FORMATS (All Devices) #### Fractional Two's-Complement Input Format | v , | , . | _ 4 | | | | | | | • • | uoi | | ۵. | | | | | | •••• | | | - | | | | | | | | | | | | |--------------------|----------------|-----|-----|-----|-----|-----|-----|-----|------|------|-------|-------|-------|-------|------|-----|------------------|-----------------|-----------------|-----|-----|-----------------|-----|-----|----------------|----------------|----------------|------------------|--------|----------------|------|------| | X <sub>M</sub> , Y | M 3 | = | | | | | х | IN | | | | | | | | | | | | | | | | Y | IN | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | -20 | 2-1 | 2-2 | 2-3 | 2-4 | 2-5 | 2-6 | 2-7 | 2-8 | 2-9 | 2-10 | 2-11 | 2-12 | 2-13 | 2-14 | 2-15 | | -20 | 2-1 | 2-2 | 2-3 | 2-4 | 2-5 | 2-6 | 2-7 | 2-8 | 2-9 | 2-1 | <sup>3</sup> 2-1 | 1 2-12 | 2-13 | 2-14 | 2-15 | | (Sign | 1) | | | | | | | | | | | | | | | | (Sigr | 1) | | | | | | | | | | | | | | | | | | | | | | | | | 1 | nte | ge | r T | wo' | s-C | om | ole | eme | nt | Inp | ut | Fo | rma | ıt | | | | | | | | | | | X <sub>M</sub> , ۱ | YM: | = 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Х | IN | | | | | | | | | | | | | | | | Υ | IN | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | -215 | 214 | 213 | 212 | 211 | 210 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | | -2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 212 | 211 | 2 <sup>10</sup> | 29 | 28 | 2 <sup>7</sup> | 2 <sup>6</sup> | 2 <sup>5</sup> | 24 | 23 | 2 <sup>2</sup> | 21 | 20 | | (Sign) | | | | | | | | | | | | | | | | | (Sign) | | | | | | | | | | | | | | | | | | | | | | | | | | | | Un | sigi | ned | Fr | acti | on | al I | np | ut I | For | ma | t | | | | | | | | | | | | Χ <sub>Μ</sub> , ` | ΥM | = 0 | | | | | | | | | | | | | | | | | | | | | | _ | _ | | | | | | | | | | | | | | | | Х | IN | | | | | | | | | | | | | | | | Y | 'IN | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 2-1 | 2-2 | 2-3 | 2-4 | 2-5 | 2-6 | 2-7 | 2-8 | 2-9 | 2-10 | 2-1 | 1 2-1 | 2 2-1 | 3 2-1 | 4 2-1 | 2-16 | | 2-1 | 2-2 | 2-3 | 2-4 | 2-5 | 2-6 | 2-7 | 2-8 | 2-9 | 2-1 | 0 2-1 | 1 2-1 | 2 2-1 | 3 2-14 | 2-1 | 2-10 | | | | | | | | | | | | | U | nsi | ane | ed l | nte | aei | r In | pu | F | orn | nat | | | | | | | | | | | | | Χ <sub>M</sub> , ` | Υ <sub>M</sub> | = 0 | | | | | | | | | _ | | • | | | | | • | | | | | | | | | | | | | | | | | | | | | | | > | IN | | | | | | | | | | | | | | | | ١ | 'IN | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | #### **OUTPUT FORMATS** (All Devices) ### Fractional Two's-Complement (Shifted)\* Output Integer Two's-Complement Output FA = 0 LSP | I | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---|-------|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|------|------|------| | | -20 | 2-1 | 2-2 | 2-3 | 2-4 | 2-5 | 2-6 | 2-7 | 2-8 | 2-9 | 2-10 | 2-11 | 2-12 | 2-13 | 2-14 | 2-15 | | | (Sign | 1) | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------| | -20 | 2-16 | 2-17 | 2-18 | 2-19 | 2-20 | 2-21 | 2-22 | 2-23 | 2-24 | 2-25 | 2-26 | 2-27 | 2-28 | 2-29 | 2-30 | | Sigr | 1) | | | | | | | | | | | | | | | ### Fractional Two's-Complement Output #### FA = 1 **MSP** LSP | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|------|------| | -2 <sup>1</sup> | 20 | 2-1 | 2-2 | 2-3 | 2-4 | 2-5 | 2-6 | 2-7 | 2-8 | 2-9 | 2-10 | 2-11 | 2-12 | 2-13 | 2-14 | | (Sign | 1) | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------| | 2-15 | 2-16 | 2-17 | 2-18 | 2-19 | 2-20 | 2-21 | 2-22 | 2-23 | 2-24 | 2-25 | 2-26 | 2-27 | 2-28 | 2-29 | 2-30 | #### FA = 1 MSP LSP | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------------|-------------------|-----------------|-----------------|-----|-----------------|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | -2 <sup>3</sup> | 1 <sub>2</sub> 30 | 2 <sup>29</sup> | 2 <sup>28</sup> | 227 | 2 <sup>26</sup> | 2 <sup>25</sup> | 224 | 223 | 222 | 221 | 220 | 219 | 218 | 217 | 216 | | (Sig | n) | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|-----------------|---|---|---|---|---|---|---|---|---|---| | | | | | | 2 <sup>10</sup> | | | | | | | | | | | FA = 1 LSP | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | 2-1 | | | | | | | | | | | | | | | _ | MSP | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------|------------------|------------------|------------------|------|------|------------------|------|------|------|------|------|------|------|------|------| | 2 <sup>-17</sup> | 2 <sup>-18</sup> | 2 <sup>-19</sup> | 2 <sup>-20</sup> | 2-21 | 2-22 | 2 <sup>-23</sup> | 2-24 | 2-25 | 2-26 | 2-27 | 2-28 | 2-29 | 2-30 | 2-31 | 2-32 | ### **Unsigned Integer Output** **Unsigned Fractional Output** FA = 1 MSP LSP | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----------------| | | | | | | | | | | | | | | | | 2 <sup>16</sup> | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | 2 <sup>15</sup> | | | | | | | | | | | | | | | | \*In this format an overflow occurs in the attemped multiplication of the two's complement number 1.000...(-1) with itself, yielding a product of 1.000... or -1. #### **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature65 to +150°C Case Temperature under Bias | |-------------------------------------------------------------| | (T <sub>C</sub> )55 to +125°C | | Supply Voltage to Ground Potential | | Continuous | | DC Voltage Applied to Outputs For | | High Output State0.3 to +V <sub>CC</sub> +0.3 V | | DC Input Voltage0.3 to +V <sub>CC</sub> +0.3 V | | DC Output Current, Into LOW Outputs30 mA | | DC Input Current10 to +10 mA | | • | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. #### **OPERATING RANGES** Cammanaial (C) Davisaa | | (T <sub>A</sub> )0°C to +70°C+4.50 to +5.50 V | |-----------------------|-----------------------------------------------| | Military* (M) Devices | | | Ambient Temperature | (T <sub>A</sub> )55 to +125°C | | Supply Voltage (Vcc) | +4.5 to +5.5 V | Operating ranges define those limits between which the functionality of the device is guaranteed. \*Military Product 100% tested at TA = +25°C, +125°C, and -55°C. DC CHARACTERISTICS over operating range unless otherwise specified (for APL Products, Group A, Subgroups 1, 2, 3 are tested unless otherwise noted) | Parameter<br>Symbol | Parameter<br>Description | Test Conditions (Note 1) | | | | Max. | Unit | |---------------------|----------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------|----------------------------------------------------------|-----|------|------| | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = Min.,<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | | | | ٧ | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min.,<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | | | | ٧ | | V <sub>IH</sub> | Guaranteed Input Logical-<br>HIGH Voltage (Note 2) | | | | 2.0 | | ٧ | | V <sub>IL</sub> | Guaranteed Input Logical-<br>LOW Voltage (Note 2) | | | 0.8 | ٧ | | | | l <sub>I</sub> L | Input LOW Current | V <sub>CC</sub> = Max., V <sub>IN</sub> = 0.5 V | $V_{CC} = Max., V_{IN} = 0.5 V$ | | | | | | lін | Input HIGH Current | V <sub>CC</sub> = Max., V <sub>IN</sub> = 2.4 V | | 10 | μΑ | | | | lozh | Off State (High Impedance) | V <sub>CC</sub> = Max. | | $V_{O} = 2.4 \text{ V}$ $V_{O} = 0.5 \text{ V}$ | | 10 | μΑ | | lozL | Output Current | | | | | -10 | , | | | Static Power-Supply | V <sub>CC</sub> = Max., | TTL VIN = | TTL V <sub>IN</sub> = V <sub>OL</sub> or V <sub>OH</sub> | | 30 | | | lcc | Current | $V_{IN} = V_{CC}$ or GND,<br>$I_O = 0 \mu A$ | CMOS VIN | I = V <sub>CC</sub> or GND | | 15 | mA | | C <sub>PD</sub> | Power Dissipation<br>Capacitance (Note 3) | V <sub>CC</sub> = 5.0 V, T <sub>A</sub> = +25°C, | 95 | 50 pF Typical | | | | 3. CpD determines the no-load dynamic current consumption: ICC (Total) = ICC (Static) + CpD VCC f, where f is the switching frequency of the majority of the internal nodes, normally one-half of the clock frequency. Notes: 1. V<sub>CC</sub> conditions shown as Min. or Max.' refer to the commercial (±10%) V<sub>CC</sub> limits. 2. These input levels provide zero noise immunity and should only be statically tested in a noise-free environment (not functionally tested). **SWITCHING CHARACTERISTICS** over operating range unless otherwise specified (for APL Products, Group A, Subgroups 9, 10, 11 are tested unless otherwise noted) (Note 1) | | | | | CO | M'L | MIL<br>29C516A/<br>29C517A | | | | | |--------------------|------------------------------------------------------------------|--------------------|--------|--------------|-------------------------|----------------------------|---------|------|------|----| | Parameter | | Test<br>Conditions | | 16A/<br>517A | 29C516A-1/<br>29C517A-1 | | | | | | | Symbol | Parameter Descr | | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | tMUC | Unclocked Multiply Time | | | | 55 | | 49 | | 70 | ns | | tMC | Clocked Multiply Time | | | | 45 | | 35 | | 50 | ns | | ts | X <sub>i</sub> , Y <sub>i</sub> , RND Setup Time | | 1 | 12 | | 12 | | 15 | | ns | | tH | X <sub>i</sub> , Y <sub>i</sub> , Hold Time | | | 0 | | 0 | 1000 | 0 | | ns | | *11 | RND Hold Time | | 1 | 0 | | 0 | erent . | 0 | | | | tpwH | Clock Pulse Width HIGH | | Load 1 | 15 | | 15 | | 15 | | ns | | t <sub>PWL</sub> | Clock Pulse Width LOW | | ] | 15 | | 15 | Ø | 15 | | ns | | <sup>t</sup> PDSEL | MSPSEL to Product Out | | 1 | | 18 | 100 | 17 | | 25 | ns | | t <sub>PDP</sub> | Output Clock to P | Output Clock to P | | | 20 | 2.00 | 719 | | 25 | ns | | tPDY | Output Clock to Y | | | | 22 | 65 | 21 | | 25 | ns | | tPHZ | | HIGH to Z | | - | 20 | 80000 | 20 | | 25 | ns | | t <sub>PLZ</sub> | OEP Disable Time | LOW to Z | | | 20 | | 20 | | 25 | ns | | tpzH | OF5 F | Z to HIGH | | | 21 | 833 | 21 | | 25 | ns | | t <sub>PZL</sub> | OEP Enable Time | Z to LOW | | | 21 | | 21 | | 25 | ns | | t <sub>PHZ</sub> | OEL Disable Time | HIGH to Z | Load 2 | | 20 | 520 | 20 | | 25 | ns | | t <sub>PLZ</sub> | OEL Disable Time | LOW to Z | ] | | 20 | | 20 | | 25 | ns | | tpzh | OF Franks Time | Z to HIGH | | | 25 | | 25 | | 27 | ns | | t <sub>PZL</sub> | OEL Enable Time Z to LOW | | | | 25 | P. | 25 | | 27 | ns | | ts | Clock Enable Setup Time<br>(Am29C517A Only) | | | 15 | | 15 | | 20 | | ns | | tH | Clock Enable Hold Time<br>(Am29C517A Only) | | Load 1 | 0 | | 0 | | 0 | | ns | | thcL | Clock LOW Hold Time CLK<br>Relative to CLKML<br>(Am29C516A Only) | XY | | 0 | | 0 | | 0 | | ns | Notes: 1. To ensure that the correct product is entered in the output registers, new data may not be entered into the input registers before the output registers have been clocked. #### **Test Philosophy and Methods** The following points give the general philosophy that we apply to tests that must be properly engineered if they are to be implemented in an automatic environment. The specifics of what philosophies applied to which test are shown in the data sheet - Ensure the part is adequately decoupled at the test head. Large changes in V<sub>CC</sub> current as the device switches may cause erroneous function failures due to V<sub>CC</sub> changes. - 2. Do not leave inputs floating during any tests, as they may start to oscillate at high frequency. - 3. Do not attempt to perform threshold tests at high speed. Following an output transition, ground current may change by as much as 400 mA in 5-8 ns. Inductance in the ground cable may allow the ground pin at the device to rise by hundreds of millivolts momentarily. Current level may vary from product to product. - 4. Use extreme care in defining input levels for AC tests. Many inputs may be changed at once, so there will be significant noise at the device pins that may not actually reach $V_{IL}$ or $V_{IH}$ until the noise has settled. AMD recommends using $V_{IL} \leqslant 0$ V and $V_{IH} \geqslant 3.0$ V for AC tests. - To simplify failure analysis, programs should be designed to perform DC, Function, and AC tests as three distinct groups of tests. #### 6. Capacitive Loading for AC Testing Automatic testers and their associated hardware have stray capacitance that varies from one type of tester to another but is generally around 50 pF. This makes it impossible to make direct measurements of parameters that call for a smaller capacitive load than the associated stray capacitance. Typical examples of this are the so-called "float delays," which measure the propagation delays into the high-impedance state and are usually specified at a load capacitance of 5.0 pF. In these cases, the test is performed at the higher load capacitance (typically 50 pF), and engineering correlations based on data taken with a bench set up are used to predict the result at the lower capacitance. Similarly, a product may be specified at more than one capacitive load. Since the typical automatic tester is not capable of switching loads in mid-test, it is impossible to make measurements at <a href="both">both</a> capacitances even though they may both be greater than the stray capacitance. In these cases, a measurement is made at one of the two capacitances. The result at the other capacitance is predicted from engineering correlations based on data taken with a bench setup and the knowledge that certain DC measurements ( $I_{OH}$ , $I_{OL}$ , for example) have already been taken and are within specification. In some cases, special DC tests are performed in order to facilitate this correlation. #### 7. Threshold Testing The noise associated with automatic testing (due to the long inductive cables), and the high gain of the tested device when in the vicinity of the actual device threshold, frequently give rise to oscillations when testing high-speed circuits. These oscillations are not indicative of a reject device, but instead, of an overtaxed test system. To minimize this problem, thresholds are tested at least once for each input pin. Thereafter, "hard" high and low levels are used for other tests. Generally this means that function and AC testing are performed at "hard" input levels rather than at $V_{\rm IL}$ Max. and $V_{\rm IH}$ Min. #### 8. AC Testing Occasionally parameters are specified that cannot be measured directly on automatic testers because of tester limitations. Data input hold times often fall into this category. In these cases, the parameter in question is guaranteed by correlating these tests with other AC tests that have been performed. These correlations are arrived at by the cognizant engineer using data from precise bench measurements in conjunction with the knowledge that certain DC parameters have already been measured and are within spec. In some cases, certain AC tests are redundant since they can be shown to be predicted by other tests that have already been performed. In these cases, the redundant tests are not performed. #### 9. Output Short-Circuit Current Testing When performing I<sub>OS</sub> tests on devices containing RAM or registers, great care must be taken that undershoot caused by grounding the high-state output does not trigger parasitic elements which in turn cause the device to change state. To avoid this effect, it is common to make the measurement at a voltage ( $V_{output}$ ) that is slightly above ground. The $V_{CC}$ is raised by the same amount so that the result (as confirmed by Ohm's law and precise bench testing) is identical to the $V_{OUT} = 0$ , $V_{CC} = Max$ . case. #### SWITCHING TEST CIRCUITS A. Normal Load (Load 1) B. Three-State Delay Load (Load 2) #### SWITCHING TEST WAVEFORMS (All Devices) | Test | <b>V</b> <sub>X</sub> | Output Waveform - Measurement Level | |-----------------------|-----------------------|-------------------------------------| | All t <sub>PD</sub> s | Vcc | V <sub>OH</sub> 1.5 V | | <sup>t</sup> PHZ | 0.0 V | V <sub>OH</sub> 0.5 V 0.0 V | | t <sub>PLZ</sub> | 2.6 V | V <sub>OL</sub> 0.5 V 1 | | <sup>t</sup> PZH | 0.0 V | 0.0 V VOH | | t <sub>PZL</sub> | 2.6 V | 2.6 V V <sub>OL</sub> | WFR02781 - Notes: 1. Diagram shown for HIGH data only. Output transition may be opposite sense. - 2. Cross hatched area is don't care condition. #### Setup, Hold, and Release Times #### **Pulse Width** Notes: 1. Diagram shown for Input Control Enable-LOW and Input Control Disable-HIGH. **Enable and Disable Times** #### **Propagation Delay** #### **KEY TO SWITCHING WAVEFORMS** KS000010 ### INPUT/OUPUT CIRCUIT DIAGRAMS $C_I\!\approx\!5.0$ pF, all inputs $C_{\text{O}} \approx 5.0$ pF, all outputs # PHYSICAL DIMENSIONS\* #### **TDX064** <sup>\*</sup>For reference only. ## PHYSICAL DIMENSIONS (Cont'd.) PL 068 Advanced Micro Devices reserves the right to make changes in its product without notice in order to improve design or performance characteristics. The performance characteristics licture in this document are guaranteed by specific tests, correlated testing, guard banding, design and other practices common to the industry. For specific testing details, contact your local AMD sales representative. The company assumes no responsibility for the use of any circuits described herein.