# 2,048/4,096-Bit Serial Electrically Erasable PROM BR9020/BR9020F BR9040/BR9040F

#### Features

- Low power CMOS technology
- 128 x 16 bits configuration (BR9020/F)
- 256 x 16 bits configuration (BR9040/F) • 2.7V to 5.5V operation
- 4-wire Bus Interface
- 1MHz Clock Rate
- Low power consumption
- 1.5mA (max.) active current : 3V
- 2 µ A (max.) stanby current : 3V
- · Automatic erase-before-write
- Hardware and Software write Protection
- Default to write-disable state at power up
- Software instructions for write-enable/disable
- Vcc lockout inadvertent write protection
- 8-pin SOP/8-pin DIP pockages
- Device status signal during write cycle (R / B pin & DO pin)
- 100,000 Erase/write cycles
- 10 years Data Retention

Pin configuration



#### Pin name

| Pin<br>Name | Function                                       |
|-------------|------------------------------------------------|
| ĊS          | Chip select input                              |
| SK          | Serial data clock input                        |
| DI          | Operating code, address, and serial data input |
| DO          | Serial data output                             |
| GND         | Reference voltage for all I/O, 0 V             |
| wc          | Write control input                            |
| R/B         | READY, BUSY status signal output               |
| Vcc         | Power supply connection                        |

#### Overview

The BR9020, BR9020F, BR9040, and BR9040F are serial EEPROMs that can be connected directed to a serial port and can be erased and written to electrically. The BR9020 / F is configured of 128 words  $\times$  16 bits, and the BR9040/F of 256 words  $\times$  16 bits.

Writing is performed in word units, using four types of operation commands. The commands are synchronized to the SK pin (serial clock input), and data is read through the DI pin and output from the DO pin. WC pin control is used to initiate a write disabled state, enabling these EEPROMs to be used as one-time ROMs. During writing, operation can be checked from the R/B pin and the DO pin.

104

rohm

# BR9020/BR9020F/BR9040/BR9040F

Block diagram



#### ●Absolute maximum ratings (Ta=25℃)

| Parameter             | Symbol | Symbol Limits |         | Unit |
|-----------------------|--------|---------------|---------|------|
| Applied voltage       | Vcc    | -0.3          | V ·     |      |
| Power dissipation     |        | DIP8          | 500*1   |      |
|                       | Pd     | SOP8          | 350*2   | mW   |
| Storage temperature   | Tstg   | -65~125       |         | Ċ    |
| Operating temperature | Topr   | -40~85        |         | ĉ    |
| Terminal voltage      |        | -0.3~         | Vcc+0.3 | v    |

\*1 Reduced by 5.0mW for each increase in Ta of 1°C over 25°C.

\*2 Reduced by 3.5mW for each increase in Ta of 1°C over 25°C.

Recommended operating conditions

| Parameter            | Symbol | Limits          | Unit |
|----------------------|--------|-----------------|------|
| Bower supply voltage | Mer    | 2.7~5.5 (WRITE) | V    |
| Power supply voltage | Vcc    | 2.0~5.5 (READ)  | Ý    |
| Input voltage        | Vin    | 0~Vcc           | v    |



# Electrical characteristics

BR9020/F : At 5V (Unless otherwise noted, Ta=-40 to 85  $^\circ\!\mathrm{C}$  , Vcc=5V  $\pm$  10%)

| Parameter              | Symbol | Min.    | Тур. | Max.    | Unit | Conditions                   |
|------------------------|--------|---------|------|---------|------|------------------------------|
| "L" input voltage 1    | V⊫1    | _       |      | 0.3×Vcc | V    | DI pin                       |
| "H" input voltage 1    | VIH 1  | 0.7×Vcc |      |         | v    | DI pin                       |
| 'L" input voltage 2    | VIL 2  | _       |      | 0.2×Vcc | v    | CS, SK, WC pin               |
| 'H" input voltage 2    | VIH 2  | 0.8×Vcc |      | -       | V    | CS, SK, WC pin               |
| 'L" output voltage     | Vol    | 0       |      | 0.4     | v    | loL=2.1mA                    |
| 'H" output voltage     | Vон    | Vcc-0.4 |      | Vcc     | ٧    | Iон=-0.4mA                   |
| nput leakage current   | lu     | -1      |      | 1       | μA   |                              |
| Output leakage current | llo    | -1      |      | 1       | μA   | Vout=0V~Vcc CS=Vcc           |
| Operating current      | ICC1   | _       |      | 2       | mA   | fsk=1MHz tE / W=10mS (WRITE) |
| consumption            | ICC2   |         |      | 1       | mA   | fsk=1MHz (READ)              |
| Standby current        | Ise    | -       |      | 3       | μA   | CS,SK,DI,WC,=Vcc DO,R/B=OPEN |
| SK frequency           | fsк    | _       |      | 1       | MHz  |                              |

#### BR9020/F : At 3V (Unless otherwise noted, Ta=-40 to 85 $^\circ$ , Vcc=3V $\pm$ 10%)

| Parameter              | Symbol | Min.    | Тур.       | Max.    | Unit | Conditions                   |
|------------------------|--------|---------|------------|---------|------|------------------------------|
| "L" input voltage 1    | VIL 1  | —       |            | 0.3×Vcc | v    | DI pin                       |
| "H" input voltage 1    | ViH 1  | 0.7×Vcc | . <u> </u> | _       | ٧    | DI pin                       |
| "L" input voltage 2    | VIL 2  | _       |            | 0.2×Vcc | v    | CS, SK, WC pin               |
| "H" input voltage 2    | VIH 2  | 0.8×Vcc |            | -       | ν    | CS, SK, WC pin               |
| "L" output voltage     | Vol    | 0       |            | 0.4     | ٧    | 1οL=100 μ A                  |
| "H" output voltage     | Vон    | Vcc-0.4 |            | Vcc     | ٧    | lон=−100 µ А                 |
| Input leakage current  | lu     | -1      |            | 1       | μA   | VIN=0V~Vcc                   |
| Output leakage current | Ιιο    | -1      |            | 1       | μA   | Vout=0V~Vcc CS=Vcc           |
| Operating current      | Icc1   | —       |            | 1.5     | mA   | fsR=1MHz tE / W=15mS (WRITE) |
| consumption            | Icc2   | -       |            | 500     | μA   | fsk=1MHz (READ)              |
| Standby current        | Ise    |         |            | 2       | μA   | CS,SK,DI,WC,=Vcc DO,R/B=OPEN |
| SK frequency           | fsĸ    | -       |            | 1       | MHz  | -                            |

# BR9020/BR9020F/BR9040/BR9040F

BR9040/F : At 5V (Unless otherwise noted, Ta=-40 to 85  $^\circ$ C, Vcc=5V  $\pm$  10%)

| Parameter              | Symbol | Min.    | Тур.     | Max.    | Unit | Conditions                     |
|------------------------|--------|---------|----------|---------|------|--------------------------------|
| "L" input voltage 1    | Vi∟ i  | -       | —        | 0.3×Vcc | V    | DI pin ~                       |
| "H" input voltage 1    | Vill 1 | 0.7×Vcc |          | -       | V    | DI pin                         |
| "L" input voltage 2    | VIL 2  | _       | _        | 0.2×Vcc | V    | CS, SK, WC pin                 |
| "H" input voltage 2    | VIH 2  | 0.8×Vcc | _        | _       | ٧    | CS, SK, WC pin                 |
| "L" output voltage     | Vol    | 0       | —        | 0.4     | V    | loi=2.1mA                      |
| "H" output voltage     | Vон    | Vcc-0.4 |          | Vcc     | V    | юн=-0.4mA                      |
| Input leakage current  | lu     | -1      | _        | 1       | μA   |                                |
| Output leakage current | llo    | -1      | _        | 1       | μA   | Vout=0V~Vcc CS=Vcc             |
| Operating current      | Icc1   | -       |          | 2       | mA   | fsk=1MHz tE / W=10mS (WRITE)   |
| consumption            | lcc2   |         |          | 1       | mA   | fsk=1MHz (READ)                |
| Standby current        | lsø    | —       | <u> </u> | 3       | μA   | CS,SK,DI,WC,=Vcc DO,R / B=OPEN |
| SK frequency           | fsк    | —       | _        | 1       | MHz  |                                |

BR9040/F : At 3V (Unless otherwise noted, Ta=-40 to 85°C, Vcc=3V  $\pm$  10%)

| Parameter              | Symbol | Min.    | Тур. | Max.    | Unit | Conditions                     |
|------------------------|--------|---------|------|---------|------|--------------------------------|
| "L" input voltage 1    | VIL 1  | ,—      | _    | 0.3×Vcc | V    | DI pin                         |
| "H" input voltage 1    | ViH 1  | 0.7×Vcc | ļ    | _       | v    | DI pin                         |
| "L" input voltage 2    | VIL 2  | _       |      | 0.2×Vcc | V    | CS, SK, WC pin                 |
| "H" input voltage 2    | VIH 2  | 0.8×Vcc | -    | _       | V    | CS, SK, WC pin                 |
| "L" output voltage     | Vol    | 0       | _    | 0.4     | V    | lo∟≕100 μ A                    |
| "H" output voltage     | Vон    | Vcc-0.4 | _    | Vcc     | V    | loн=−100 µ A                   |
| Input leakage current  | lu     | -1      | _    | 1       | μA   | VIN=0V~Vcc                     |
| Output leakage current | lio    | -1      | _    | 1       | μA   | Vout=0V~Vcc CS=Vcc             |
| Operating current      | Icc1   |         | _    | 1.5     | mA   | fsk=1MHz tE / W=15mS (WRITE)   |
| consumption            | ICC2   | -       | -    | 500     | μA   | fsk=1MHz (READ)                |
| Standby current        | lsв    | -       | -    | 2       | μA   | CS,SK,DI,WC,=Vcc DO,R / B=OPEN |
|                        | fsĸ    | · —     |      | 1       | MHz  | Vcc=3.0~3.3V                   |
| SK frequency           | ISK    | _       | -    | 750     | kHz  | Vcc=2.7~3.0V                   |

Rohm

#### Operation timing characteristics

BR9020/F : At 5V (Unless otherwise noted, Ta=-40 to 85°C, Vcc=5V  $\pm$  10%)

| Parameter                                            | Symbol | Min. | Тур. | Max. | Unit |
|------------------------------------------------------|--------|------|------|------|------|
| CS setup time                                        | tCSS   | 200  | -    | 1    | nS   |
| CS hold time                                         | tCSH   | 0    | —    |      | nS   |
| Data setup time                                      | tDI\$  | 150  | _    | —    | nS   |
| Data hold time                                       | tDIH   | 150  | _    | _    | nS   |
| DO rise delay time                                   | tPD1   | -    | —    | 350  | nS   |
| DO fall delay time                                   | tPD0   |      | -    | 350  | nS   |
| Self-timing programming cycle                        | tE/W   | _    |      | 10   | mS   |
| CS minimum "H" time                                  | tCS    | 1    | —    | -    | μS   |
| READY/BUSY display valid time                        | tSV    | —    |      | 1    | μS   |
| Time at which DO goes High-Z (from $\overline{CS}$ ) | tOH    | 0    | —    | 400  | nS   |
| Data clock "H" time                                  | tWH    | 450  | —    | -    | nS   |
| Data clock "L" time                                  | tWL    | 450  | -    | _    | nS   |
| Write control setup time                             | tWCS   | 0    | —    |      | nS   |
| Write control hold time                              | tWCH   | 0    | -    | _    | nS   |

BR9020/F : At 3V (Unless otherwise noted, Ta=-40 to 85°C, Vcc=3V  $\pm$  10%)

| Parameter                              | Symbol | Min. | Тур. | Max. | Unit |
|----------------------------------------|--------|------|------|------|------|
| CS setup time                          | tCSS   | 200  |      | _    | nS   |
| CS hold time                           | tCSH   | 0    | —    | —    | nS   |
| Data setup time                        | tDIS   | 150  | -    | —    | nS   |
| Data hold time                         | tDIH   | 150  | -    | —    | nS   |
| DO rise delay time                     | tPD1   | -    |      | 350  | nS   |
| DO fall delay time                     | tPD0   |      | -    | 350  | nS   |
| Self-timing programming cycle          | tE/W   | _    | _    | 15   | mS   |
| CS minimum "H" time                    | tCS    | 1    | _    | _    | μS   |
| READY/BUSY display valid time          | tSV    | _    | -    | 1    | μS   |
| Time at which DO goes High-Z (from CS) | tOH    | 0    | _    | 400  | nS   |
| Data clock "H" time                    | tWH    | 450  | -    | _    | nS   |
| Data clock "L" time                    | tWL    | 450  | -    | -    | nS   |
| Write control setup time               | tWCS   | 0    | _    | -    | nS   |
| Write control hold time                | tWCH   | 0    | -    | _    | nS   |

108

ROHM

ł

ì

# BR9020/BR9020F/BR9040/BR9040F

BR9040/F : At 5V (Unless otherwise noted, Ta=-40 to 85  $^\circ$ C, Vcc=5V  $\pm$  10%)

| Parameter                              | Symbol | Min. | Тур.     | Max. | Unit |
|----------------------------------------|--------|------|----------|------|------|
| CS setup time                          | tCSS   | 200  | <u> </u> | _    | nS   |
| CS hold time                           | tCSH   | 0    |          |      | nS   |
| Data setup time                        | tDIS   | 150  |          | -    | nS   |
| Data hold time                         | tDIH   | 150  |          | -    | nS   |
| DO rise delay time                     | tPD1   | _    | _        | 350  | nS   |
| DO fall delay time                     | tPD0   | _    |          | 350  | nS   |
| Self-timing programming cycle          | tE / W | _    | _        | 10   | mS   |
| CS minimum "H" time                    | tCS    | 1    | _        | -    | μ́S  |
| READY/BUSY display valid time          | tSV    |      | _        | 1    | μS   |
| Time at which DO goes High-Z (from CS) | tOH    | 0    | _        | 400  | nS   |
| Data clock "H" time                    | tWH    | 500  | -        | -    | nS   |
| Data clock "L" time                    | tWL    | 500  | _        |      | nS   |
| Write control setup time               | tWCS   | 0    | -        | _    | nS   |
| Write control hold time                | tWCH   | 0    | _        | _    | nS   |

Memory ICs

3 wire serial (Direct connection serial port)

BR9040/F : At 3V (Unless otherwise noted, Ta=-40 to 85°C, Vcc=3V  $\pm$  10%)

| Parameter                                  | Symbol | Min. | Тур. | Max. | Unit |
|--------------------------------------------|--------|------|------|------|------|
| CS setup time                              | tCSS   | 200  | _    | ·    | nS   |
| CS hold time                               | tCSH   | 0    | -    | _`   | nS   |
| Data setup time                            | tDIS   | 150  | _    | -    | nS   |
| Data hold time                             | tDIH   | 150  |      | -    | nS   |
| DO rise delay time Vcc = 3.0 to 3.3 V      | tPD1   | -    | —    | 350  | nS   |
| DO fall delay time $V_{CC}$ = 3.0 to 3.3 V | tPD0   | —    |      | 350  | nS   |
| DO rise delay time Vcc = 2.7 to 3.0 V      | tPD1   | _    |      | 500  | nS   |
| DO fall delay time Vcc = 2.7 to 3.0 V      | tPD0   | —    | . —  | 500  | nS   |
| Self-timing programming cycle              | tE / W | —    | _    | 15   | mS   |
| CS minimum "H" time                        | tCS    | 1    |      | -    | μS   |
| READY/BUSY display valid time              | tSV    |      | -    | 1    | μS   |
| Time at which DO goes High-Z (from CS)     | tOH    | 0    | -    | 400  | nS   |
| Data clock "H" time Vcc =3.0 to 3.3 V      | tWH    | 500  | _    | -    | nS   |
| Data clock "L" time Vcc = 3.0 to 3.3 V     | tWL    | 500  | —    | _    | nS   |
| Data clock "H" time Vcc = 2.7 to 3.0 V     | tWH    | 650  | _    | _    | nS   |
| Data clock "L" time Vcc = 2.7 to 3.0 V     | tWL    | 650  | —    | —    | nS   |
| Write control setup time                   | tWCS   | 0    |      | _    | nS   |
| Write control hold time                    | tWCH   | 0    |      | -    | nS   |

EEPROM

ROHM

109

#### Synchronized data input/output timing



Fig.1

- Input data is read at rising edge of SK.
- Data is output from DO in synchronization with the  $\overline{\text{SK}}$  falling edge.
- WC is related only to the write commands, and reading and writing can be enabled and disabled regardless of the status of WC.
- CS should be set to HIGH for at least the tCS timing between commands. If CS is LOW, the next command cannot be received.

110

rohm

# BR9020/BR9020F/BR9040/BR9040F

Memory ICs

Circuit operation

#### 1. Command mode

| Command                     | Start bit | Operating code | Address                     | Data          |
|-----------------------------|-----------|----------------|-----------------------------|---------------|
| Read (READ)                 | 1010      | 1000           | A0 A1 A2 A3 A4 A5 A6 (A7) * |               |
| Write (WRITE)               | 1010      | 0100           | A0 A1 A2 A3 A4 A5 A6 (A7) * | D0 D1-D14 D15 |
| Erase/Write enabled (EWEN)  | 1010      | 0011           | * * * * * * *               |               |
| Erase/Write disabled (EWDS) | 1010      | 0000           | * * * * * * *               |               |

\* Either VIH or VIL

※ (0) for BR9020/F



Fig.2

- · When the power supply is turned on, the latch used to acknowledge writing is reset in the same way as when the write disable command is executed. Before entering the write mode, the write enabled mode must first be entered. Once the write enabled mode has been recognized, it remains valid until the write disabled mode is entered, or the power supply is turned off.
- · The clock is no longer necessary after the first 16 clock pulses have been received. Any subsequent input will be ianored.
- WC does not exist for either the write enabled or write disabled command, so WC may be either HIGH or LOW when the command is being input.
- · Commands are received in these modes by means of 8-bit operating codes. Please be aware that, after an operating code has been entered, commands will not be cancelled even if CS is set to HIGH. (To cancel a command, either turn off the power supply, or input the command once again.)

ROHM



 After the fall of the 16th clock pulse, 16-bit data is output from the DO pin in synchronization with the falling edge of the SK signal. (DO output changes at a time lag of tPD0, tPD1 because of internal circuit delay following the falling edge of the SK signal. During the tPD0 and tPD1 timing, the tPD time should be assured before data is read, to avoid the previous data being lost. See the synchronized data input/output timing chart in Figure 1.)



#### BR9020/BR9020F/BR9040/BR9040F



Fig.6 (BR9040 / F)

- During input in the write mode, CS must be LOW, but once writing starts, CS may be either HIGH or LOW. However, if CS and WC share the same connection, both CS and WC should be set to LOW during writing operations. (If the WC pin is set to HIGH during a writing operation, writing will be forcibly interrupted at that point. If this happens, the data for that address may be lost, in which case it should be rewritten to that address.)
- Following input of a write command, CS goes HIGH. If CS is then set to LOW, data will be received from SK and DI, because the command reception status has been entered.

If CS remains LOW following command input, however, without first going HIGH, command input will be cancelled until CS is set to HIGH.

- Starting from the rising edge of the 32nd clock, the R/B pin goes LOW after tSV has elapsed.
- The R/B pin is LOW during writing operations. (Following the rising edge of SK after the last data D15 has been read, the internal timer circuit is activated, and writing of data in the memory cell is automatically completed during tE/W.) At this point, SK input may be either HIGH or LOW during tE/W.
- Following input of a write command, if CS falls while SK is LOW, the R/B status can be displayed from the DO pin. (See the section on READY/BUSY states.)



- 5. READY/BUSY display (R/B pin and DO pin)
- This display outputs the internal status signal; the  $R/\overline{B}$  pin outputs the HIGH or LOW status at all times. The display can also be output from the DO pin. Following completion of the writing command, if  $\overline{CS}$  falls while  $\overline{SK}$  is LOW, either HIGH or LOW is output. (The display can also be output without using the R/B pin, leaving it open.)
- When writing data to a memory cell, the READY/BUSY display is output from the rise of the 32nd clock pulse of the SK signal after tSV, from the R/B pin.
  - $R/\overline{B}$  display = LOW : writing in progress

(The internal timer circuit is activated, and after the tE/W timing has been created, the timer circuit stops automatically. Writing of data to the memory cell is done during the tE/W timing, during which time other commands cannot be received.)

- R/B display = HIGH : command standby state
  - (Writing of data to the memory cell has been completed and the next command can be received.)





114

#### BR9020/BR9020F/BR9040/BR9040F

# Memory ICs

- Operation notes
- 1. Turning the power supply on and off
- When the power supply is turned on and off,  $\overline{CS}$  should be set to HIGH (= V<sub>cc</sub>).

· When CS is LOW, the command input reception state (active) is entered. If the power supply is turned on in this state, erroneous operations and erroneous writing can occur because of noise and other factors. To avoid this, make sure CS is set to HIGH (= Vcc) before turning on the power supply. (Good example) Here, the CS pin is pulled up to Vcc.

When turning off the power supply, wait at least 10 msec before turning it on again. Failing to observe this condition can result in the internal circuit failing to be reset when the power supply is turned on.

(Bad example) CS is LOW when the power supply is turned on or off

In this case, because CS remains LOW, the EEPROM may perform erroneous operations or write erroneous data because of noise or other factors.

Note: Please be aware that the case shown in this example can also occur if CS input is HIGH-Z.



#### 2. Noise countermeasures

#### 2-1. SK noise

If noise occurs at the rise of the SK clock input, the clock is assumed to be excessive, and this can cause malfunction because the bits are out of alignment.

2-2. WC noise

During a writing operation, noise at the WC pin can be erroneously judged to be data, and this can cause writing to be forcibly interrupted.

# 2-3. Vcc noise

Noise and surges on the power supply line can cause malfunction. We recommend installing a bypass capacitor between the power supply and ground to eliminate this problem.

RDHM



Cancelling methods

- a : Canceled by setting CS HIGH. The WC pin is not involved.
- b: If the WC pin goes HIGH for even a second, writing is forcibly interrupted. Cancellation occurs even if the CS pin is HIGH. At this point, data has not been written to the memory, so the data in the designated address has not yet been changed.
- c: The operation is forcibly cancelled by setting the WC pin to HIGH or turning off the power supply (although we do not recommend using this method). The data in the designated address is not guaranteed and should be written once again.
- d: If CS is set to HIGH while the R/B signal is HIGH (following the tE/W timing), the IC is reset internally, and waits for the next command to be input.

116









117

EEPROM

#### Notes

- The contents described in this catalogue are correct as of March 1997.
- No unauthorized transmission or reproduction of this book, either in whole or in part, is permitted.
- The contents of this book are subject to change without notice. Always verify before use that the contents are the latest specifications. If, by any chance, a defect should arise in the equipment as a result of use without verification of the specifications, ROHM CO., LTD., can bear no responsibility whatsoever.
- Application circuit diagrams and circuit constants contained in this data book are shown as examples of standard use and operation. When designing for mass production, please pay careful attention to peripheral conditions.
- Any and all data, including, but not limited to application circuit diagrams, information, and various data, described in this catalogue are intended only as illustrations of such devices and not as the specifications for such devices. ROHM CO., LTD., disclaims any warranty that any use of such device shall be free from infringement of any third party's intellectual property rights or other proprietary rights, and further, assumes absolutely no liability in the event of any such infringement, or arising from or connected with or related to the use of such devices.
- Upon the sale of any such devices; other than for the buyer's right to use such devices itself, resell or otherwise dispose of the same; no express or implied right or license to practice or commercially exploit any intellectual property rights or other proprietary rights owned or controlled by ROHM CO., LTD., is granted to any such buyer.
- The products in this manual are manufactured with silicon as the main material.
- The products in this manual are not of radiation resistant design.

The products listed in this catalogue are designed to be used with ordinary electronic equipment or devices (such as audio-visual equipment, office-automation equipment, communications devices, electrical appliances, and electronic toys). Should you intend to use these products with equipment or devices which require an extremely high level of reliability and the malfunction of which would directly endanger human life (such as medical instruments, transportation equipment, aerospace machinery, nuclear-reactor controllers, fuel controllers, or other safety devices) please be sure to consult with our sales representatives in advance.

- Notes when exporting
  - It is essential to obtain export permission when exporting any of the above products when it falls under the category of strategic material (or labor) as determined by foreign exchange or foreign trade control laws.
  - Please be sure to consult with our sales representatives to ascertain whether any product is classified as a strategic material.