October 1987 Revised January 1999 # CD4015BC Dual 4-Bit Static Shift Register ### **General Description** The CD4015BC contains two identical, 4-stage, serial-input/parallel-output registers with independent "Data", "Clock," and "Reset" inputs. The logic level present at the input of each stage is transferred to the output of that stage at each positive-going clock transition. A logic high on the "Reset" input resets all four stages covered by that input. All inputs are protected from static discharge by a series resistor and diode clamps to $V_{\rm DD}$ and $V_{\rm SS}$ . ### **Features** ■ Wide supply voltage range: 3.0V to 18V ■ High noise immunity: 0.45 V<sub>DD</sub> (typ.) ■ Low power TTL: Fan out of 2 driving 74L compatibility: or 1 driving 74LS ■ Medium speed operation: 8 MHz (typ.) clock rate ■ Fully static design: $@V_{DD} - V_{SS} = 10V$ ### **Applications** - Serial-input/parallel-output data queueing - Serial to parallel data conversion - · General purpose register ### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|------------------------------------------------------------------------------| | CD4015BCM | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow | | CD4015BCN | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ### **Connection Diagram** ### Pin Assignments for DIP and SOIC ### **Truth Table** | CL<br>(Note 1) | D | R | Q <sub>1</sub> | Q <sub>n</sub> | | |----------------|---|---|----------------|----------------|-------------| | \ | 0 | 0 | 0 | $Q_{n-1}$ | | | ~ | 1 | 0 | 1 | $Q_{n-1}$ | | | ~ | Х | 0 | $Q_1$ | $Q_n$ | (No change) | | Х | Х | 1 | 0 | 0 | | X = Don't Care Case Note 1: Level Change ### Logic Diagrams Terminal No. $16 = V_{DD}$ Terminal No. 8 = GND ### Absolute Maximum Ratings(Note 2) (Note 3) DC Supply Voltage (V<sub>DD</sub>) $-0.5 \text{ to } +18 \text{ V}_{DC}$ Input Voltage (V<sub>IN</sub>) $-0.5 \text{ to } \text{V}_{DD} +0.5 \text{ V}_{DC}$ Storage Temperature Range (T<sub>S</sub>) $-65^{\circ}\text{C to } +150^{\circ}\text{C}$ Power Dissipation (P<sub>D</sub>) Dual-In-Line 700 mW Small Outline 500 mW Lead Temperature (T<sub>L</sub>) (Soldering, 10 seconds) 260°C ## Recommended Operating Conditions DC Supply Voltage ( $V_{DD}$ ) +3 to +15 $V_{DC}$ Input Voltage ( $V_{IN}$ ) 0 to $V_{DD}$ $V_{DC}$ Operating Temperature Range ( $T_A$ ) -40°C to +85°C Note 2: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed; they are not meant to imply that the devices should be operated at these limits. The tables of "Recommended Operating Conditions" and "Electrical Characteristics" provide conditions for actual device operation. Note 3: $V_{SS} = 0V$ unless otherwise specified. ### **DC Electrical Characteristics** (Note 3) | Symbol | Parameter | Conditions | –40°C | | +25°C | | | +85°C | | Units | |-----------------|-------------------|------------------------------------------------|-------|------|-------|-------------------|------|-------|------|-------| | | i arameter | Conditions | Min | Max | Min | Тур | Max | Min | Max | Jillo | | I <sub>DD</sub> | Quiescent Device | $V_{DD} = 5V$ , $V_{IN} = V_{DD}$ or $V_{SS}$ | | 20 | | 0.005 | 20 | | 150 | μА | | | Current | $V_{DD} = 10V$ , $V_{IN} = V_{DD}$ or $V_{SS}$ | | 40 | | 0.010 | 40 | | 300 | μΑ | | | | $V_{DD} = 15V$ , $V_{IN} = V_{DD}$ or $V_{SS}$ | | 80 | | 0.015 | 80 | | 600 | μΑ | | V <sub>OL</sub> | LOW Level | V <sub>DD</sub> = 5V | | 0.05 | | 0 | 0.05 | | 0.05 | V | | | Output Voltage | $V_{DD} = 10V$ | | 0.05 | | 0 | 0.05 | | 0.05 | V | | | | $V_{DD} = 15V$ | | 0.05 | | 0 | 0.05 | | 0.05 | V | | V <sub>OH</sub> | HIGH Level | $V_{DD} = 5V$ | 4.95 | | 4.95 | 5 | | 4.95 | | V | | | Output Voltage | $V_{DD} = 10V$ | 9.95 | | 9.95 | 10 | | 9.95 | | V | | | | $V_{DD} = 15V$ | 14.95 | | 14.95 | 15 | | 14.95 | | V | | V <sub>IL</sub> | LOW Level | $V_{DD} = 5V$ , $V_{O} = 0.5V$ or 4.5V | | 1.5 | | 2.25 | 1.5 | | 1.5 | V | | | Input Voltage | $V_{DD} = 10V, V_{O} = 1.0V \text{ or } 9.0V$ | | 3.0 | | 4.50 | 3.0 | | 3.0 | V | | | | $V_{DD} = 15V$ , $V_{O} = 1.5V$ or $13.5V$ | | 4.0 | | 6.75 | 4.0 | | 4.0 | V | | $V_{IH}$ | HIGH Level | $V_{DD} = 5V$ , $V_{O} = 0.5V$ or 4.5V | 3.5 | | 3.5 | 2.75 | | 3.5 | | V | | | Input Voltage | $V_{DD} = 10V, V_{O} = 1.0V \text{ or } 9.0V$ | 7.0 | | 7.0 | 5.50 | | 7.0 | | V | | | | $V_{DD} = 15V$ , $V_{O} = 1.5V$ or $13.5V$ | 11.0 | | 11.0 | 8.25 | | 11.0 | | V | | l <sub>OL</sub> | LOW Level Output | $V_{DD} = 5V, V_{O} = 0.4V$ | 0.52 | | 0.44 | 0.88 | | 0.36 | | mA | | | Current (Note 4) | $V_{DD} = 10V, V_{O} = 0.5V$ | 1.3 | | 1.1 | 2.25 | | 0.9 | | mA | | | | $V_{DD} = 15V, V_{O} = 1.5V$ | 3.6 | | 3.0 | 8.8 | | 2.4 | | mA | | l <sub>OH</sub> | HIGH Level Output | $V_{DD} = 5V, V_{O} = 4.6V$ | -0.52 | | -0.44 | -0.88 | | -0.36 | | mA | | | Current (Note 4) | $V_{DD} = 10V, V_{O} = 9.5V$ | -1.3 | | -1.1 | -2.25 | | -0.9 | | mA | | | | $V_{DD} = 15V, V_{O} = 13.5V$ | -3.6 | | -3.0 | -8.8 | | -2.4 | | mA | | I <sub>IN</sub> | Input Current | $V_{DD} = 15V, V_{IN} = 0V$ | | -0.3 | | -10 <sup>-5</sup> | -0.3 | | -1.0 | μА | | | | $V_{DD} = 15V, V_{IN} = 15V$ | | 0.3 | | 10 <sup>-5</sup> | 0.3 | | 1.0 | μΑ | Note 4: I<sub>OH</sub> and I<sub>OL</sub> are tested one output at a time. # AC Electrical Characteristics (Note 5) $T_A = 25 \, ^{\circ}\text{C, C}_L = 50 \, \text{pF, R}_L = 200 \text{k, t}_r = \text{t}_f = 20 \, \text{ns, unless otherwise specified}$ | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------------------------------|------------------------|-----------------------|-----|-----|----------|-------| | CLOCK OPERAT | ION | <u>l</u> | l . | | | | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay Time | $V_{DD} = 5V$ | | 230 | 350 | ns | | | | $V_{DD} = 10V$ | | 80 | 160 | ns | | | | $V_{DD} = 15V$ | | 60 | 120 | ns | | t <sub>THL</sub> , t <sub>TLH</sub> | Transition Time | $V_{DD} = 5V$ | | 100 | 200 | ns | | | | $V_{DD} = 10V$ | | 50 | 100 | ns | | | | V <sub>DD</sub> = 15V | | 40 | 80 | ns | | t <sub>WL</sub> , t <sub>WM</sub> | Minimum Clock | $V_{DD} = 5V$ | | 160 | 250 | ns | | | Pulse-Width | $V_{DD} = 10V$ | | 60 | 110 | ns | | | | $V_{DD} = 15V$ | | 50 | 15<br>15 | ns | | t <sub>rCL</sub> , t <sub>fCL</sub> | Clock Rise and | $V_{DD} = 5V$ | | | 15 | μs | | | Fall Time | $V_{DD} = 10V$ | | | 15 | μs | | | | $V_{DD} = 15V$ | | | 15 | μs | | t <sub>SU</sub> | Minimum Data | $V_{DD} = 5V$ | | 50 | 100 | μs | | | Set-Up Time | $V_{DD} = 10V$ | | 20 | 40 | μs | | | | $V_{DD} = 15V$ | | 15 | 30 | μs | | $f_{CL}$ | Maximum Clock | $V_{DD} = 5V$ | 2 | 3.5 | | MHz | | | Frequency | $V_{DD} = 10V$ | 4.5 | 8 | | MHz | | | | $V_{DD} = 15V$ | 6 | 11 | | MHz | | C <sub>IN</sub> | Input Capacitance | Clock Input | | 7.5 | 10 | pF | | | | Other Inputs | | 5 | 7.5 | pF | | RESET OPERATI | ON | | • | | | | | t <sub>PHL(R)</sub> | Propagation Delay Time | $V_{DD} = 5V$ | | 200 | 400 | ns | | | | $V_{DD} = 10V$ | | 100 | 200 | ns | | | | $V_{DD} = 15V$ | | 80 | 160 | ns | | t <sub>WH(R)</sub> | Minimum Reset | $V_{DD} = 5V$ | | 135 | 250 | ns | | | Pulse Width | $V_{DD} = 10V$ | | 40 | 80 | ns | | | | $V_{DD} = 15V$ | | 30 | 60 | ns | Note 5: AC Parameters are guaranteed by DC correlated testing. ### 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package Number M16A ### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N16E #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com