Data sheet acquired from Harris Semiconductor SCHS045C – Revised October 2003 # **CMOS Multifunction Expandable 8-Input Gate** High-Voltage Types (20-Volt Rating) © CD4048B is an 8-input gate having four control inputs. Three binary control inputs — Ka, Kb, and Kc — provide the implementation of eight different logic functions. These functions are OR, NOR, AND, NAND, OR/AND, OR/NAND, AND/OR and AND/NOR. A fourth control input, Kd, provides the user with a 3-state output. When control input Kd is high, the output is either a logic 1 or a logic 0 depending on the inner states. When control input Kd is low, the output is an open circuit. This feature enables the user to connect this device to a common bus line. MAXIMUM RATINGS, Absolute-Maximum Values: DC SUPPLY-VOLTAGE RANGE, (VDD) POWER DISSIPATION PER PACKAGE (PD): DEVICE DISSIPATION PER OUTPUT TRANSISTOR LEAD TEMPERATURE (DURING SOLDERING): In addition to the eight input lines, an EXPAND input is provided that permits the user to increase the number of inputs into a CD4048B (see Fig. 2). For example, two CD4048Bs can be cascaded to provide a 16-input multifunction gate. When the EXPAND input is not used, it should be connected to $V_{SS}$ . The CD4048B-series types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (M, M96, MT, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes). #### Features: - Three-state output - Many logic functions available in one package - Standardized, symmetrical output characteristics - 100% tested for quiescent current at 20 V - Maximum input current of 1 µA at 18 V (full package-temperature range), 100 nA at 18 V and 25°C - Noise margin (full package-temperature range) = 1 V at V<sub>DD</sub>=5 V, 2 V at V<sub>DD</sub> = 10 V, 2.5 V at V<sub>DD</sub>=15 V - 5-V, 10-V, and 15-V parametric ratings - Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices" Voltages referenced to VSS Terminal) .....-0.5V to +20V OPERATING-TEMPERATURE RANGE (TA).....-55°C to +125°C STORAGE TEMPERATURE RANGE (T<sub>stg</sub>).....-65°C to +150°C INPUT VOLTAGE RANGE, ALL INPUTS -0.5V to V<sub>DD</sub> +0.5V DC INPUT GURRENT, ANY ONE INPUT +10mA ### **RECOMMENDED OPERATING CONDITIONS** For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges: | political is aways within the following ranges. | LIM | · · · · · · · | | |-------------------------------------------------------------------------------|------|---------------|-------| | CHARACTERISTIC | MIN. | MAX. | UNITS | | Supply-Voltage Range (For T <sub>A</sub> = Full Package<br>Temperature Range) | 3 | 18 | V | # Applications: - Selection of up to 8 logic functions - Digital control of logic - General-purpose gating logic - Decoding - Encoding **TERMINAL ASSIGNMENT** Fig. 2 - Logic diagram. ${\it Fig.~3-Actual-circuit~logic~configurations.}$ Fig. 4-12-input OR/AND gate. Fig. 5 - 16-input NOR gate. Fig. 6 — Typical output low (sink) current characteristics. Fig. 7 — Minimum output low (sink) current characteristics. Fig. 8 — Typical output high (source) current characteristics. Fig. 9 — Minimum output high (source) current characteristics. # CD4048B Types ### STATIC ELECTRICAL CHARACTERISTICS | | | | _ | | | | | | | | 1 | |-------------------------------------------------|----------------|------|---------------------------------------|-------|-------|-------|-------|----------|-------------------|------|---------| | CHARACTER- | CONI | ļs | LIMITS AT INDICATED TEMPERATURES (°C) | | | | | | | | | | ISTIC | V <sub>O</sub> | VIN | VDD | +25 | | | | | | | - UNITS | | | (v) | (V) | (V) | 55 | 40 | +85 | +125 | Min. | Тур. | Max. | | | Quiescent Device | - | 0,5 | 5 | 0.25 | 0.25 | 7.5 | 7.5 | _ | 0.01 | 0.25 | | | Current, | | 0,10 | 10 | 0.5 | 0.5 | 15 | - 15 | - | 0.01 | 0.5 | | | IDD Max. | | 0,15 | 15 | 1 | 1 | 30 | 30 | - | 0,01 | 1 | μΑ | | | _ | 0,20 | 20 | 5 | 5 | 150 | 150 | - | 0.02 | 5 | | | Output Low | 0.4 | 0,5 | 5 | 0.64 | 0.61 | 0.42 | 0.36 | 0.51 | 1 | · | | | (Sink) Current | 0.5 | 0,10 | 10 | 1.6 | 1.5 | 1.1 | 0.9 | 1.3 | 2.6 | _ | 1 | | IOL Min. | 1.5 | 0,15 | 15 | 4.2 | 4 | 2.8 | 2.4 | 3.4 | 6.8 | _ | ] | | Output High<br>(Source)<br>Current,<br>IOH Min. | 4.6 | 0,5 | 5 | -0.64 | -0.61 | -0.42 | -0.36 | -0.51 | 1 | · – | mA | | | 2.5 | 0,5 | 5 | -2 | -1.8 | -1.3 | -1.15 | -1.6 | -3.2 | - | | | | 9.5 | 0,10 | 10 | ~1.6 | -1.5 | -1.1 | -0.9 | -1.3 | -2.6 | - | | | | 13.5 | 0,15 | 15 | -4.2 | -4 | -2.8 | -2.4 | -3.4 | -6.8 | - | | | Output Voltage: | | 0,5 | 5 | | 0 | .05 | | _ | 0 | 0.05 | | | Low-Level,<br>VOL Max. | - | 0,10 | 10 | 0.05 | | | | _ | 0 | 0.05 | V . | | VUL Max. | - | 0,15 | 15 | 0.05 | | | | ÷ | 0 | 0.05 | | | Output Voltage: | - | 0,5 | 5 | 1 | 4.95 | | | | 5 | - | | | High-Level, | - " | 0,10 | 10 | | 9.95 | | | | 10 | | | | VOH Min. | | 0,15 | 15 | 14.95 | | | | 14.95 | 15 | - | | | Input Low | 0.5,4.5 | _ | 5 | 1.5 | | | | - | _ | 1.5 | | | Voltage, | 1,9 | | 10 | | | 3 | | | _ | 3 | l i | | VIL Max. | 1.5,13.5 | _ | 15 | | | 4 | | - | | 4 | ١ ا | | Input High | 0.5,4.5 | _ | 5 | | . 3 | .5 | | 3.5 | <u> </u> | _ | V | | Voltage, | 1,9 | | 10 | | | 7 | | 7 | _ | _ | | | VIH Min. | 1.5,13.5 | - | 15 | 11 | | | | 11 | | _ | | | Input Current<br>IJN Max. | | 0,18 | 18 | ±0,1 | ±0.1 | ±1 | ±1 | - | ±10 <sup>-5</sup> | ±0.1 | μΑ | | 3-State Output<br>Current, IOUT | 0,18 | 0,18 | 18 | ±0.4 | ±0.4 | ±12 | ±12 | <b>-</b> | ±10 <sup>-4</sup> | ±0.4 | μΑ | Fig. 10 -- Typical propagation delay time (logic inputs to output) as a function of load capacitance. Fig. 11 - Typical transition time vs. load capacitance. #### **IMPLEMENTATION OF EXPAND INPUT FOR 9 OR MORE INPUTS** | OUTPUT<br>FUNCTION | FUNCTION<br>NEEDED AT<br>EXPAND INPUT | OUTPUT BOOLEAN<br>EXPRESSION | |--------------------|---------------------------------------|------------------------------| | NOR | OR | J=(A+B+C+D+E+F+G+H)+(EXP) | | OR | OR | J=(A+B+C+D+E+F+G+H)+(EXP) | | AND | NAND | J=(ABCDEFGH)·(EXP) | | NAND | NAND | J=(ABCDEFGH)·(EXP) | | OR/AND | NOR | J=(A+B+C+D) (E+F+G+H) (EXP) | | OR/NAND | NOR | J=(A+B+C+D)·(E+F+G+H)·(EXP) | | AND/NOR | AND | J=(ABCD)+(EFGH)+(EXP) | | AND/OR | AND | J=(ABCD)+(EFGH)+(EXP) | Note: (EXP) designates the EXPAND function (i.e., $x_1+x_2+\ldots x_N$ ). #### NOTE: Refer to FUNCTION TRUTH TABLE for connection of unused inputs. Fig. 12 — Typical power dissipation as a function of input frequency. # CD4048B Types DYNAMIC CHARACTERISTICS at TA=25°C, CL=50 pF, Input t<sub>r</sub>,t<sub>f</sub>=20 ns, RL=200 k $\Omega$ unless otherwise specified | | TEST CONDI | TIONS | LIM | ITS | | |------------------------------------|----------------------|-----------------|-----------|-------|----| | CHARACTERISTIC | | V <sub>DD</sub> | All Packs | UNITS | | | | | V | Тур. | Max. | | | Propagation Delay: tpHL,tpLH | | 5 | 300 | 600 | | | Inputs to Output and | | 10 | 150 | 300 | | | Ka to Output | | 15 | 120 | 240 | | | Kb to Output | | 5 | 225 | 450 | | | | | 10 | 85 | 170 | | | | | 15. | 55 | 110 | | | Kc to Output | | 5 | 140 | 280 | | | | | 10 | 50 | 100 | | | | | 15 | 40 | 80 | | | Expand Input to Output | | 5 | 190 | 380 | ns | | | <u> </u> | 10 | 90 | 180 | | | | | 15 | 65 | 130 | | | 3-State Propagation Delay: | | 5 | 80 | 160 | | | Kd to Output tpHZ,tpLZ | R <sub>L</sub> =1 kΩ | 10 | 35 | 70 | | | <sup>t</sup> PZH, <sup>t</sup> PZL | See Fig.21 | 15 | 25 | 50 | | | Transition Time: tTHL,tTLH | | 5 | 100 | 200 | , | | 11190 11911 | ! | 10 | 50 | 100 | | | | | 15 | 40 | 80 | | | Input Capacitance: C <sub> </sub> | Any inp | ut | 5 | 7 | pF | | 3-State Output Capacitance | | : | 5 | 10 | pr | Fig. 13 – Dynamic power dissipation test circuit. #### **FUNCTION TRUTH TABLE** | OUTPUT<br>FUNCTION | BOOLEAN EXPRESSION | Ka | Кb | Kc | UNUSED | | | |------------------------------------------|-----------------------|----|----|----|-----------------|--|--| | NOR | J≈A+B+C+D+E+F+G+H | 0 | 0 | 0 | V <sub>SS</sub> | | | | OR | J=A+B+C+D+E+F+G+H | 0 | 0 | 1 | VSS | | | | OR/AND | J=(A+B+C+D)•(E+F+G+H) | 0 | 1 | 0 | V <sub>SS</sub> | | | | OR/NAND | J=(A+B+C+D)·(E+F+G+H) | 0 | 1 | 1 | V <sub>SS</sub> | | | | AND | J=ABCDEFGH | 1 | 0 | 0 | V <sub>DD</sub> | | | | NAND | J=ABCDEFGH | 1 | 0 | 1 | V <sub>DD</sub> | | | | AND/NOR | J=ABCD+EFGH | 1 | 1 | 0 | V <sub>DD</sub> | | | | AND/OR | J=ABCD+EFGH | 1 | 1 | 1 | V <sub>DD</sub> | | | | K <sub>d</sub> =1 Normal Inverter Action | | | | | | | | | K <sub>d</sub> =0 High Impedance Output | | | | | | | | EXPAND Input=0 \* See Figs. 1,2,3,4, and 5. # TEST CIRCUITS - STATIC MEASUREMENTS Fig. 14 — Quiescent device current test circuit. Fig. 15 — Input voltage test circuit. Fig. 16 - Input current test circuit. #### **TEST CIRCUITS - DYNAMIC MEASUREMENTS** Fig. 17 — Test circuit for t<sub>PHL</sub>, t<sub>THL</sub>, end t<sub>TLH</sub> (AND) measurements. Fig. 18 — Waveforms for $t_{PHL}$ and $t_{PHL}$ (AND). Fig. 19 — Waveforms for $t_{THL}$ and $t_{TLH}$ (AND). Fig. 20 — Test circuit for $t_{PZL}$ , $t_{PZH}$ , $t_{PLZ}$ , and $t_{PHZ}$ (AND). Fig. 21 — Waveforms for $t_{PZL}$ , $t_{PZH}$ , $t_{PLZ}$ , and $t_{PHZ}$ (AND). Dimensions and pad layout for CD4048BH. Dimensions in parantheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils $(10^{-3})$ inch). PACKAGE OPTION ADDENDUM www.ti.com 11-Nov-2009 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------| | CD4048BE | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | CD4048BEE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | CD4048BF3A | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | | CD4048BM | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4048BM96 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4048BM96E4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4048BM96G4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4048BME4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4048BMG4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4048BMT | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4048BMTE4 | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4048BMTG4 | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4048BPW | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4048BPWE4 | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD4048BPWG4 | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | $^{(1)}$ The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. # PACKAGE OPTION ADDENDUM www.ti.com 11-Nov-2009 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 29-Jul-2009 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | | Dimension designed to accommodate the component thickness | | | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD4048BM96 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | www.ti.com 29-Jul-2009 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------|--------------|-----------------|------|------|-------------|------------|-------------| | CD4048BM96 | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | ### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. # D (R-PDS0-G16) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # D (R-PDSO-G16) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G16) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G16) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements. | Applications | |--------------| **Products** Audio www.ti.com/audio **Amplifiers** amplifier.ti.com **Data Converters** dataconverter.ti.com **DLP® Products** www.dlp.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com **OMAP Mobile Processors** www.ti.com/omap Wireless Connectivity www.ti.com/wirelessconnectivity Automotive and Transportation www.ti.com/automotive www.ti.com/communications Communications and Telecom Computers and Peripherals www.ti.com/computers Consumer Electronics www.ti.com/consumer-apps **Energy and Lighting** www.ti.com/energy Industrial www.ti.com/industrial Medical www.ti.com/medical Security www.ti.com/security Space, Avionics and Defense www.ti.com/space-avionics-defense Video and Imaging www.ti.com/video e2e.ti.com **TI E2E Community**