www.ti.com SCAS934 – DECEMBER 2012 # 2.5-V TO 3.3-V HIGH-PERFORMANCE CLOCK BUFFER Check for Samples: CDCVF2310-EP ### **FEATURES** - High-Performance 1:10 Clock Driver - Operates up to 200 MHz at V<sub>DD</sub> 3.3 V - Pin-to-Pin Skew < 100 ps at V<sub>DD</sub> 3.3 V - V<sub>DD</sub> Range: 2.3 V to 3.6 V - Output Enable Glitch Suppression - Distributes One Clock Input to Two Banks of Five Outputs - 25-Ω On-Chip Series Damping Resistors - Packaged in 24-Pin TSSOP #### **APPLICATIONS** General-Purpose Applications # SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS - Controlled Baseline - · One Assembly and Test Site - One Fabrication Site - Available in Military (–55°C to 125°C) Temperature Range (1) - Extended Product Life Cycle - Extended Product-Change Notification - Product Traceability - (1) Custom temperature ranges available #### (TOP VIEW) GND □ 24 ☐ CLK 2 23 V<sub>DD</sub> □ $\square$ $V_{DD}$ $\square$ $V_{DD}$ 22 1Y0 🞞 3 21 1Y1 🗆 □ 2Y0 1Y2 🞞 20 2Y1 GND □□ 19 oxdot GND GND □□ 18 T GND 1Y3 🞞 8 17 1Y4 📖 16 **□** 2Y3 10 V<sub>DD</sub> $\square$ 15 $\square$ $\vee_{DD}$ 1G 🞞 $\square$ $V_{DD}$ 11 14 2Y4 🞞 12 13 **Ⅲ** 2G **PW PACKAGE** # **DESCRIPTION** The CDCVF2310 is a high-performance, low-skew clock buffer that operates up to 200 MHz. Two banks of five outputs each provide low-skew copies of CLK. After power up, the default state of the outputs is low regardless of the state of the control pins. For normal operation, the outputs of bank 1Y[0:4] or 2Y[0:4] can be placed in a low state when the control pins (1G or 2G, respectively) are held low and a negative clock edge is detected on the CLK input. The outputs of bank 1Y[0:4] or 2Y[0:4] can be switched into the buffer mode when the control pins (1G and 2G) are held high and a negative clock edge is detected on the CLK input. The device operates in a 2.5-V and 3.3-V environment. The built-in output enable glitch suppression ensures a synchronized output enable sequence to distribute full period clock signals. The CDCVF2310 is characterized for operation from -55°C to 125°C. # Table 1. ORDERING INFORMATION<sup>(1)</sup> | T <sub>J</sub> | PACKAGE | ORDERABLE PART NUMBER | TOP-SIDE MARKING | VID NUMBER | |----------------|------------|-----------------------|------------------|------------------| | –55°C to 125°C | TSSOP - PW | CDCVF2310MPWREP | CKV2310EP | V62/13603-01XE | | | 1330P - PW | CDCVF2310MPWEP | CKV2310EP | V62/13603-01XE-T | (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SCAS934 – DECEMBER 2012 www.ti.com This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # **FUNCTIONAL BLOCK DIAGRAM** Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated www.ti.com SCAS934 – DECEMBER 2012 #### **Table 2. FUNCTION TABLE** | | INPUT | OUTPUT | | | |----|-------|----------|--------------------|--------------------| | 1G | 2G | CLK | 1Y[0:4] | 2Y[0:4] | | L | L | ↓ | L | L | | Н | L | <b>↓</b> | CLK <sup>(1)</sup> | L | | L | Н | <b>↓</b> | L | CLK <sup>(1)</sup> | | Н | Н | <b>↓</b> | CLK <sup>(1)</sup> | CLK <sup>(1)</sup> | (1) After detecting one negative edge on the CLK input, the output follows the input CLK if the control pin is held high. #### **Terminal Functions** | TERMINAL | | 1/0 | DESCRIPTION | | | | |----------|-----------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | | 1G | 11 | I | Output enable control for 1Y[0:4] outputs. This output enable is active-high, meaning the 1Y[0:4] clock outputs follow the input clock (CLK) if this pin is logic high. | | | | | 2G | 13 | I | Output enable control for 2Y[0:4] outputs. This output enable is active-high, meaning the 2Y[0:4] clock outputs follow the input clock (CLK) if this pin is logic high. | | | | | 1Y[0:4] | 3, 4, 5, 8, 9 | 0 | Buffered output clocks | | | | | 2Y[0:4] | 21, 20, 17, 16, 12 | 0 | Buffered output clocks | | | | | CLK | 24 | ı | Input reference frequency | | | | | GND | 1, 6, 7, 18, 19 | | Ground | | | | | $V_{DD}$ | 2, 10, 14, 15, 22, 23 | | DC power supply, 2.3 V – 3.6 V | | | | ### **ABSOLUTE MAXIMUM RATINGS** over operating junction temperature range (unless otherwise noted) (1) | 1 0, 1 | | |-------------------------------------------------------------------------------------------------|--------------------------------------------| | Supply voltage range, V <sub>DD</sub> | –0.5 V to 4.6 V | | Input voltage range, V <sub>I</sub> (2) (3) | -0.5 V to V <sub>DD</sub> + 0.5 V | | Output voltage range, V <sub>O</sub> <sup>(2) (3)</sup> | $-0.5 \text{ V to V}_{DD} + 0.5 \text{ V}$ | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>DD</sub> ) | ±50 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>DD</sub> ) | ±50 mA | | Continuous total output current, I <sub>O</sub> (V <sub>O</sub> = 0 to V <sub>DD</sub> ) | ±50 mA | | Storage temperature range T <sub>stq</sub> | −65°C to 150°C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed. (3) This value is limited to 4.6 V maximum. ### THERMAL INFORMATION | | | CDCVF2310 | | |------------------|-------------------------------------------------------------|-----------|-------| | | THERMAL METRIC <sup>(1)</sup> | PW | UNITS | | | | 24 PINS | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance <sup>(2)</sup> | 91.7 | | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance <sup>(3)</sup> | 31.2 | | | $\theta_{JB}$ | Junction-to-board thermal resistance (4) | 46.4 | 9000 | | ΨЈТ | Junction-to-top characterization parameter (5) | 1.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter <sup>(6)</sup> | 45.8 | | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | N/A | | - (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. - (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. - (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. - (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. # **RECOMMENDED OPERATING CONDITIONS (1)** | | | MIN | NOM | MAX | UNIT | |--------------------------------------------|--------------------------------------------|-----|-----|----------|------| | Complements and M | | 2.3 | 2.5 | | | | Supply voltage, V <sub>DD</sub> | | | 3.3 | 3.6 | V | | Low level input voltage V | V <sub>DD</sub> = 3 V to 3.6 V | | | 0.8 | V | | Low-level input voltage, V <sub>IL</sub> | $V_{DD} = 2.3 \text{ V to } 2.7 \text{ V}$ | | | 0.7 | V | | | V <sub>DD</sub> = 3 V to 3.6 V | 2 | | | | | High-level input voltage, V <sub>IH</sub> | V <sub>DD</sub> = 2.3 V to 2.7 V | 1.7 | | | V | | Input voltage, V <sub>I</sub> | | 0 | | $V_{DD}$ | V | | High level output ourrent I | V <sub>DD</sub> = 3 V to 3.6 V | | | 12 | ^ | | High-level output current, I <sub>OH</sub> | V <sub>DD</sub> = 2.3 V to 2.7 V | | | 6 | mA | | Lavelaval autout aumant I | V <sub>DD</sub> = 3 V to 3.6 V | | | 12 | ^ | | Low-level output current, I <sub>OL</sub> | V <sub>DD</sub> = 2.3 V to 2.7 V | | | 6 | mA | | Operating junction temperature, T | -<br>J | -55 | | 125 | °C | (1) Unused inputs must be held high or low to prevent them from floating. Submit Documentation Feedback www.ti.com SCAS934 - DECEMBER 2012 # **ELECTRICAL CHARACTERISTICS** over recommended operating junction temperature range (unless otherwise noted) | | PARAMETER | TEST C | TEST CONDITIONS | | | MAX | UNIT | | |---------------------|----------------------------|---------------------------------------------|--------------------------------|------------------------|-----|------|------|--| | V <sub>IK</sub> | Input voltage | $V_{DD} = 3 V$ , | $I_{I} = -18 \text{ mA}$ | | | -1.2 | V | | | l <sub>l</sub> | Input current | $V_I = 0 \text{ V or } V_{DD}$ | | | | ±5 | μA | | | I <sub>DD</sub> (2) | Static device current | $CLK = 0 V or V_{DD}$ | $I_O = 0 \text{ mA}$ | | | 100 | μA | | | C <sub>I</sub> | Input capacitance | $V_{DD} = 2.3 \text{ V to } 3.6 \text{ V},$ | $V_I = 0 \text{ V or } V_{DD}$ | | 2.5 | | pF | | | Co | Output capacitance | $V_{DD} = 2.3 \text{ V to } 3.6 \text{ V},$ | $V_I = 0 \text{ V or } V_{DD}$ | | 2.8 | | pF | | | $V_{DD} = 3$ | 3.3 V ±0.3 V | | | | | | | | | | | $V_{DD}$ = min to max, | $I_{OH} = -100 \mu A$ | V <sub>DD</sub> - 0.2 | | | | | | $V_{OH}$ | High-level output voltage | V 2.V | I <sub>OH</sub> = -12 mA | 2.1 | | | V | | | | | $V_{DD} = 3 V$ | $I_{OH} = -6 \text{ mA}$ | 2.4 | | | | | | | | $V_{DD}$ = min to max, | $I_{OL} = -100 \mu A$ | | | 0.2 | | | | $V_{OL}$ | Low-level output voltage | V 2.V | I <sub>OL</sub> = 12 mA | | | 8.0 | V | | | | | $V_{DD} = 3 V$ | $I_{OL} = 6 \text{ mA}$ | | | 0.55 | | | | | | $V_{DD} = 3 V$ , | V <sub>O</sub> = 1 V | -28 | | | | | | $I_{OH}$ | High-level output current | $V_{DD} = 3.3 \text{ V},$ | V <sub>O</sub> = 1.65 V | | -36 | | mA | | | | | $V_{DD} = 3.6 \text{ V},$ | V <sub>O</sub> = 3.135 V | | | -14 | | | | | Low-level output current | | $V_{DD} = 3 V$ , | $V_0 = 1.95 \text{ V}$ | 28 | | | | | $I_{OL}$ | | $V_{DD} = 3.3 V,$ | $V_0 = 1.65 \text{ V}$ | | 36 | | mA | | | | | $V_{DD} = 3.6 \text{ V},$ | V <sub>O</sub> = 0.4 V | | | 14 | | | | V <sub>DD</sub> = 2 | 2.5 V ±0.2 V | | | | | | | | | \/ | Lligh level output voltege | $V_{DD}$ = min to max, | $I_{OH} = -100 \mu A$ | V <sub>DD</sub> - 0.2 | | | V | | | V <sub>OH</sub> | High-level output voltage | $V_{DD} = 2.3 \text{ V}$ | $I_{OH} = -6 \text{ mA}$ | 1.8 | | | V | | | \/ | Low-level output voltage | $V_{DD}$ = min to max, | $I_{OL} = 100 \mu A$ | | | 0.2 | V | | | $V_{OL}$ | Low-level output voltage | $V_{DD} = 2.3 \text{ V}$ | $I_{OL} = 6 \text{ mA}$ | | | 0.55 | V | | | | | $V_{DD} = 2.3 V,$ | $V_O = 1 V$ | -15 | | | | | | $I_{OH}$ | High-level output current | $V_{DD} = 2.5 V,$ | V <sub>O</sub> = 1.25 V | | -25 | | mA | | | | | $V_{DD} = 2.7 V,$ | $V_0 = 2.375 \text{ V}$ | | | -10 | | | | | | $V_{DD} = 2.3 V$ , | V <sub>O</sub> = 1.2 V | 15 | | | | | | $I_{OL}$ | Low-level output current | $V_{DD} = 2.5 V,$ | V <sub>O</sub> = 1.25 V | | 25 | | mA | | | | | V <sub>DD</sub> = 2.7 V, | V <sub>O</sub> = 0.3 V | | | 10 | | | <sup>(1)</sup> All typical values are at respective nominal $V_{DD}$ . (2) For $I_{CC}$ over frequency, see Figure 6. SCAS934 - DECEMBER 2012 www.ti.com # **TIMING REQUIREMENTS** over recommended ranges of supply voltage and operating junction temperature | | | | MIN | NOM MAX | UNIT | |----------------------------------|--------------------------------------------|--------------------------------|-----|---------|----------| | f <sub>clk</sub> Clock frequency | Clock from to not | V <sub>DD</sub> = 3 V to 3.6 V | 0 | 200 | )<br>MHz | | | $V_{DD} = 2.3 \text{ V to } 2.7 \text{ V}$ | 0 | 170 | | | # JITTER CHARACTERISTICS Characterized using CDCVF2310 Performance EVM when $V_{DD}$ =3.3 V. Outputs not under test are terminated to 50 $\Omega$ . | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|------------------------------------------------|-----------------------------------------------|-----|-----|--------|--------| | t <sub>jitter</sub> / | Additive phase litter from input to cutout 1VO | 12 kHz to 5 MHz, f <sub>out</sub> = 30.72 MHz | | 52 | | fo rmo | | | Additive phase jitter from input to output 1Y0 | 12 kHz to 20 MHz, f <sub>out</sub> = 125 MHz | 45 | | fs rms | | ### **SWITCHING CHARACTERISTICS** over recommended operating junction temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|---------------------------------------------------|---------------------------------------------------------|-----|-----|-----|------| | V <sub>DD</sub> = 3 | .3 V ±0.3 V (see Figure 2) | | | | ' | | | t <sub>PLH</sub> | CLK to Yn | f = 0 MHz to 200 MHz<br>For circuit load, see Figure 2. | 1.3 | | 3.3 | ns | | t <sub>sk(o)</sub> | Output skew (Ym to Yn) (1) (see Figure 4) | | | | 100 | ps | | t <sub>sk(p)</sub> | Pulse skew (see Figure 5) | | | | 570 | ps | | t <sub>sk(pp)</sub> | Part-to-part skew | | | | 500 | ps | | t <sub>r</sub> | Rise time (see Figure 3) | $V_0 = 0.4 \text{ V to 2 V}$ | 0.7 | | 2.2 | V/ns | | $t_{f}$ | Fall time (see Figure 3) | $V_O = 2 V \text{ to } 0.4 V$ | 0.7 | | 2.2 | V/ns | | t <sub>su(en)</sub> | Enable setup time, G_high before CLK $\downarrow$ | | 0.1 | | | ns | | t <sub>su(dis)</sub> | Disable setup time, G_low before CLK $\downarrow$ | | 0.1 | | | ns | | t <sub>h(en)</sub> | Enable hold time, G_high after CLK ↓ | | 0.4 | | | ns | | t <sub>h(dis)</sub> | Disable hold time, G_low after CLK ↓ | | 0.4 | | | ns | | $V_{DD} = 2$ | .5 V ±0.2 V (see Figure 2) | | | | | | | t <sub>PLH</sub> | CLK to Yn | f = 0 MHz to 170 MHz<br>For circuit load, see Figure 2. | 1.5 | | 4 | ns | | t <sub>sk(o)</sub> | Output skew (Ym to Yn) (1) (see Figure 4) | | | | 170 | ps | | t <sub>sk(p)</sub> | Pulse skew (see Figure 5) | | | | 680 | ps | | t <sub>sk(pp)</sub> | Part-to-part skew | | | | 600 | ps | | t <sub>r</sub> | Rise time (see Figure 3) | V <sub>O</sub> = 0.4 V to 1.7 V | 0.5 | | 1.4 | V/ns | | t <sub>f</sub> | Fall time (see Figure 3) | $V_0 = 1.7 \text{ V to } 0.4 \text{ V}$ | 0.5 | | 1.4 | V/ns | | t <sub>su(en)</sub> | Enable setup time, G_high before CLK ↓ | | 0.1 | | | ns | | t <sub>su(dis)</sub> | Disable setup time, G_low before CLK $\downarrow$ | | 0.1 | | | ns | | t <sub>h(en)</sub> | Enable hold time, G_high after CLK ↓ | | 0.4 | | | ns | | t <sub>h(dis)</sub> | Disable hold time, G_low after CLK ↓ | | 0.4 | | | ns | (1) The $t_{sk(o)}$ specification is only valid for equal loading of all outputs. Product Folder Links: CDCVF2310-EP www.ti.com SCAS934 – DECEMBER 2012 #### **DETAILED DESCRIPTION** # **Output Enable Glitch Suppression Circuit** The purpose of the glitch suppression circuitry is to ensure the output enable sequence is synchronized with the clock input such that the output buffer is enabled or disabled on the next full period of the input clock (negative edge triggered by the input clock) (see Figure 1). The G input must fulfill the timing requirements $(t_{su}, t_h)$ according to the Switching Characteristics table for predictable operation. Figure 1. Enable and Disable Mode Relative to CLK Copyright © 2012, Texas Instruments Incorporated #### PARAMETER MEASUREMENT INFORMATION - A. C<sub>L</sub> includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 200 MHz, $Z_O$ = 50 $\Omega$ , $t_r <$ 1.2 ns, $t_f <$ 1.2 ns. Figure 2. Test Load Circuit Figure 3. Voltage Waveforms Propagation Delay Times Figure 4. Output Skew Figure 5. Pulse Skew Submit Documentation Feedback www.ti.com SCAS934 - DECEMBER 2012 # PARAMETER MEASUREMENT INFORMATION (continued) ## **SUPPLY CURRENT** ٧S **FREQUENCY** Figure 6. 21-Mar-2013 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | _ | Pins | Package Qty | Eco Plan | Lead/Ball Finish | | Op Temp (°C) | | Samples | |------------------|--------|--------------|---------|------|-------------|----------------------------|------------------|--------------------|--------------|-----------|---------| | | (1) | | Drawing | | | (2) | | (3) | | (4) | | | CDCVF2310MPWEP | ACTIVE | TSSOP | PW | 24 | 60 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CKV2310EP | Samples | | CDCVF2310MPWREP | ACTIVE | TSSOP | PW | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CKV2310EP | Samples | | V62/13603-01XE | ACTIVE | TSSOP | PW | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CKV2310EP | Samples | | V62/13603-01XE-T | ACTIVE | TSSOP | PW | 24 | 60 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CKV2310EP | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 21-Mar-2013 #### OTHER QUALIFIED VERSIONS OF CDCVF2310-EP: NOTE: Qualified Version Definitions: Catalog - Tl's standard catalog product PW (R-PDSO-G24) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 PW (R-PDSO-G24) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>