# **CGS2537V** # **Commercial Quad Memory Array Clock Drivers CGS2537TV** # **Industrial Quad Memory Array Clock Drivers** ## **General Description** These Clock Generation and Support clock drivers are specifically designed for driving memory arrays requiring large fanouts while operating at high speeds. CGS2537 is a 4 to 16 inverting driver with TTL compatible I/Os. This device features the same characteristics of CGS2534 with an added series resistor on the output for ease of termination while reducing the undershoot. This device has minimum skew specifications of 500 ps pinto-pin as well as a 1 ns specification for part-to-part propagation delay variation. Pin Assignment for 28-Pin PLCC #### **Features** - Nominal 8Ω output series resistor - Guaranteed and tested: - 500 ps pin-to-pin skew (TOSHL and TOHLH) - Implemented on National's ABT family process - Output current drive: - $-\dot{3}6$ mA/+20 mA $I_{OH}/I_{OL}$ - Industrial temperature of -40°C to +85°C - 28-pin PLCC for optimum skew performance - Symmetric package orientation - Large fanout for memory driving applications - Guaranteed 2 kV ESD protection ### **Connection Diagram** #### Bout **A**out A<sub>OUT</sub> 1 D<sub>OUT</sub> 3 $V_{DD}$ 24 GND Bout 1 IN 1 CGS2537 22 IN3 21 Cour 1 B<sub>OUT</sub> 3 GND $V_{DD}$ D<sub>OUT</sub> 1 See NS Package Number V28A #### **Truth Table** | Device | Input | Output | |---------|----------|----------------| | CGS2537 | In (0-3) | ABCD Out (0-3) | # **Logic Diagram** TL/F/11957-2 ### **Absolute Maximum Ratings (Note)** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. | Supply Voltage (V <sub>CC</sub> ) | 7.0V | |-----------------------------------------------|-----------------| | Input Voltage (V <sub>I</sub> ) | 7.0V | | Storage Temperature Range (T <sub>stg</sub> ) | -65°C to +150°C | | Typical $\theta_{JA}$ Airflow | V Pack | | 0 LFM | 62°C/W | | 225 LFM | 43°C/W | | 500 LFM | 34°C/W | | 900 LFM | 27°C/W | # **Recommended Operating Conditions** | Supply Voltage (V <sub>CC</sub> ) | 4.75V to 5.25V | |-----------------------------------|-----------------| | High Level Input Voltage (VIH) | 2V | | Low Level Input Voltage (VIL) | 0.8V | | High Level Output Current (IOH) | -36 mA | | Low Level Output Current (IOL) | 20 mA | | Free Air Operating Temperature | | | Industrial | -40°C to + 85°C | | Commercial | 0°C to + 70°C | Note: The Absolute Maximum Rating are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the DC and AC Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The Recommended Operating Conditions will define the conditions for actual device operation. #### **DC Electrical Characteristics** Over recommended operating free air temperature range. All typical values are measured at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | |-----------------|-----------------------------------|---------------------------------------------------------|------|------|------|------|--|--| | VIL | Input Low Level Voltage | | | | 0.8 | V | | | | V <sub>IH</sub> | Input High Level Voltage | _ | 2.0 | | Ī | ٧ | | | | V <sub>IK</sub> | Input Clamp Voltage | $V_{CC} = 4.75V, I_{I} = -18 \text{ mA}$ | | | -1.2 | V | | | | V <sub>OH</sub> | High Level Output Voltage | $I_{OH} = -3 \text{ mA}, V_{CC} = 4.75 \text{V}$ | 2.4 | | | | | | | | | $I_{OH} = -36 \text{ mA}, V_{CC} = 4.75 \text{V}$ | 2.0 | | | V | | | | V <sub>OL</sub> | Low Level Output Voltage | V <sub>CC</sub> = 4.75V, I <sub>OL</sub> = 20 mA | | 0.35 | 0.5 | v | | | | | | V <sub>CC</sub> = 4.75V, I <sub>OL</sub> = 50 μA | | 0.1 | 0.1 | l * | | | | I <sub>I</sub> | Input Current @ Max Input Voltage | V <sub>CC</sub> = 5.25V, V <sub>IH</sub> = 7V | | | 7 | μΑ | | | | l <sub>IH</sub> | High Level Input Current | V <sub>CC</sub> = 5.25V, V <sub>IH</sub> = 2.7V | | | 5 | μΑ | | | | I <sub>IL</sub> | Low Level Input Current | V <sub>CC</sub> = 5.25V, V <sub>IL</sub> = 0.4V | -5 | | | μА | | | | los | Output Drive Current | $V_{CC} = 5.25V, V_{O} = 0V$ | -100 | | 275 | mA | | | | lold | Minimum Dynamic Output Current* | V <sub>CC</sub> = 5.25V, V <sub>OLD</sub> = 1.65V (max) | | 50 | 75 | mA | | | | Ісст | Maximum I <sub>CC</sub> /Input | V <sub>CC</sub> = 5.25V | | | 3 | mA | | | | lcc | Supply Current '2537 (Quiescent) | V <sub>CC</sub> = 5.25V | | | 80 | μΑ | | | | C <sub>IN</sub> | Input Capacitance | V <sub>CC</sub> = 5V | | 5 | | ρF | | | <sup>\*</sup>Maximum test duration 2.0 ms, one output loaded at a time. AC Electrical Characteristics Over recommended operating free air temperature range. All typical values are measured at $V_{CC}=5V$ , $T_A=25^{\circ}C$ . | Symbol Paramete | | | CGS2537 | | | | | | | |------------------------------------------|--------------------------------------------------------------------|-----|---------|-----|-----|------------------------------------------------------------------------------------|-----|-----|-------| | | Parameter | (V) | | | | $T_A = -40 \text{ to } +85^{\circ}\text{C}$ $C_L = 50 \text{ pF, R}_L = 500\Omega$ | | | Units | | | | | Min | Тур | Max | Min | Тур | Max | ] | | f <sub>max</sub> | Frequency Maximum | 5.0 | | | | | 100 | | MHz | | t <sub>PLH</sub> | Low-to-High<br>Propagation Delay<br>CK to O <sub>n</sub> | 5.0 | | | 4.0 | | | 4.0 | ns | | t <sub>PHL</sub> | High-to-Low<br>Propagation Delay<br>CK to O <sub>n</sub> | 5.0 | | | 4.5 | | | 4.5 | ns | | <sup>t</sup> OSHL | Maximum Skew Common Edge<br>Output-to-Output Variation<br>(Note 1) | 5.0 | | | 500 | | | 500 | ps | | toslh | Maximum Skew Common Edge<br>Output-to-Output Variation<br>(Note 1) | 5.0 | | 150 | 500 | | | 500 | ps | | t <sub>rise</sub> ,<br>t <sub>fall</sub> | Rise/Fall Time<br>(from 0.8V/2.0V to 2.0V/0.8V) | | | | 1.5 | | | 1.5 | ns | | tHIGH | Pulse Width Duration High | | 4 | | | 4 | | | | | tLOW | Pulse Width Duration Low | | 4 | | | 4 | | | ns | | tpvLH | Part-to-Part Variation of<br>Low-to-High Transitions | 5.0 | | | 750 | | | 750 | ps | | tpVHL | Part-to-Part Variation of High-to-Low Transitions | 5.0 | | | 750 | | | 750 | ps | <sup>\*</sup>Voltage Range 5.0 is 5.0V ±0.5V Note 1: Output-to-Output Skew is defined as the absolute value of the difference between the actual propagation delay for any outputs within the same packaged device. The specifications apply to any outputs switching in the same direction either HIGH to LOW (toshu) or LOW to HIGH (toshu). Time high is measured with outputs are at 2.0V or above. Time low is measured with outputs are at 0.8V or below. #### CGS2534/35/36/37 #### **Memory Array Driving** In order to minimize the total load on the address bus, quite often memory arrays are being driven by buffers while having the inputs of the buffers tied together. Although this practice was feasible in the conventional memory designs, in today's high speed, large buswidth designs which require address fetching at higher speeds, this technique produces many undesired results such as cross-talk and over/undershoot. CGS2534/35/36/37 Memory Array Drivers were designed specifically to address these application issues on high speed, large memory arrays systems. These drivers are optimized to driver large loads, with sub 3 ns propagation delays. These drivers produce less noise while reducing the total capacitive loading on the address bus by having only four inputs tied together (see the diagram below, point A). This helps to minimize the overshoot and undershoot by having only four outputs being switched simultaneously. Also this larger fan-out helps to save board space since for every one of these MAD drivers, two conventional buffers were typically being used. Another feature associated with these clock drivers is a 250 ps-500 ps pin-to-pin skew specification. The minimum skew specification allows high speed memory system designers to optimize the performance of their memory subsystem by operating at higher frequencies without having concerns about output-to-output (bank-to-bank) synchronization problem which are associated with driving high capacitive loads (Point B). The diagram below depicts a "2534/35/36/37" a memory subsystem operating at high speed with large memory capacity. The address bus is common to both the memory and the CPU and I/Os. These MAD drivers can operate beyond 150 MHz, and are also available in 3V–5V TTL/CMOS versions with symmetric 24 mA I<sub>OH</sub>/I<sub>OL</sub> current drive.