# **CLC501** CLC501 High Speed, Output Clamping Op Amp Literature Number: SNOS858C # **CLC501** OBSOLETE July 15, 2009 # **High Speed, Output Clamping Op Amp** # **General Description** The CLC501 is a high speed current-feedback op amp with the unique feature of output voltage clamping. This feature allows both the maximum positive ( $V_{HIGH}$ ) and negative ( $V_{LOW}$ ) output voltage levels to be established. This is useful in a number of applications in which "downstream" circuitry must be protected from over driving input signals. Not only can this prevent damage to downstream circuitry, but can also reduce time delays since saturation is avoided. The CLC501's very fast 1ns overload/clamping recovery time is useful in applications in which information containing signals follow overdriving signals. Engineers designing high resolution, subranging A/D systems have long sought an amplifier capable of meeting the demanding requirements of the residue amplifier function. Amplifiers providing the residue function must not only settle quickly, but recover from overdrive quickly, protect the second stage A/D, and provide high fidelity at relatively high gain settings. The CLC501, which excels in these areas, is the ideal design solution in this onerous application. To further support this application, the CLC501 is both characterized and tested at a gain setting of +32–the most common gain setting for residue amplifier applications. The CLC501's other features provide a quick, high performance design solution. Since the CLC501's current feedback design requires no external compensation, designers need not spend their time designing compensation networks. The small 8-pin package and low, 180mW power consumption make the CLC501 ideal in numerous applications having small power and size budgets. The CLC501 is available in several versions to meet a variety of requirements. A three letter suffix determines the version: Enhanced Solutions (Military/Aerospace) SMD Number: 5962-94597 ### \*Space level version also available. \*For more information, visit http://www.national.com/mil ### **Features** - Output clamping (V<sub>HIGH</sub> and V<sub>LOW</sub>) - 1ns recovery from clamping/overdrive - 0.05% settling in 12ns - Characterized and guaranteed at $A_V = +32$ - Low power: 180mW ## **Applications** - Residue amplifier in high accuracy, subranging A/D systems - High speed communications - Output clamping applications - Pulse amplitude modulation systems ### **Clamped Pulse Response** 1275301 ### **Connection Diagrams** 1270002 # **Ordering Information** | Package | Temperature Range<br>Industrial | Part Number | Package<br>Marking | NSC<br>Drawing | |--------------------|---------------------------------|-------------|--------------------|----------------| | 8-Pin Plastic DIP | -40°C to +85°C | CLC501AJP | CLC501AJP | N08E | | 8-Pin Plastic SOIC | -40°C to +85°C | CLC501AJE | CLC501AJE | M08A | www.national.com # **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Supply Voltage (V<sub>CC</sub>) ±7V IOLIT Output is short circuit protected to ground, but maximum reliability will be maintained if I<sub>OUT</sub> does not exceed... exceed... 60mA Common Mode Input Voltage $\pm V_{CC}$ Junction Temperature $+150^{\circ}C$ Operating Temperature Range -40°C to +85°C Storage Temperature Range -65°C to +150°C Lead Solder Duration (+300°C) 10 sec ESD Rating (Human Body Model) <1000V Recommended Gain Range +7 to +50 -1 to -50 # **Operating Ratings** Thermal Resistance Package $(\theta_{JC})$ $(\theta_{JA})$ MDIP 70°C/W 125°C/W SOIC 65°C/W 145°C/W ### **Electrical Characteristics** (A<sub>V</sub> = +32, V<sub>CC</sub> = $\pm 5$ V, R<sub>L</sub> = 100 $\Omega$ , R<sub>f</sub> = 1.5 $\Omega$ , V<sub>H</sub> = +3V; unless specified) | Symbol | Parameters | Condition | Тур | Max & Min Ratings(Note 2) | | | Units | |------------|-------------------------------------------------------|--------------------------------------------|-------|---------------------------|-------|-------|--------------| | Ambient Te | emperature | CLC501AJ | +25°C | -40°C | +25°C | +85°C | | | Frequency | Domain Response | | | | | | | | SSBW | -3dB Bandwidth | $V_{OUT} < 5V_{PP}$ | 75 | >60 | >60 | >45 | MHz | | SS20 | -3dB Bandwidth | @ A <sub>V</sub> = +20, V <sub>OUT</sub> < | 110 | >85 | >85 | >55 | MHz | | | -30B Baridwidti1 | 2V <sub>PP</sub> | | | | | | | | Gain Flatness | $V_{OUT} < 5V_{PP}$ | | | | | | | GFPL | Peaking | <15MHz | 0 | <0.1 | <0.1 | <0.1 | dB | | GFPH | Peaking | >15MHz | 0 | <0.2 | <0.2 | <0.2 | dB | | GFR | Rolloff | < 30MHz | 0.2 | <1.0 | <1.0 | <1.3 | dB | | LPD | Linear Phase Deviation | DC to 30MHz | 0.2 | <1.0 | <1.0 | <1.0 | deg | | Time Dom | ain Response | | | | | | | | TRS | Rise and Fall Time | 2V Step | 4.7 | <5.8 | <5.8 | <7.8 | ns | | TRL | | 5V Step | 5.5 | <6.5 | <6.5 | <8.0 | ns | | TSP | Settling Time to ±0.05% | 2V Step | 12 | <18 | <18 | <24 | ns | | OS | Overshoot | 2V Step | 0 | <5 | <5 | <5 | % | | SR | Slew Rate | | 1200 | >800 | >800 | >700 | V/µs | | Distortion | And Noise Response | | | | | | | | HD2 | 2nd Harmonic Distortion | 2V <sub>PP</sub> , 20MHz | -45 | <-30 | <-33 | <-30 | dBc | | HD3 | 3rd Harmonic Distortion | 2V <sub>PP</sub> , 20MHz | -60 | <-45 | <-50 | <-50 | dBc | | | Equivalent Input Noise | | | | | | | | SNF | Noise Floor | >1MHz | -158 | <-156 | <-156 | <-155 | dBm<br>(1Hz) | | INV | Integrated Noise | 1MHZ to 100MHz | 28 | <35 | <35 | <40 | μV | | Clamp Per | formance | | | | | | | | OVC | Overshoot in Clamp | 32× Overdrive | 5 | _ | <15 | _ | % | | TSO | Overload Recovery from Clamp | 32× Overdrive | 1 | <3 | <3 | <3 | ns | | CDR | V <sub>io</sub> Drift after Recovery | | 150 | <200 | <200 | <200 | μV | | VOC | Clamp Accuracy(Note 3) | >2× Overdrive | 0.1 | <0.2 | <0.2 | <0.2 | ٧ | | ICL | Input Bias Current on V <sub>H</sub> , V <sub>L</sub> | | 20 | <100 | <50 | <50 | μA | | CBW | -3dB Bandwidth | $V_L, V_H = 2V_{PP}$ | 50 | _ | - | _ | MHz | | CMC | Useful Clamping Range | V <sub>H</sub> or V <sub>L</sub> | | <±3.0 | <±3.3 | <±3.3 | V | | Static, DC | Performance | <u> </u> | | 1 | | | | | VIO | Input Offset Voltage(Note 3) | | 1.5 | <4.6 | <3.0 | <5.0 | mV | | DVIO | Average Temperature Coefficient | | 10 | <20 | - | <20 | μV/°C | | IBN | Input Bias Current(Note 3) | Non-Inverting | 10 | <37 | <25 | <35 | μA | | Symbol | Parameters | Condition | Тур | Max & Min Ratings(Note 2) Units | | | Units | |---------------------------|---------------------------------|-----------------|-------|---------------------------------|-------|-------|-------| | DIBN | Average Temperature Coefficient | | 100 | <150 | _ | <100 | nA/°C | | IBI | Input Bias Current(Note 3) | Inverting | 10 | <46 | <30 | <40 | μA | | DIBI | Average Temperature Coefficient | | 100 | <200 | - | <100 | nA/°C | | PSRR | Power Supply Rejection Ratio | | 70 | >55 | >60 | >60 | dB | | CMRR | Common Mode Rejection Ratio | | 70 | >55 | >60 | >60 | dB | | ICC | Supply Current(Note 3) | No Load | 18 | <25 | <24 | <24 | mA | | Miscellaneous Performance | | | | | | | | | RIN | Non-Inverting Input | Resistance | 150 | >50 | >100 | >100 | kΩ | | CIN | | Capacitance | 4 | <7 | <7 | <7 | pF | | RO | Output Impedance | at DC | 0.2 | <0.3 | <0.3 | <0.3 | Ω | | CMIR | Common Mode Input Range | | 3.0 | >2.0 | >2.5 | >2.5 | V | | VO | Output Voltage Range | No Load | ±3.5V | >±3.0 | >±3.2 | >±3.2 | V | | Ю | Output Current | -40°C to +85°C | ±60 | >±35 | >±50 | >±50 | mA | | Ю | | -55°C to +125°C | ±60 | >±30 | >±50 | >±50 | mA | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" specifies conditions of device operation. **Note 2:** Min/max ratings are based on product characterization and simulation. Individual parameters are tested as noted. Individual parameters are tested as noted. Outgoing quality levels are determined from tested parameters. Note 3: AJ 100% tested at +25°C, sample at +85°C # **Typical Performance Characteristics** $(T_A = 25^\circ, A_V = +32, V_{CC} = \pm 5V, R_L = 100\Omega, R_f = 1.5\Omega, V_H = +3V, V_L = -3V)$ www.national.com 1275307 1275309 1275311 100 19,2 pA/√Hz **Equivalent Input Noise** **CMRR and PSRR** 75 70 65 ф CMRR and 60 **PSRR** 55 50 10<sup>5</sup> 10<sup>4</sup> 10<sup>6</sup> 10<sup>7</sup> Frequency (Hz) www.national.com 1275308 1275310 www.national.com # **Application Division** FIGURE 2. Recommended Inverting gain circuit FIGURE 1. Recommended non-Inverting gain circuit FIGURE 3. Recommended clamp biasing for clamp levels of +1V and -2V ### **Clamp Operation** The maximum positive or negative excursion of the output voltage is determine by voltage applied to the clamping pins, $V_{\rm H}$ and $V_{\rm L}, V_{\rm H}$ determines the positive clamping level; $V_{\rm L}$ determines the negative level. For example, if $V_{\rm H}$ is set at +2V and $V_{\rm L}$ is set at -0.5V the output voltage is restricted within this -0.5V to +2V range. When the output voltage tries to exceed this level, the amplifier goes into "clamp mode" and the output voltage limits at the clamp voltage. ### **Clamp Accuracy and Amplifier Linearity** Ideally, the clamped output voltage and the clamp voltage should be identical. In practice, however, there are two sources of clamp inaccuracy: the inherent clamp accuracy (which is shown in the specification page) and resistor divider action of open-loop output resistance of $10\Omega$ and the load resistor. Or, in equation form, $$V_{OUT, CLAMP} = (V_{H \text{ or } L} \pm 200 \text{ mV}) \frac{R_{L}}{R_{L} = 10 \Omega}.$$ (1) When setting the clamping voltage, the designer should also recognize that within about 200mV of the clamp voltage, amplifier linearity begins to deteriorate. (See plot on the previous page.) ### Biasing V<sub>H</sub> and V<sub>L</sub> Each of the clamping pins is buffered internally so simple resistive voltage divider circuits work well in providing the clamp voltages (see *Figure 3*). The $100\Omega$ isolating resistor ensures stability when the clamp pin is connected to V $_{\rm CC}$ or when the clamp pins is driven by an external signal source; in other situations, such as the one described in *Figure 3*, the isolating resistor is not necessary. $V_{\rm H}$ should be biased more positively than $V_L.~V_H$ may be biased below 0V; however, with this biasing, the output voltage will actually clamp at 0V unless a simple pull down circuit is added to the op amp output. (When clamped against $V_H$ , the output cannot sink current.) An analogous situation and design solution exists for $V_L$ when it is biased above 0V, but in this case, a pull up circuit is used to source current when the amplifier is clamped against $V_L.$ The clamps, which have a bandwidth of about 50MHz, may be driven by high frequency signal source. This allows the clamping level to be modulated, which is useful in many applications such as pulse amplitude modulation. The source resistance of the signal source should be less than $500\Omega$ to ensure stability. ### Clamp-Mode Dynamics As can be seen in the clamped pulse response plot on the previous page, clamping is virtually instantaneous. Note, however, that there can be a small amount of overshoot, as indicated on the specification page. The output voltage stays at the clamp voltage level as long as the product of the input voltage and the gain setting exceeds the clamp voltage. When the input voltage decreases, it will eventually reach a point where it is no longer trying to drive the output voltage above the clamp voltage. when this occurs, there is typically a 1ns "overload recovery from clamp," which is the time it takes for the op amp to resume linear operation. The normal op amp parameters, such as the rise time, apply when the op amp is in linear operation. When the op amp is in clamp mode for more than about 100ns, a small thermal tail can be detected in the settling per- formance. This tail, which has a maximum value of $200\mu V$ referred to the input, is proportional to the amount of time spent in clamp in clamp mode. In most applications, this will have only a minor effect. For example, in a system with a 100ns overdrive occurring with a duty cycle of 10%, the input-referred tail is $20\mu V$ which is only 0.001% of a 2V signal. ### **DC Accuracy and Noise** Since the two inputs for the CLC501 are quite dissimilar, the noise and offset error performance differs somewhat from that of a standard differential input amplifier. Specifically, the inverting input current noise is much larger than the non-inverting current noise. Also the two input bias currents are physically unrelated rendering bias current cancellation through matching of the inverting and non-inverting pin resistors ineffective. In equation 3, the output offset is the algebraic sum of the equivalent input voltage and current sources that influence DC operation. Output noise is determined similarly except that a root-sum-of-squares replaced the algebraic sum. $R_{\rm s}$ is the non-inverting pin resistance. ### **PSRR and CMRR** The PSRR and CMRR performance plots on the previous page show performance for a circuit set at a gain of +32 and a source resistance of $0\Omega$ . In current feedback op amps, common mode and power supply variations manifest themselves in changes in the op amp's bias currents (IBI for the inverting input and IBN for the non-inverting input) and in the offset voltage (VIO). At DC, these values are: CMRR: $$\frac{\Delta VIO}{\Delta V_{cm}} = 130 \ \mu V/V$$ PSRR: $\frac{\Delta VIO}{\Delta V_{CC}} = 180 \ \mu V/V$ $\frac{\Delta IBN}{\Delta V_{cm}} = 6 \ \mu A/V$ $\frac{\Delta IBI}{\Delta V_{cm}} = 2 \ \mu A/V$ $\frac{\Delta IBI}{\Delta V_{cm}} = 3 \ \mu A/V$ (2) The total effect, as reference to the input, is given by the following: $$PSRR: = -20 \log \left[ \frac{\Delta VIO}{\Delta V_{CC}} + \frac{\Delta IBN}{\Delta V_{CC}} R_{S} + \frac{\Delta IBI}{\Delta V_{CC}} R_{eq} \right]$$ $$CMRR: = -20 \log \left[ \frac{\Delta VIO}{\Delta V_{cm}} + \frac{\Delta IBN}{\Delta V_{cm}} R_{S} + \frac{\Delta IBI}{\Delta V_{cm}} R_{eq} \right]$$ (3) Where $\rm R_s$ is the equivalent resistance seen by the non-inverting input and $\rm R_{eq}$ is the equivalent resistance of $\rm R_g$ in parallel with $\rm R_f$ . ### **Printed circuit Layout** As with any high frequency device, a good PCB layout will enhance performance. Ground plane construction and good power supply bypassing close to the package are critical to achieving full performance. In the non-inverting configuration, the amplifier is sensitive to stray capacitance to ground at the inverting input. Hence, the inverting node connections should be small with minimal coupling to the ground plane. Shunt capacitance across the feedback resistor should not be used to compensate for this effect. Evaluation PC boards (part number CLC730013 for throughhole and CLC730027 for SOIC) for the CLC501 are available. # Physical Dimensions inches (millimeters) unless otherwise noted 8-Pin SOIC NS Package Number M08A ## Notes For more National Semiconductor product information and proven design tools, visit the following Web sites at: | Products | | Design Support | | | | |--------------------------------|------------------------------|---------------------------------|--------------------------------|--|--| | Amplifiers | www.national.com/amplifiers | WEBENCH® Tools | www.national.com/webench | | | | Audio | www.national.com/audio | App Notes | www.national.com/appnotes | | | | Clock and Timing | www.national.com/timing | Reference Designs | www.national.com/refdesigns | | | | Data Converters | www.national.com/adc | Samples | www.national.com/samples | | | | Interface | www.national.com/interface | Eval Boards | www.national.com/evalboards | | | | LVDS | www.national.com/lvds | Packaging | www.national.com/packaging | | | | Power Management | www.national.com/power | Green Compliance | www.national.com/quality/green | | | | Switching Regulators | www.national.com/switchers | Distributors | www.national.com/contacts | | | | LDOs | www.national.com/ldo | Quality and Reliability | www.national.com/quality | | | | LED Lighting | www.national.com/led | Feedback/Support | www.national.com/feedback | | | | Voltage Reference | www.national.com/vref | Design Made Easy | www.national.com/easy | | | | PowerWise® Solutions | www.national.com/powerwise | Solutions | www.national.com/solutions | | | | Serial Digital Interface (SDI) | www.national.com/sdi | Mil/Aero | www.national.com/milaero | | | | Temperature Sensors | www.national.com/tempsensors | SolarMagic™ | www.national.com/solarmagic | | | | Wireless (PLL/VCO) | www.national.com/wireless | PowerWise® Design<br>University | www.national.com/training | | | THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS, PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS. EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS. NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. ### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders. Copyright© 2009 National Semiconductor Corporation For the most current product information visit us at www.national.com National Semiconductor **Americas Technical** Support Center Email: support@nsc.com ww.national.com Tel: 1-800-272-9959 National Semiconductor Europe **Technical Support Center** Email: europe.support@nsc.com National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan **Technical Support Center** Email: ipn.feedback@nsc.com #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Applications | |--------------| | | Audio www.ti.com/audio Communications and Telecom www.ti.com/communications **Amplifiers** amplifier.ti.com Computers and Peripherals www.ti.com/computers dataconverter.ti.com Consumer Electronics www.ti.com/consumer-apps **Data Converters DLP® Products** www.dlp.com **Energy and Lighting** www.ti.com/energy DSP dsp.ti.com Industrial www.ti.com/industrial Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Interface interface.ti.com Security www.ti.com/security Logic logic.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Power Mgmt power.ti.com Transportation and Automotive www.ti.com/automotive Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID <u>www.ti-rfid.com</u> OMAP Mobile Processors www.ti.com/omap Wireless Connectivity www.ti.com/wirelessconnectivity TI E2E Community Home Page e2e.ti.com Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated