TL/DD/8371-1 # COP413L/COP313L Single Chip Microcontrollers #### **General Description** **Block Diagram** The COP413L and COP313L Single-Chip N-Channel Microcontrollers are members of the COPSTM family, fabricated using N-channel, silicon gate MOS technology. These Control Oriented Processors are complete microcomputers containing all system timing, internal logic, ROM, RAM, and I/O necessary to implement dedicated control functions in a variety of applications. Features include single supply operation, 15 I/O lines with an instruction set, internal architecture and I/O scheme designed to facilitate keyboard input, display output and BCD data manipulation. They are an appropriate choice for use in numerous human interface control environments. Standard test procedures and reliable high-density fabrication techniques provide the medium to large volume customers with a customized Control Oriented Processor at a very low end-product cost. The COP313L is an exact functional equivalent but extended temperature version of the COP413L. The COP401L-R13 and COP410L-X13 should be used for exact emulation. # Features Low cost - Powerful instruction set - 512 x 8 ROM, 32 x 4 RAM - 15 I/O lines - Two-Level subroutine stack - 16 µs instruction time - Single supply operation (4.5V-6.3V) - Low current drain (6 mA max.) - Internal binary counter register with MICROWIRETM serial I/O capability - General purpose outputs - High noise immunity inputs (V<sub>IL</sub>=1.2V, V<sub>IH</sub>=3.6V) - Software/hardware compatible with other members of COP400 family - Extended temperature range device COP313L (-40°C to +85°C) # HISTRUCTION CLOCK (SYNC) OVIDER OCCUMULATOR SA OCCUMULATOR SRICE CARRY OUT INSTRUCTION CARRY OUT INSTRUCTION SA OCCUMULATOR SRICE SIGN FIGURE 1 # **COP413L Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Voltage at Any Pin Relative to GND Ambient Operating Temperature Ambient Storage Temperature Ced Temp. (Soldering, 10 seconds) -0.3 to +7V 0°C to +70°C -65°C to +150°C -65°C to +150°C Power Dissipation COP413L 0.3 Watt at 70°C Total Source Current 25 mA Total Sink Current 25 mA Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings. ## DC Electrical Characteristics $0^{\circ}C \le T_{A} \le +70^{\circ}C$ , $4.5V \le V_{CC} \le 6.3V$ unless otherwise noted. | Parameter | Conditions | Min | Max | Unita | |-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------------|---------------|----------------| | Standard Operating Voltage (V <sub>CC</sub> ) | (Note 1) | 4.5 | 6.3 | ٧ | | Power Supply Ripple | Peak to Peak | | 0.4 | · V | | Operating Supply Current | All Inputs and Outputs<br>Open | | 6 | mA | | Input Voltage Levels CKI Input Levels Ceramic Resonator Input (+8) Logic High (V <sub>IH</sub> ) Logic Low (V <sub>IL</sub> ) | | 3.0 | 0.4 | <b>V</b> | | CKI (RC), Reset Input Levels<br>Logic High<br>Logic Low | (Schmitt Trigger Input) | 0.7 V <sub>CC</sub> | 0.6 | V<br>V | | SO Input Level (Test Mode)<br>SI Input Level | (Note 2) | 2.5 | | V | | Logic High<br>Logic Low<br>L, G Inputs | (TTL Level) | 2.0 | 0.8 | <b>V</b> | | Logic High<br>Logic Low | (High Trip Levels) | 3.6 | 1.2 | <b>&gt;</b> | | Input Capacitance | | | 7 | pF | | Reset Input Leakage | | -1 | +1 | μΑ | | Output Current Levels Output Sink Current SO and SK Outputs (I <sub>OL</sub> ) L0-L7 Outputs, G0-G3 CKO (I <sub>OL</sub> ) | V <sub>OL</sub> = 0.4V<br>V <sub>OL</sub> = 0.4V<br>V <sub>OL</sub> = 0.4V | 0.9<br>0.4<br>0.2 | | mA<br>mA<br>mA | | Output Source Current<br>L0-L7 and G0-G3<br>SO and SK Outputs (I <sub>OH</sub> )<br>Push-Pull | V <sub>OH</sub> =2.4V<br>V <sub>OH</sub> =1.0V<br>V <sub>OH</sub> =2.4V | -25<br>-1.2<br>-25 | | μΑ<br>mA<br>μΑ | | SI Input Load Source Current | V <sub>IL</sub> =0V | -10 | -140 | μΑ | | Total Sink Current Allowed<br>L7-L4, G Port<br>L3-L0<br>Any Other Pin | | | 4<br>4<br>2.0 | mA<br>mA<br>mA | | Total Source Current Allowed Each Pin | | | 1.5 | mA | Note 1: V<sub>CC</sub> voltage change must be less than 0.5V in a 1 ms period to maintain proper operation. Note 2: SO output "0" level must be less than 0.8V for normal operation. # **COP313L Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Voltage at Any Pin Relative to GND Ambient Operating Temperature Ambient Storage Temperature Lead Temp. (Soldering, 10 seconds) -0.3 to +7V -40°C to +85°C -65°C to +150°C Power Dissipation COP313L Total Source Current 0.20 Watt at 85°C 25 mA 25 mA Total Sink Current 25 mA Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the de- vice at absolute maximum ratings. ## DC Electrical Characteristics $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ , $4.5\text{V} \le \text{V}_{CC} \le 5.5\text{V}$ unless otherwise noted. 300°C | Parameter | Conditions | Min | Max | Units | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------|---------------|----------------------------| | Standard Operating Voltage (V <sub>CC</sub> ) | (Note 1) | 4.5 | 5.5 | V | | Power Supply Ripple | Peak to Peak | | 0.4 | v | | Operating Supply Current | All Inputs and Outputs<br>Open | | 8 | mA | | Input Voltage Levels Ceramic Resonator Input (÷8) Logic High (V <sub>IH</sub> ) Logic Low (V <sub>IL</sub> ) CKI (RC), Reset Input Levels | (Schmitt Trigger Input) | 3.0 | 0.3 | V | | Logic High<br>Logic Low<br>SO Input (Test Mode) | (Note 2) | 0.7 V <sub>CC</sub><br>2.5 | 0.4 | \ \ \ \ \ \ \ \ \ | | SI Input Level<br>Logic High<br>Logic Low<br>L, G Inputs | (TTL Level) | 2.2 | 0.6 | V | | Logic High<br>Logic Low | (High Trip Levels) | 3.6 | 1.2 | V | | Input Capacitance | | | 7 | pF | | Reset Input Leakage | | -2 | +2 | μА | | Output Current Levels Output Sink Current SO and SK Outputs (I <sub>OL</sub> ) L0-L7 Outputs, G0-G3 (I <sub>OL</sub> ) CKO (I <sub>OL</sub> ) Output Source Current L0-L7 and G0-G3 SO and SK Outputs (I <sub>OH</sub> ) (Push-Pull) | $V_{OL} = 0.4V$ $V_{OL} = 0.4V$ $V_{OL} = 0.4V$ $V_{OH} = 2.4V$ $V_{OH} = 1.0V$ $V_{OH} = 2.4V$ | 0.8<br>0.4<br>0.2<br>- 23<br>- 1.0<br>- 23 | | Am<br>Am<br>Au<br>Am<br>Au | | SI Input Load Source Current | V <sub>II</sub> = 0V | -10 | -200 | μA | | Total Sink Current Allowed L7-L4, G Port L3-L0 Any Other Pin | VIL-OV | | 4<br>4<br>1.5 | mA<br>mA<br>mA | | Total Source Current Allowed Each Pin | | | 1.5 | mA | Note 1: $V_{CC}$ voltage change must be less than 0.5V in a 1 ms period to maintain proper operation. Note 2: SO output "0" level must be less than 0.6V for normal operation. # AC Electrical Characteristics COP413L: $0^{\circ}C \le T_A \le 70^{\circ}C$ , $4.5V \le V_{CC} \le 6.3V_{COP313L}$ : $-40^{\circ}C \le T_A \le +85^{\circ}C$ , $4.5V \le V_{CC} \le 5.5V_{COP313L}$ | Parameter Parameter | Conditions | Min | Min Max | | |-----------------------------------------|-----------------------------------------------------------------|-----|---------|-----| | Instruction Cycle Time - t <sub>c</sub> | | 16 | 40 | μs | | CKI | | | | | | Input Frequency - fi | ÷8 Mode | 0.2 | 0.5 | MHz | | Duty Cycle | | 30 | 60 | % | | RIse Time | fi = 0.5 MHz | | 500 | ns | | Fall Time | | İ | 200 | ns | | CKI Using RC (÷4) | R=56 kΩ ±5% | | | | | | C=100 pF ±10% | } | | | | Instruction Cycle Time (Note 1) | | 16 | 28 | μs | | Inputs: | | | | | | G3-G0, L7-L0 | , | | | | | <b>I</b> SETUP | | 8.0 | | μs | | thold | | 1.3 | 1.3 | μς | | SI | | 1 | | | | <b>t</b> SETUP | | 2.0 | | μs | | thold | | 1.0 | | μз | | Output Propagation Delay | Test Condition: | | | | | | $C_L = 50 \text{ pF}, R_L = 20 \text{ k}\Omega, V_{OUT} = 1.5V$ | 1 | | | | SO, SK Outputs | | j | 4.0 | μs | | tpd1, tpd0 | | Į | | | | All Other Outputs | | | | · | | tpd1, tpd0 | | 1 | 5.6 | μs | Note 1: Variation due to the device included. ## **Connection Diagram** ## FIGURE 2 Order Number COP313L-XXX/D or COP413L-XXX/D See NS Hermetic Package Number D20A Order Number COP313L-XXX/WM or COP413L-XXX/WM See NS Surface Mount Package Number M20B Order Number COP313L-XXX/N or COP413L-XXX/N See NS Molded Package Number N20A ## **Pin Descriptions** | Pin | Description | |-------|------------------------------| | L7-L0 | 8-bit bidirectional I/O port | | G3-G0 | 4-bit bidirectional I/O port | | SI | Serial input (or counter | | , | input) | | so | Serial output (or general | | | purpose output) | | SK | Logic-controlled clock (or | | | general purpose output) | | CKI | System oscillator input | | CKO · | System oscillator output or | | | NC . | | RESET | System reset input | | Vcc | Power Supply | RESET System reset input V<sub>CC</sub> Power Supply GND Ground TL/DD/8371-2 #### **Functional Description** A block diagram of the COP413L is given in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic "1" (greater than 2V). When a bit is reset, it is a logic "0" (less than 0.8V). All functional references to the COP413L also apply to the COP313L. #### **PROGRAM MEMORY** Program Memory consists of a 512-byte ROM. As can be seen by an examination of the COP413L instruction set, these words may be program instructions, program data, or ROM addressing data. Because of the special characteristics associated with the JP, JSRP, JID and LQID instructions, ROM must often be thought of as being organized into 8 pages of 64 words each. ROM addressing is accomplished by a 9-bit PC register. Its binary value selects one of the 512 8-bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 9-bit binary count value. Two levels of subroutine nesting are implemented by the 9-bit subroutine save registers, SA and SB, providing a last-in, first out (LIFO) hardware subroutine stack. ROM instruction words are fetched, decoded and executed by the Instruction Decode, Control and Skip Logic circuitry. #### **DATA MEMORY** Data memory consists of a 128-bit RAM, organized as 4 data registers of 8 4-bit digits. RAM addressing is implemented by a 6-bit B register whose upper 2 bits (Br) select 1 of 4 data registers and lower 3 bits of the 4-bit Bd select 1 of 8 4-bit digits in the selected data register. While the 4-bit contents of the selected RAM digit (M) is usually loaded into or from, or exchanged with, the A register (accumulator), it may also be loaded into the Q latches or loaded from the L ports. RAM addressing may also be performed directly by the XAD 3, 15 instruction. The most significant bit of Bd is not used to select a RAM digit. Hence each physical digit of RAM may be selected by two different values of Bd as shown in *Figure 4* below. The skip condition for XIS and XDS instructions will be true if Bd changes between 0 and 15, but NOT between 7 and 8 (see Table III). #### **INTERNAL LOGIC** The 4-bit A register (accumulator) is the source and destination register for most I/O, arithmetic, logic and data memory access operations. It can also be used to load the Bd portion of the B register, to load 4 bits of the 8-bit Q latch data, to input 4 bits of the 8-bit L I/O port data and to perform data exchanges with the SIO register. A 4-bit adder performs the arithmetic and logic functions of the COP413L, storing its results in A. It also outputs a carry bit to the 1-bit C register, most often employed to indicate arithmetic overflow. The C register, in conjunction with the XAS instruction and the EN register, also serves to control the SK output. C can be outputted directly to SK or can enable SK to be a sync clock each instruction cycle time. (See XAS instruction and EN register description, below.) The G register contents are outputs to 4 general purpose bidirectional I/O ports. FIGURE 4. RAM Digit Address to Physical RAM Digit Mapping The Q register is an internal, latched, 8-bit register, used to hold data loaded from M and A, as well as 8-bit data from ROM. Its contents are output to the L I/O ports when the L drivers are enabled under program control. (See LEI instruction.) The 8 L drivers, when enabled, output the contents of latched Q data to the L I/O ports. Also, the contents of L may be read directly into A and M. The SIO register functions as a 4-bit serial-in/serial-out shift register or as a binary counter depending on the contents of the EN register. (See EN register description, below.) Its contents can be exchanged with A, allowing it to input or output a continuous serial data stream. SIO may also be used to provide additional parallel I/O by connecting SO to external serial-in/parallel-out shift registers. The XAS instruction copies C into the SKL Latch. In the counter mode, SK is the output of SKL in the shift register mode, SK outputs SKL ANDed with internal instruction cycle clock. The EN register is an internal 4-bit register loaded under program control by the LEI instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register (EN<sub>3</sub>-EN<sub>0</sub>). - 1. The least significant bit of the enable register, EN<sub>0</sub> selects the SIO register as either a 4-bit shift register or a 4-bit binary counter. With EN<sub>0</sub> set, SIO is an asynchronous binary counter, decrementing its value by one upon each low-going pulse ("1" to "0") occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output is equal to the value of EN<sub>3</sub>. With EN<sub>0</sub> reset, SIO is a serial shift register shifting with each instruction cycle time. The data present at SO goes into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each cycle time. (See 4 below.) The SK output becomes a logic-controlled clock. - 2. ${\sf EN_1}$ is not used. It has no effect on COP413L operation. #### Functional Description (Continued) TABLE I. Enable Register Modes - Bits EN<sub>3</sub> and EN<sub>0</sub> | EN <sub>3</sub> | EN <sub>0</sub> | SIO | SI | so | SK | |-----------------|-----------------|----------------|-----------------|--------|-------------------------| | 0 | 0 | Shift Register | Input to Shift | 0 | If SKL=1, SK=Clock | | | | | Register | | If SKL=0, SK=0 | | 1 | 0 | Shift Register | Input to Shift | Serial | If SKL=1, SK=Clock | | | | | Register | Out | If SKL=0, SK=0 | | 0 | 1 | Binary Counter | Input to Binary | 0 | If $SKL=1$ , $SK=1$ | | | | | Counter | | If SKL=0, SK=0 | | 1 | 1 | Binary Counter | Input to Binary | 1 | If $SKL = 1$ , $SK = 1$ | | | | | Counter | | If SKL=0, SK=0 | - With EN<sub>2</sub> set, the L drivers are enabled to output the data in Q to the L I/O ports. Resetting EN<sub>2</sub> disables the L drivers, placing the L I/O ports in a high impedance input state. - 4. EN<sub>3</sub>, in conjunction with EN<sub>0</sub>, affects the SO output. With EN<sub>0</sub> set (binary counter option selected) SO will output the value loaded into EN<sub>3</sub>. With EN<sub>0</sub> reset (serial shift register option selected), setting EN<sub>3</sub> enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting EN<sub>3</sub> with the serial shift register option selected disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains reset to "0". Table I provides a summary of the modes associated with EN<sub>3</sub> and EN<sub>1</sub>. #### INITIALIZATION The Reset Logic will initialize (clear) the device upon power-up if the power supply rise time is less than 1 ms and greater than 1 µs. If the power supply rise time is greater than 1 ms, the user must provide an external RC network and diode to the RESET pin as shown below (*Figure 5*). The RESET pin is configured as a Schmitt trigger input. If not used it should be connected to V<sub>CC</sub>. Initialization will occur whenever a logic "0" is applied to the RESET input, provided it stays low for at least three instruction cycle times. TL/DD/8371-5 FIGURE 5. Power-Up Clear Circuit Upon initialization, the PC register is cleared to 0 (ROM address 0) and the A, B, C, EN, and G registers are cleared. The SK output is enabled as a SYNC output, providing a pulse each instruction cycle time. Data Memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA. #### **OSCILLATOR** There are two basic clock oscillator configurations available as shown by *Figure 6*. - Resonator Controlled Oscillator. CKI and CKO are connected to an external ceramic resonator. The instruction cycle frequency equals the resonator frequency divided by 8. - B. RC Controlled Oscillator. CKI is configured as a single pin RC controlled Schmitt trigger oscillator. The instruction cycle equals the oscillation frequency divided by 4. CKO becomes no connection. TL/DD/8371-6 FIGURE 6. COP413L Oscillator Ceramic Resonator Oscillator | Resonator | | Compon | ent Values | | |-----------|--------|--------|------------|--------------| | Value | R1 (Ω) | R2 (Ω) | C1 (pF) | C2 (pF) | | 455 kHz | 4.7k | 1M | 220 | 2 <b>2</b> 0 | #### **RC Controlled Oscillator** | <b>R</b> (kΩ) | C (pF) | Instruction<br>Cycle Time<br>(In μs) | |---------------|--------|--------------------------------------| | 51 | 100 | 19 ± 15% | | 82 | 56 | 19 ± 13% | Note: 200 kΩ≥R≥25 kΩ 220 pF≥C≥50 pF ## Functional Description (Continued) - a. Standard Output - b. Push-Pull Output c. Standard L Output d. Input with Load e. Hi-Z Input TL/DD/8371-7 FIGURE 7. Input and Output Configurations #### I/O CONFIGURATIONS COP413L inputs and outputs have the following configurations, illustrated in Figure 7: - a. G0-G3—an enhancement mode device to ground in conjunction with a depletion-mode device to $V_{CC}$ . - SO, SK—an enhancement mode device to ground in conjunction with a depletion-mode device paralleled by an enhancement-mode device to $V_{CC}$ . This configuration has been provided to allow for fast rise and fall times when driving capacitive loads. - c. L0-L7—same as a., but may be disabled. - d. SI has on-chip depletion load device to V<sub>CC</sub>. - e. RESET has a Hi-Z input which must be driven to a "1" or "0" by external components. #### **COP413L Instruction Set** Table II is a symbol table providing internal architecture, instruction operand and operational symbols used in the instruction set table. Table III provides the mnemonic, oper- and, machine code data flow, skip conditions and description associated with each instruction in the COP413L instruction set. TABLE II. COP413L Instruction Set Table Symbols | Symbol | Definition | | | | | | | |------------------|-------------------------------------------------------|--|--|--|--|--|--| | Internal Archite | ecture Symbols | | | | | | | | Α | 4-bit Accumulator | | | | | | | | В | 6-bit RAM Address Register | | | | | | | | Br | Upper 2 bits of B (register address) | | | | | | | | Bd | Lower 4 bits of B (digit address) | | | | | | | | С | 1-bit Carry Register | | | | | | | | EN | 4-bit Enable Register | | | | | | | | G | 4-bit Register to latch data for G I/O Port | | | | | | | | L | 8-bit TRI-STATE® I/O Port | | | | | | | | M | 4-bit contents of RAM Memory pointed to by B Register | | | | | | | | PC | 9-bit ROM Address Register (program counter) | | | | | | | | Q | 8-bit Register to latch data for L I/O Port | | | | | | | | SA | 9-bit Subroutine Save Register A | | | | | | | | SB | 9-bit Subroutine Save Register B | | | | | | | | SIO | 4-bit Shift Register and Counter | | | | | | | | SK | Logic Controlled Clock Output | | | | | | | | Instruction Ope | erand Symbols | | | | | | | | d | 4-bit Operand Field, 0-15 binary (RAM Digit Select) | | | | | | | | r | 2-bit Operand Field, 0-3 binary (RAM Register Select) | | | | | | | | a | 9-bit Operand Field, 0-511 binary (ROM Address) | | | | | | | | l y | 4-bit Operand Field, 0-15 binary (Immediate Data) | | | | | | | | RAM(s) | Contents of RAM location addressed by s | | | | | | | | ROM(t) | Contents of ROM location addressed by t | | | | | | | | Operational Sys | mbols | | | | | | | | + | Plus | | | | | | | | _ | Minus | | | | | | | | <b>→</b> | Replaces | | | | | | | | ←→ | Is exchanged with | | | | | | | | = | Is equal to | | | | | | | | Ā | The one's complement of A | | | | | | | | ⊕ | Exclusive-OR | | | | | | | | : | Range of values | | | | | | | # COP413L Instruction Set (Continued) TABLE III. COP413L Instruction Set | | | Hex | Machine<br>Language Code | | | | |-----------|----------|----------|--------------------------------------|--------------------------------------------------------------------|-----------------------|----------------------------------| | Mnemonic | Operand | Code | (Binary) | Data Flow | Skip Conditions | Description | | ARITHMETI | | | (3.3.3.1) | | | | | ASC | | 30 | 0011 0000 | $A+C+RAM(B) \rightarrow A$ | Carry | Add with Carry, Skip on | | | | | 00,1,19000 | Carry → C | -1, | Carry | | ADD | | 31 | 0011 0001 | $A+RAM(B) \rightarrow A$ | None | Add RAM to A | | AISC | y | 5- | 0101 y | A+y→A | Carry | Add Immediate, Skip on | | | | | | | | Carry (y≠0) | | CLRA | | 00 | 0000 0000 | 0 → A | None | Clear A | | COMP | | 40 | 0100 0000 | $\overline{A} \rightarrow A$ | None | One's complement of A to | | | | | | | | Α | | NOP | | 44 | 0100 0100 | None | None | No Operation | | RC | | 32 | 0011 0010 | "0" → C | None | Reset C | | SC | | 22 | [0010]0010] | "1" → C | None | Set C | | XOR | | 02 | [0000]0010] | A⊕RAM(B) → A | None | Exclusive-OR RAM with A | | TRANSFER | OF CONTR | OL INST | RUCTIONS | | | | | JID | | FF | 1111 1111 | ROM(PC <sub>8</sub> ,A,M) → | None | Jump Indirect (Note 2) | | 1440 | _ | _ | 10110100010-1 | PC <sub>7:0</sub> | None | h | | JMP | а | 6- | [0110 000 aa | a → PC | None | Jump | | JP | а | - | a7:0 | a → PC <sub>6:0</sub> | None | Jump within-Page | | JF | a | _ | 1 a <sub>6:0</sub> (pages 2, 3 only) | a -> FO6:0 | None | (Note 3) | | | | | or | <i>*</i> | | | | | | - | 11 a5:0 | a → PC <sub>5:0</sub> | | | | ICDD | _ | | (all other pages) | DO 14 \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | None | luma ta Cubacutica Dana | | JSRP | а | - | 10 a <sub>5:0</sub> | $PC+1 \rightarrow SA \rightarrow SB$<br>$010 \rightarrow PC_{8:6}$ | None | Jump to Subroutine Page (Note 4) | | | | | | $a \rightarrow PC_{5:0}$ | | (14016-4) | | JSR | а | 6- | 0110 100 a <sub>8</sub> | $PC+1 \rightarrow SA \rightarrow SB$ | None | Jump to Subroutine | | | _ | _ | a7:0 | a → PC | | camp to castoamie | | RET | | 48 | 0100 1000 | SB → SA → PC | None | Return from Subroutine | | RETSK | | 49 | 0100 1001 | $SB \rightarrow SA \rightarrow PC$ | Always Skip on Return | Return from Subroutine | | | | | | | • • | then Skip | | MEMORY R | EFERENCE | INSTRU | CTIONS | | | | | CAMQ | | 33 | [0011]0011] | $A \rightarrow Q_{7:4}$ | None | Copy A, RAM to Q | | | | 3C | 0011 1100 | RAM(B) → Q <sub>3:0</sub> | | | | LD | r | -5 | 00 r 0101 | RAM(B) → A | None | Load RAM into A, | | | | | | Br⊕r → Br | | Exclusive-OR Br with r | | LQID | | BF | [1011]1111] | $ROM(PC_8, A, M) \rightarrow Q$ | None | Load Q Indirect (Note 2) | | | | | | SA → SB | | | | RMB | 0 | 4C | 0100 1100 | $0 \rightarrow RAM(B)_0$ | None | Reset RAM Bit | | | 1 | 45 | 0100 0101 | 0 → RAM(B) <sub>1</sub> | | | | | 2 | 42 | 0100 0010 | $0 \rightarrow RAM(B)_2$ | | | | | 3 | 43 | 0100 0011 | $0 \longrightarrow RAM(B)_3$ | | | | SMB | 0 | 4D | 0100 1101 | $1 \rightarrow RAM(B)_0$ | None | Set RAM Bit | | | 1 | 47 | [0100 0111] | $1 \longrightarrow RAM(B)_1$ | | | | | 2 | 46<br>4B | [0100 0110 | 1 → RAM(B) <sub>2</sub> | | | | | 3 | 4B | [0100] 1011] | $1 \rightarrow RAM(B)_3$ | | | # COP413L Instruction Set (Continued) TABLE III. COP413L Instruction Set (Continued) | Mnemonic | Operand | Hex<br>Code | Machine<br>Language Code<br>(Binary) | Data Flow | Skip Conditions | Description | |------------|-----------|-------------|--------------------------------------|--------------------------------|-------------------------|-------------------------| | MEMORY R | EFERENCEI | NSTRUC | TIONS (Continued) | | | | | STII | у | 7- | [0111] y ] | $y \rightarrow RAM(B)$ | None | Store Memory Immediate | | | | | | Bd + 1 → Bd | | and Increment Bd | | X | r | -6 | [00 r[0110] | RAM(B) ←→ A | None | Exchange RAM with A, | | | | | | Br⊕r → Br | | Exclusive-OR Br with r | | XAD | 3,15 | 23 | 0010 0011 | RAM(3,15) ←→ A | None | Exchange A with RAM | | | | BF | 1011 1111 | | | (3,15) | | XDS | r | -7 | 00 r 0111 | $RAM(B) \longleftrightarrow A$ | Bd decrements past 0 | Exchange RAM with A | | | | | | Bd−1 → Bd | | and Decrement Bd. | | | | | | Br⊕r → Br | | Exclusive-OR Br with r | | XIS | r | -4 | 00 r 0100 | RAM(B) ←→ A | Bd increments past 15 | Exchange RAM with A | | | | | | Bd+1 → Bd . | | and Increment Bd, | | | | | | Br⊕r → Br | | Exclusive-OR Br with r | | REGISTER | REFERENCE | INSTRU | CTIONS | | | | | CAB | | 50 | 0101 0000 | A → Bd | None | Copy A to Bd | | CBA | | 4E | 0100 1110 | Bd → A | None | Copy Bd to A | | LBI | r,d | - | 00 r (d-1) | r,d → B | Skip until not a LBI | Load B immediate with | | | | | (d=0,9:15) | | | r,d (Note 5) | | LEI | у | 33 | 0011 0011 | y → EN | None | Load EN Immediate | | | | 6- | 0110 y | | | (Note 6) | | TEST INSTR | UCTIONS | | | | | | | SKC | | 20 | [0010]0000] | | C="1" | Skip if C is True | | SKE | | 21 | 0010 0001 | | A = RAM(B) | Skip if A Equals RAM | | SKGZ | | 33 | 0011 0011 | | $G_{3:0} = 0$ | Skip if G is Zero | | | | 21 | 0010 0001 | | , | (all 4 bits) | | SKGBZ | | 33 | 0011 0011 | 1st byte | | Skip if G Bit is Zero | | | 0 | 01 | 0000 0001 | | $G_0 = 0$ | | | | 1 | 11 | 0001 0001 | 1 | G <sub>1</sub> =0 | | | | 2 | 03 | [0000 0011 | 2nd byte | $G_2 = 0$ | | | | 3 | 13 | 0001 0011 | } } | G <sub>3</sub> =0 | | | 0.4.07 | | • | 100001000 | , | 5.1145\ 0 | | | SKMBZ | 0 | 01 | 0000 0001 | | RAM(B) <sub>0</sub> = 0 | Skip if RAM Bit is Zero | | | 1 | 11 | 0001 0001 | | RAM(B) <sub>1</sub> = 0 | | | | 2 | 03 | 0000 0011 | | RAM(B) <sub>2</sub> =0 | | | | 3 | 13 | 0001 0011 | | $RAM(B)_3 = 0$ | | #### COP413L Instruction Set (Continued) TABLE III. COP413L Instruction Set (Continued) | Mnemonic | Operand | Hex<br>Code | Machine<br>Language Code<br>(Binary) | Data Flow | Skip Conditions | Description | | | | |-----------|---------------------------|-------------|--------------------------------------|--------------------------------------------------------------|-----------------|------------------------------|--|--|--| | INPUT/OUT | INPUT/OUTPUT INSTRUCTIONS | | | | | | | | | | ING | | 33<br>2A | [0011 0011 ]<br>[0010 1010 | $G \rightarrow A$ | None | Input G Ports to A | | | | | INL | | 33<br>2E | 0011 0011 | $L_{7:4} \longrightarrow RAM(B)$ $L_{3:0} \longrightarrow A$ | None | Input L Ports to RAM, A | | | | | OMG | | 33<br>3A | 0011 0011 | RAM(B) → G | None | Output RAM to G Ports | | | | | XAS | | 4F | 0100 1111 | $A \longleftrightarrow SIO, C \longrightarrow SKL$ | None | Exchange A with SIO (Note 2) | | | | Note 1: All subscripts for alphabetical symbols indicate bit numbers unless explicity defined (e.g., Br and Bd are explicitly defined) Bits are numbered 0 to N where 0 signifies the least significant bit (low-order, right-most bit). For example, A<sub>3</sub> indicates the most significant (left-most) bit of the 4-bit A register. Note 2: For additional information on the operation of the XAS, JID, and LQID instructions, see below. Note 3: The JP instruction allows a jump, while in subroutine pages 2 or 3, to any ROM location within the two-page boundary of pages 2 or 3. The JP instruction, otherwise, permits a jump to a ROM location within the current 64-word page. JP may not jump to the last word of a page. Note 4: A JSRP transfers program control to subroutine page 2 (0010 is loaded into the upper 4 bits of P). A JSRP may not be used when in pages 2 or 3. JSRP may not lump to the last word in page 2. Note 5: The machine code for the lower 4 bits of the LBI instruction equals the binary value of the "d" data *minus 1* e.g., to load the lower four bits of B (Bd) with the value 9 (1001<sub>2</sub>), the lower 4 bits of the LBI instruction equal 8 (1000<sub>2</sub>). To load 0, the lower 4 bits of the LBI instruction should equal 15 (1111<sub>2</sub>). Note 6: Machine code for operand field y for LEI instruction should equal the binary value to be latched into EN, where a "1" or "0" in each bit of EN corresponds with the selection or deselection of a particular function associated with each bit. (See Functional Description EN Register.) # Description of Selected Instructions The following information is provided to assist the user in understanding the operation of several unique instructions and to provide notes useful to programmers in writing COP413L programs. #### **XAS INSTRUCTION** XAS (Exchange A with SIO) exchanges the 4-bit contents of the accumulator with the 4-bit contents of the SIO register. The contents of SIO will contain serial-in/serial-out shift register or binary counter data, depending on the value of the EN register. An XAS instruction will also affect the SK output. (See Functional Description, EN Register, above.) If SIO is selected as a shift register, an XAS instruction must be performed once every 4 instruction cycles to effect a continuous data stream. #### JID INSTRUCTION JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by A and M. It loads the lower 8 bits of the ROM address register PC with the *contents* of ROM addressed by the 9-bit word, PC<sub>8</sub>, A, M. PC<sub>8</sub> is not affected by this instruction. Note that JID requires 2 instruction cycles to execute. #### **LQID INSTRUCTION** LQID (Load Q Indirect) loads the 8-bit Q register with the contents of ROM pointed to by the 9-bit word PC<sub>S</sub>, A, M. LQID can be used for table lookup or code conversion such as BCD to seven-segment. The LQID instruction "pushes" the stack (PC + 1 $\rightarrow$ SA $\rightarrow$ SB) and replaces the least significant 8 bits of PC as follows: A $\rightarrow$ PC<sub>7:4</sub>, RAM (B) $\rightarrow$ PC<sub>3:0</sub>, leaving PC<sub>8</sub> unchanged. The ROM data pointed to by the new address is fetched and loaded into the Q latches. Next, the stack is "popped" (SB $\rightarrow$ SA $\rightarrow$ PC), restoring the saved value of PC to continue sequential program execution. Since LQID pushes SA $\rightarrow$ SB, the previous contents of SB are lost. Also, when LQID pops the stack, the previously pushed contents of SA are left in SB. The net result is that the contents of SA are placed in SB (SA $\rightarrow$ SB). Note that LQID takes two instruction cycle times to execute. #### **INSTRUCTION SET NOTES** - a. The first word of a COP413L program (ROM address 0) must be a CLRA (Clear A) instruction. - b. Although skipped instructions are not executed, one instruction cycle time is devoted to skipping each byte of the skipped instruction. Thus all program paths except JID and LQID take the same number of cycle times whether instructions are skipped or executed. JID and LQID instructions take 2 cycles if executed and 1 cycle if skipped. - c. The ROM is organized into 8 pages of 64 words each. The Program Counter is a 9-bit binary counter, and will count through page boundaries. If a JP, JSRP, JID or LQID instruction is located in the last word of a page, the instruction operates as if it were in the next page. For example: a JP located in the last word of a page will jump to a location in the next page. Also, a LQID or JID located in the last word of page 3 or will access data in the next group of 4 pages. # **Description of Selected** **Instructions** (Continued) #### **TEST MODE (NON-STANDARD OPERATION)** The SO output has been configured to provide for standard test procedures for the custom-programmable COP413L. With SO forced to logic "1", two test modes are provided, depending upon the value of SI: a. RAM and internal Logic Test Mode (SI = 1) b. ROM Test Mode (SI = 0) These special test modes should not be employed by the user; they are intended for manufacturing test only. ## **Option List** The option selected must be sent in with the EPROM of ROM Code for a Mask order of 413L. Make xerox copy of the table, select the appropriate option, and send it in with the EPROM. #### **COP 413L/COP 313L** Option 1: Oscillator Selection - = 0 Ceramic Resonator or external input frequency divided by 8. CKO is oscillator output. - = 1 Single pin RC controlled oscillator divided by 4. CKO is no connection. #### NOTE: The following option information is to be sent to National along with the EPROM Option 1: Value = \_\_\_\_\_\_ is: Oscillator Selection