# National Semiconductor # COP680C/COP681C/COP880C/COP881C/COP980C/COP981C Microcontrollers # **General Description** The COP680C/COP681C/COP880C/COP881C/COP980C, and COP981C are members of the COPSTM microcontroller family. They are fully static parts, fabricated using double-metal silicon gate microCMOS technology. This low cost microcontroller is a complete microcomputer containing all system timing, interrupt logic, ROM, RAM, and I/O necessary to implement dedicated control functions in a variety of applications. Features include an 8-bit memory mapped architecture, MICROWIRE/PLUSTM serial I/O, a 16-bit timer/counter with capture register and a multi-sourced interrupt. Each I/O pin has software selectable options to adapt the device to the specific application. The part operates over a voltage range of 2.5 to 6.0V. High throughput is achieved with an efficient, regular instruction set operating at a 1 microsecond per instruction rate. ## **Features** - Low cost 8-bit microcontroller - Fully static CMOS - 1 µs instruction time - Low current drain - Low current static HALT mode (Typically $< 1 \mu A$ ) - Single supply operation: 2.5 to 6.0V - 4096 bytes ROM/128 Bytes RAM - 16-bit read/write timer operates in a variety of modes - Timer with 16-bit auto reload register - 16-bit external event counter - Timer with 16-bit capture register (selectable edge) - Multi-source interrupt - Reset master clear - External interrupt with selectable edge - Timer interrupt or capture interrupt - Software interrupt - 8-bit stack pointer (stack in RAM) - Powerful instruction set, most instructions single byte - BCD arithmetic instructions - MICROWIRE PLUS™ serial I/O - 44 PLCC, 36 I/O pins - 40 DIP, 36 I/O pins - 28 DIP and SO, 24 I/O pins - Software selectable I/O options (TRI-STATE®, pushpull, weak pull-up) - Schmitt trigger inputs on Port G - Temperature ranges: COP98XC/COP98XCH 0°C to 70°C, COP88XC -40°C to +85°C, COP68XC -55°C to +125°C. - Form factor emulation devices - Fully supported by Metalink's development systems # **Block Diagram** # COP980C/COP981C # **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage (V<sub>CC</sub>) 7V Voltage at any Pin -0.3 V to $V_{\hbox{\footnotesize CC}}\,+\,0.3 V$ Total Current into V<sub>CC</sub> Pin (Source) 50 mA Total Current out of GND Pin (Sink) Storage Temperature Range 60 mA -65°C to +140°C Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electri- cal specifications are not ensured when operating the de- vice at absolute maximum ratings. # DC Electrical Characteristics COP980XC; 0°C ≤ T<sub>A</sub> ≤ +70°C unless otherwise specified | Parameter | Condition | Min | Тур | Max | Units | |--------------------------------|-------------------------------------|---------------------|-------|----------------------|--------| | Operating Voltage | 20 | | | | | | 98XC | 0.1 | 2.3 | | 4.0 | V | | 98XCH | | 4.0 | | 6.0 | V ' | | Power Supply Ripple (Note 1) | Peak to Peak | | 3.0 | 0.1 V <sub>CC</sub> | V | | Supply Current | | | | | | | CKI = 10 MHz | $V_{CC} = 6V$ , tc = 1 $\mu$ s | 1 | | 6.0 | mA | | CKI = 4 MHz | $V_{CC} = 6V$ , tc = 2.5 $\mu$ s | | | 4.4 | mA. | | CKI = 4 MHz | $V_{CC} = 4.0V$ , tc = 2.5 $\mu$ s | | -7- | 2.2 | mA. | | CKI = 1 MHz | $V_{CC} = 4.0V$ , tc = 10 $\mu$ s | 1 - mi | | 1.4 | mA | | (Note 2) | 04 044 044 | | | | | | HALT Current | V <sub>CC</sub> = 6V, CKI = 0 MHz | | < 0.7 | - 8<br>5 | μА | | (Note 3) | V <sub>CC</sub> = 4.0V, CKI = 0 MHz | | <0.4 | 5 | μА | | Input Levels<br>RESET, CKI | 9 | | | | | | Logic High | | 0.9 V <sub>CC</sub> | | | v | | Logic Low | | 0.5 400 | | 0.1 V <sub>CC</sub> | v | | All Other Inputs | | - | | 0.1 400 | • | | Logic High | 4 | 0.7 V <sub>CC</sub> | | | v | | Logic Low | | 0.7 400 | | 0.2 V <sub>CC</sub> | v | | Hi-Z Input Leakage | V <sub>CC</sub> = 6.0V | -1.0 | | + 1.0 | μА | | Input Pullup Current | $V_{CC} = 6.0V, V_{IN} = 0V$ | ~40 | | -250 | μA | | G Port Input Hysteresis | | × | | 0.35 V <sub>CC</sub> | ٧ | | Output Current Levels | | | | | | | D Outputs | | | | 1 | | | Source | $V_{CC} = 4.5V, V_{OH} = 3.8V$ | -0.4 | | | mA | | | $V_{CC} = 2.3V, V_{OH} = 1.6V$ | -0.2 | ) | 2.5 | mA | | Sink | $V_{CC} = 4.5V, V_{OL} = 1.0V$ | 10 | | | mA | | | $V_{CC} = 2.3V, V_{OL} = 0.4V$ | 2 | | | mA | | All Others | | | | | | | Source (Weak Pull-Up) | $V_{CC} = 4.5V, V_{OH} = 3.2V$ | - 10 | | -110 | μΑ | | 92 | $V_{CC} = 2.3V, V_{OH} = 1.6V$ | -2.5 | } | -33 | μΑ | | Source (Push-Pull Mode) | $V_{CC} = 4.5V, V_{OH} = 3.8V$ | -0.4 | İ | | -mA | | | $V_{CC} = 2.3V, V_{OH} = 1.6V$ | -0.2 | | 41 | 94 .00 | | Sink (Push-Pull Mode) | $V_{CC} = 4.5V, V_{OL} = 0.4V$ | 1.6 | 1 | De I | mA | | TD1 07 175 1 | $V_{CC} = 2.3V, V_{OL} = 0.4V$ | 0.7 | | | | | TRI-STATE Leakage | $V_{CC} = 6.0V$ | -1.0 | - 0 | + 1.0 | μА | | Allowable Sink/Source | | | | | | | Current Per Pin | | | | ا .۔ | | | D Outputs (Sink) | | | ĺ | 15 | mA | | All Others | | | | 3 | mA | | Maximum Input Current (Note 4) | | | | | | | Without Latchup (Room Temp) | Room Temp | | | ±100 | mA_ | | RAM Retention Voltage, Vr | 500 ns Rise and | | { | | | | (Note 5) | Fall Time (Min) | 2.0 | | | | | Input Capacitance | | | | 7 | pF | | Load Capacitance on D2 | 1 | i | ı | 1000 | pF | # COP980C/COP981C ## DC Electrical Characteristics (Continued) Note 1: Rate of voltage change must be less than 0.5V/ms. Note 2: Supply current is measured after running 2000 cycles with a square wave CKI Input, CKO open, inputs at rails and outputs open. Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L, C and G ports TRI-STATE and tied to ground, all outputs low and tied to ground. Note 4: Pins G6 and RESET are designed with a high voltage input network for factory testing. These pins allow input voltages greater than $V_{CC}$ and the pins will have sink current to $V_{CC}$ when biased at voltages greater than $V_{CC}$ (the pins do not have source current when biased at a voltage below $V_{CC}$ ). The effective resistance to $V_{CC}$ is 750 $\Omega$ (typ). These two pins will not latch up. The voltage at the pins must be limited to less than 14V. Note 5: To maintain RAM integrity, the voltage must not be dropped or raised instantaneously. # AC Electrical Characteristics $0^{\circ}C \le T_A \le +70^{\circ}C$ unless otherwise specified | Parameter | Condition | Min | Тур | Max | Units | |------------------------------------------|-------------------------------------|------------------|-----|------|-------| | Instruction Cycle Time (tc) | | | | | | | Crystal/Resonator or External | V <sub>CC</sub> ≥ 4.0V | 1 | | DC | μs | | (Div-by 10) | 2.3V ≤ V <sub>CC</sub> ≤ 4.0V | 2.5 | | DC | μs | | R/C Oscillator Mode | V <sub>CC</sub> ≥ 4.0V | 3 | | DC | μs | | (Div-by 10) | $2.3V \le V_{CC} \le 4.0V$ | 7.5 | | DC | μs | | CKI Clock Duty Cycle (Note 6) | fr = Max | 40 | | 60 | % | | Rise Time (Note 6) | fr = 10 MHz Ext Clock | | | 12 | ns | | Fall Time (Note 6) | fr = 10 MHz Ext Clock | _ | | 8 | ns | | Inputs | | | | | | | tsetup. | V <sub>CC</sub> ≥ 4.0V | 200 | | ] | ns | | | $2.3V \le V_{CC} \le 4.0V$ | 500 | | | ns | | tHOLD | V <sub>CC</sub> ≥ 4.0V | 60 | | 1 | ns | | | $2.3V \le V_{CC} \le 4.0V$ | 150 | | | ns | | Output Propagation Delay | $C_L = 100 pF, R_L = 2.2 k\Omega$ | | | | | | t <sub>PD1</sub> , t <sub>PD0</sub> | | { | | | | | SO, SK | V <sub>CC</sub> ≥ 4.0V | | | 0.7 | μς | | | $2.3V \le V_{CC} \le 4.0V$ | | ] | 1.75 | μs | | All Others | V <sub>CC</sub> ≥ 4.0V | | | 1 | μs | | | $2.3V \le V_{CC} \le 4.0V$ | | | 2.5 | μs | | MICROWIRE™ Setup Time (t <sub>UWS)</sub> | | 20 | | | ns | | MICROWIRE Hold Time (tuwh) | | 56 | | | ns | | MICROWIRE Output | | | 1 | ł | | | Propagation Delay (t <sub>UPD</sub> ) | | | | 220 | ns | | Input Pulse Width | | | | | | | Interrupt Input High Time | | tc | | | | | Interrupt Input Low Time | 1 | tc | | | | | Timer Input High Time | | tc | | | | | Timer Input Low Time | | t <sub>C</sub> _ | | | | | Reset Pulse Width | | 1.0 | | | μs | Note 6: Parameter characterized but not production tested. ## COP880C/COP881C # **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage (V<sub>CC</sub>) Voltage at any Pin -0.3V to $V_{CC}$ + 0.3V Total Current into V<sub>CC</sub> Pin (Source) Total Current out of GND Pin (Sink) Storage Temperature Range 60 mA -65°C to +140°C Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electri- cal specifications are not ensured when operating the device at absolute maximum ratings. DC Electrical Characteristics COP88XC; -40°C ≤ T<sub>A</sub> ≤ +85°C unless otherwise specified | Parameter | Condition | Min | Тур | Max | Units | |--------------------------------------------|------------------------------------------------------------------|---------------------|------------|----------------------|----------| | Operating Voltage | | 2.5 | 1 | 6.0 | V | | Power Supply Ripple (Note 1) | Peak to Peak | L | | 0.1 V <sub>CC</sub> | V | | Supply Current | 1 | | | | | | CKI = 10 MHz | $V_{CC} = 6V$ , tc = 1 $\mu$ s | | ŀ | 6.0 | mA | | CKI = 4 MHz | $V_{CC} = 6V, tc = 2.5 \mu s$ | | | 4.4 | mA | | CKI = 4 MHz | $V_{CC} = 4.0V$ , tc = 2.5 $\mu$ s | | ] | 2.2 | mA | | CKI = 1 MHz | $V_{CC} = 4.0V$ , tc = 10 $\mu$ s | | İ. | 1.4 | mA | | (Note 2) | | | , I | | ١. | | HALT Current | $V_{CC} = 6V, CKI = 0 MHz$ | | <1 | 10 | μA | | (Note 3) | V <sub>CC</sub> = 3.5V, CKI = 0 MHz | | <0.5 | 6 | μА | | Input Levels | } | | | | 1 | | RESET, CKI | | | | | | | Logic High | | 0.9 V <sub>CC</sub> | ļ . | | V | | Logic Low | | | ] , | 0.1 V <sub>CC</sub> | V | | All Other Inputs | | 0.71 | 1 | | | | Logic High | } | 0.7 V <sub>CC</sub> | <b>i</b> ' | 0.01/ | V | | Logic Low | <del> </del> | <del> </del> | | 0.2 V <sub>CC</sub> | V | | Hi-Z Input Leakage<br>Input Pullup Current | $V_{CC} = 6.0V$<br>$V_{CC} = 6.0V$ , $V_{IN} = 0V$ | -2<br>-40 | | +2<br>-250 | μA<br> | | <del></del> | ACC - 8:04, AIN - 04 | -40 | | | μA<br>V | | G Port Input Hysteresis | | | <u> </u> | 0.35 V <sub>CC</sub> | v | | Output Current Levels D Outputs | | | ļ i | | | | Source | $V_{CC} = 4.5V, V_{CH} = 3.8V$ | -0.4 | | | | | Source | $V_{CC} = 4.5V, V_{CH} = 3.8V$<br>$V_{CC} = 2.5V, V_{OH} = 1.8V$ | -0.4 | i : | | mA<br>mA | | Sink | $V_{CC} = 2.5V, V_{OH} = 1.6V$<br>$V_{CC} = 4.5V, V_{OL} = 1.0V$ | 10 | j | | mA | | Sirik | $V_{CC} = 4.5V, V_{OL} = 1.0V$ | 2 | | | mA | | All Others | 1 000 2:50, 000 0:40 | _ | | | '''' | | Source (Weak Pull-Up) | V <sub>CC</sub> = 4.5V, V <sub>OH</sub> = 3.2V | -10 | | 110 | μА | | <b>(-,</b> | $V_{CC} = 2.5V, V_{OH} = 1.8V$ | -2.5 | 1 | -33 | μА | | Source (Push-Pull Mode) | $V_{CC} = 4.5V, V_{OH} = 3.8V$ | -0.4 | 1 | | mA | | , | $V_{CC} = 2.5V, V_{OH} = 1.8V$ | -0.2 | [ | | | | Sink (Push-Pull Mode) | $V_{CC} = 4.5V, V_{OL} = 0.4V$ | 1.6 | 1 | | mA | | | $V_{CC} = 2.5V, V_{OL} = 0.4V$ | 0.7 | | | | | TRI-STATE Leakage | $V_{CC} = 6.0V$ | -2.0 | | + 2.0 | μΑ | | Allowable Sink/Source | | | | | | | Current Per Pin | | Ţ | Į į | | | | D Outputs (Sink) | | 1 | [ | 15 | mA | | All Others | | <u> </u> | | 3 | mA | | Maximum Input Current (Note 4) | | | | | 1 | | Without Latchup (Room Temp) | Room Temp | | | ± 100 | mA | | RAM Retention Voltage, Vr | 500 ns Rise and | 1 | | | l | | (Note 5) | Fall Time (Min) | 2.0 | | | V | | Input Capacitance | | | | 7 | pF | | Load Capacitance on D2 | (¥) | | 1 | 1000 | pF | # COP880C/COP881C # DC Electrical Characteristics (Continued) Note 1: Rate of voltage change must be less than 0.5V/ms. Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open. Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L, C and G ports TRI-STATE and tied to ground, all outputs low and tied to ground. Note 4: Pins G6 and RESET are designed with a high voltage input network for factory testing. These pins allow input voltages greater than $V_{CC}$ and the pins will have sink current to $V_{CC}$ when biased at voltages greater than $V_{CC}$ (the pins do not have source current when biased at a voltage below $V_{CC}$ ). The effective resistance to $V_{CC}$ is 750 $\Omega$ (typ). These two pins will not latch up. The voltage at the pins must be limited to less than 14V. Note 5: To maintain RAM integrity, the voltage must not be dropped or raised instantaneously. # AC Electrical Characteristics $-40^{\circ}\text{C} \le T_{\text{A}} \le +85^{\circ}\text{C}$ unless otherwise specified | Parameter | Min | Тур | Max | Units | | |------------------------------------------|-------------------------------------|----------------|-----|-------|----| | Instruction Cycle Time (tc) | * | | 1 | 1 | | | Crystal/Resonator or External | V <sub>CC</sub> ≥ 4.5V | ) 1 ] | | DC | μs | | (Div-by 10) | 2.5V ≤ V <sub>CC</sub> < 4.5V | 2.5 | | DC | μs | | R/C Oscillator Mode | V <sub>CC</sub> ≥ 4.5V | 3 - | | DC | μs | | (Div-by 10) | 2.5V ≤ V <sub>CC</sub> < 4.5V | 7.5 | | DC | μs | | CKI Clock Duty Cycle (Note 6) | fr = Max | 40 | | 60 | % | | Rise Time (Note 6) | fr = 10 MHz Ext Clock | 1 1 | | 12 | ns | | Fall Time (Note 6) | fr = 10 MHz Ext Clock | | | 8 | ns | | Inputs | | | | | | | t <sub>SETUP</sub> | V <sub>CC</sub> ≥ 4.5V | 200 | | | ns | | | 2.5V ≤ V <sub>CC</sub> < 4.5V | 500 | | l | ns | | thold ' | V <sub>CC</sub> ≥ 4.5V | 60 | | | ns | | | 2.5V ≤ V <sub>CC</sub> < 4.5V | 150 | | | ns | | Output Propagation Delay | $C_L = 100 pF, R_L = 2.2 k\Omega$ | | | | | | tPD1, tPD0 | | | | 1 | ] | | SO, SK | V <sub>CC</sub> ≥ 4.5V | -3:- | | 0.7 | μs | | | $2.5V \le V_{CC} \le 4.5V$ | | | 1,75 | μs | | All Others | V <sub>CC</sub> ≥ 4.5V | - 1 | - 1 | 1 | μs | | | 2.5V ≤ V <sub>CC</sub> < 4.5V | | | 2.5 | μs | | MICROWIRE™ Setup Time (t <sub>UWS)</sub> | | 20 | | | ns | | MICROWIRE Hold Time (tuwh) | , i=. | 56 | | | ns | | MICROWIRE Output | | | | | | | Propagation Delay (t <sub>UPD</sub> ) | 0 | | | 220 | ns | | Input Pulse Width | | 1 | | | | | Interrupt Input High Time | | t <sub>C</sub> | | | | | Interrupt Input Low Time | 100 | tc | | | 7 | | Timer Input High Time | | tc | | | | | Timer Input Low Time | (10) | tc | | | = | | Reset Pulse Width | 5 | 1.0 | | - | μs | Note 6: Parameter characterized but not production tested. # **Timing Diagram** TL/DD/10802-2 ## COP680C/COP681C # Absolute Maximum Ratings If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage (V<sub>CC</sub>) Voltage at Any Pin Total Current into V<sub>CC</sub> Pin (Source) -0.3V to $V_{CC} + 0.3V$ Total Current Out of GND Pin (Sink) Storage Temperature Range 48 mA -65°C to +140°C Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the de- vice at absolute maximum ratings. # 40 mA DC Electrical Characteristics COP68XC: −55°C ≤ T<sub>A</sub> ≤ +125°C unless otherwise specified | Parameter | Condition | Min | Тур | Max | Units | | |----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-------|----------------------------|----------------------------|--| | Operating Voltage<br>Power Supply Ripple (Note 1) | Peak to Peak | 4.5 | . 103 | 5.5<br>0.1 V <sub>CC</sub> | V<br>V | | | Supply Current (Note 2) CKI = 10 MHz CKI = 4 MHz HALT Current (Note 3) | $V_{CC} = 5.5V$ , tc = 1 $\mu$ s<br>$V_{CC} = 5.5V$ , tc = 2.5 $\mu$ s<br>$V_{CC} = 5.5V$ , CKI = 0 MHz | | <10 | 8.0<br>4.4<br>30 | mA<br>mA<br>μA | | | Input Levels RESET, CKI Logic High Logic Low All Other Inputs Logic High Logic Low | | 0.9 V <sub>CC</sub> | | 0.1 V <sub>CC</sub> | > | | | Hi-Z Input Leakage<br>Input Pullup Current | V <sub>CC</sub> = 5.5V<br>V <sub>CC</sub> = 5.5V, V <sub>IN</sub> = 0V | -5<br>-35 | | + 5<br>-300 | μA<br>μA | | | G Port Input Hysteresis | | | | 0.35 V <sub>CC</sub> | V | | | Output Current Levels D Outputs Source Sink All Others Source (Weak Pull-Up) Source (Push-Pull Mode) Sink (Push-Pull Mode) TRI-STATE Leakage | $V_{CC} = 4.5V, V_{OH} = 3.8V$ $V_{CC} = 4.5V, V_{OL} = 1.0V$ $V_{CC} = 4.5V, V_{OH} = 3.2V$ $V_{CC} = 4.5V, V_{OH} = 3.2V$ $V_{CC} = 4.5V, V_{OH} = 3.2V$ $V_{CC} = 4.5V, V_{OL} = 0.4V$ $V_{CC} = 5.5V$ | -0.35<br>9<br>-9<br>-0.35<br>1.4<br>-5.0 | | -120<br>+5.0 | mA<br>mA<br>μA<br>mA<br>mA | | | Allowable Sink/Source Current per Pin<br>D Outputs (Sink)<br>All Others | | | | 12<br>2.5 | mA<br>mA | | | Maximum Input Current (Room Temp) without Latchup (Note 4) | Room Temp | | | ±100 | mA | | | RAM Retention Voltage, Vr (Note 5) | 500 ns Rise and Fall Time (Min) | 2.5 | | | V | | | Input Capacitance | | | | 7 | pF | | | Load Capacitance on D2 | | | | 1000 | pF | | Note 1: Rate of voltage change must be less than 0.5V/ms. Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open. Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L and G ports TRI-STATE and tied to ground, all outputs low and tied to ground. Note 4: Pins G6 and RESET are designed with a high voltage input network for factory testing. These pins allow input voltages greater than V<sub>CC</sub> and the pins will have sink current to V<sub>CC</sub> when biased at voltages greater than V<sub>CC</sub> (the pins do not have source current when biased at a voltage below V<sub>CC</sub>). The effective resistance to $V_{CC}$ is 750 $\Omega$ (typical). These two pins will not latch up. The voltage at the pins must be limited to less than 14V. Note 5: To maintain RAM integrity, the voltage must not be dropped or raised instantaneously. # COP680C/COP681C # AC Electrical Characteristics $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ unless otherwise specified | Parameter | Condition | Min | Тур | Max | Units | | |----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------|-----|---------------|----------------|--| | Instruction Cycle Time (tc) Ext. or Crystal/Resonant (Div-by 10) | V <sub>CC</sub> ≥ 4.5V | 1 | | DC | με | | | CKI Clock Duty Cycle<br>(Note 6)<br>Rise Time (Note 6)<br>Fall Time (Note 6) | fr = Max<br>fr = 10 MHz Ext Clock<br>fr = 10 MHz Ext Clock | 40 | ŧ | 60<br>12<br>8 | %<br>ns<br>ns | | | MICROWIRE Setup Time (t <sub>UWS</sub> ) MICROWIRE Hold Time (t <sub>UWH</sub> ) MICROWIRE Output Valid Time (t <sub>UPD</sub> ) | | 20<br>56 | | 220 | ns<br>ns<br>ns | | | Input Pulse Width<br>Interrupt Input High Time<br>Interrupt Input Low Time<br>Timer Input High Time<br>Timer Input Low Time | | to to to | | | * | | | Reset Pulse Width | | 1 | | | μs | | Note 6: Parameter characterized but not production tested # Typical Performance Characteristics ( $-40^{\circ}C \le T_A \le +85^{\circ}C$ ) # **Connection Diagrams** Order Number COP680C-XXX/V, COP880C-XXX/V, COP980C-XXX/V or COP980CH-XXX/V TL/DD/10802-3 TL/DD/10802-5 **Top View** Order Number COP680C-XXX/N, COP880C-XXX/N, COP980C-XXX/N or COP980CH-XXX/N **FIGURE 3. Connection Diagrams** ## **Pin Descriptions** V<sub>CC</sub> and GND are the power supply pins. CKI is the clock input. This can come from an external source, a R/C generated oscillator or a crystal (in conjunction with CKO). See Oscillator description. RESET is the master reset input. See Reset description. PORT I is an 8-bit Hi-Z input port. The 28-pin device does not have a full complement of Port I pins. The unavailable pins are not terminated i.e., they are floating. A read operation for these unterminated pins will return unpredictable values. The user must ensure that the software takes this into account by either masking or restricting the accesses to bit operations. The unterminated Port I pins will draw power only when addressed. PORT L is an 8-bit I/O port. PORT C is a 4-bit I/O port. Three memory locations are allocated for the L, G and C ports, one each for data register, configuration register and the input pins. Reading bits 4–7 of the C-Configuration register, data register, and input pins returns undefined data. There are two registers associated with the L and C ports: a data register and a configuration register. Therefore, each L and C I/O bit can be individually configured under software control as shown below: | Config. | Data | Ports L and C Setup | |---------|------|--------------------------------------| | 0 | 0 | Hi-Z Input (TRI-STATE Output) | | 0 | 1 | Input with Pull-Up (Weak One Output) | | 1 1 | 0 | Push-Pull Zero Output | | 1 | 1 | Push-Pull One Output | On the 28-pin part, it is recommended that all bits of Port C be configured as outputs. PORT G is an 8-bit port with 6 I/O pins (G0-G5) and 2 input pins (G6, G7). All eight G-pins have Schmitt Triggers on the inputs. There are two registers associated with the G port: a data register and a configuration register. Therefore, each G port bit can be individually configured under software control as shown below: | Config. Data | | Data | Port G Setup | |--------------|-----|------|--------------------------------------| | | 0 | 0 | Hi-Z Input (TRI-STATE Output) | | | 0 | 1 | Input with Pull-Up (Weak One Output) | | | 1 | 0 | Push-Pull Zero Output | | | 1 1 | 1 | Push-Pull One Output | Since G6 and G7 are input only pins, any attempt by the user to configure them as outputs by writing a one to the configuration register will be disregarded. Reading the G6 and G7 configuration bits will return zeros. The device will be placed in the HALT mode by writing to the G7 bit in the G-port data register. Six pins of Port G have alternate features: G0 INTR (an external interrupt) G3 TIO (timer/counter input/output) G4 SO (MICROWIRE serial data output) G5 SK (MICROWIRE clock I/O) G6 SI (MICROWIRE serial data input) G7 CKO crystal oscillator output (selected by mask option) or HALT restart input (general purpose input) Pins G1 and G2 currently do not have any alternate functions. PORT D is an 8-bit output port that is preset high when RESET goes low. Care must be exercised with the D2 pin operation. At RESET, the external loads on this pin must ensure that the output voltages stay above 0.9 $V_{CC}$ to prevent the chip from entering special modes. Also, keep the external loading on D2 to less than 1000 pF. ## Functional Description Figure 1 shows the block diagram of the internal architecture. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. ## ALU AND CPU REGISTERS The ALU can do an 8-bit addition, subtraction, logical or shift operation in one cycle time. There are five CPU registers: A is the 8-bit Accumulator register PU is the upper 7 bits of the program counter (PC) PL is the lower 8 bits of the program counter (PC) B is the 8-bit address register, can be auto incremented or decremented. X is the 8-bit alternate address register, can be incremented or decremented. SP is the 8-bit stack pointer, points to subroutine stack (in RAM). B, X and SP registers are mapped into the on chip RAM. The B and X registers are used to address the on chip RAM. The SP register is used to address the stack in RAM during subroutine calls and returns. #### PROGRAM MEMORY Program memory consists of 4096 bytes of ROM. These bytes may hold program instructions or constant data. The program memory is addressed by the 15-bit program counter (PC). ROM can be indirectly read by the LAID instruction for table lookup. ## **DATA MEMORY** The data memory address space includes on chip RAM, I/O and registers. Data memory is addressed directly by the instruction or indirectly by the B, X and SP registers. The device has 128 bytes of RAM. Sixteen bytes of RAM are mapped as "registers" that can be loaded immediately, decremented or tested. Three specific registers: B, X and SP are mapped into this space, the other bytes are available for general usage. The instruction set permits any bit in memory to be set, reset or tested. All I/O and registers (except the A & PC) are memory mapped; therefore, I/O bits and register bits can be directly and individually set, reset and tested. A is not memory mapped, but bit operations can be still performed on it. Note: RAM contents are undefined upon power-up. #### RESET The RESET input when pulled low initializes the microcontroller. Initialization will occur whenever the RESET input is pulled low. Upon initialization, the ports L, G and C are placed in the TRI-STATE mode and the Port D is set high. The PC, PSW and CNTRL registers are cleared. The data and configuration registers for Ports L, G and C are cleared. The external RC network shown in Figure 4 should be used to ensure that the RESET pin is held low until the power supply to the chip stabilizes. TL/DD/10802-6 RC ≥ 5X Power Supply Rise Time ## FIGURE 4. Recommended Reset Circuit ## **OSCILLATOR CIRCUITS** Figure 5 shows the three clock oscillator configurations. ## A. CRYSTAL OSCILLATOR The device can be driven by a crystal clock. The crystal network is connected between the pins CKI and CKO. Table I shows the component values required for various standard crystal values. #### **B. EXTERNAL OSCILLATOR** CKI can be driven by an external clock signal. CKO is available as a general purpose input and/or HALT restart control. ## C. R/C OSCILLATOR CKI is configured as a single pin RC controlled Schmitt trigger oscillator. CKO is available as a general purpose input and/or HALT restart control. Table II shows the variation in the oscillator frequencies as functions of the component (R and C) values. TL/DD/10802-7 FIGURE 5. Crystal and R-C Connection Diagrams ## **OSCILLATOR MASK OPTIONS** The device can be driven by clock inputs between DC and 10 MHz. TABLE I. Crystal Oscillator Configuration, $T_A = 25^{\circ}C$ | R1<br>(kΩ) | R2<br>(MΩ) | C1<br>(pF) | C2<br>(pF) | CKI Freq<br>(MHz) | Conditions | |------------|------------|------------|------------|-------------------|-----------------| | 0 | 1 | 30 | 30-36 | 10 | $V_{CC} = 5V$ | | 0 | 1 | 30 | 30-36 | 4 | $V_{CC} = 2.5V$ | | 5.6 | 1 | 200 | 100-150 | 0.455 | $V_{CC} = 5V$ | ## TABLE II. RC Oscillator Configuration, T<sub>A</sub> = 25°C | R<br>(kΩ) | C<br>(pF) | CKI Freq.<br>(MHz) | Instr. Cycle<br>(μs) | Conditions | |-----------|-----------|--------------------|----------------------|---------------| | 3.3 | 82 | 2.2 to 2.7 | 3.7 to 4.6 | $V_{CC} = 5V$ | | 5.6 | 100 | 1.1 to 1.3 | 7.4 to 9.0 | $V_{CC} = 5V$ | | 6.8 | 100 | 0.9 to 1.1 | 8.8 to 10.8 | $V_{CC} = 5V$ | Note: (R/C Oscillator Configuration): $3k \le R \le 200k$ , $50 pF \le C \le 200 pF$ . The device has three mask options for configuring the clock input. The CKI and CKO pins are automatically configured upon selecting a particular option. - Crystal (CKI/10); CKO for crystal configuration - External (CKI/10); CKO available as G7 input - R/C (CKI/10); CKO available as G7 input G7 can be used either as a general purpose input or as a control input to continue from the HALT mode. #### CURRENT DRAIN The total current drain of the chip depends on: - Oscillator operating mode—I1 - 2) Internal switching current-12 - 3) Internal leakage current-13 - 4) Output source current-I4 - DC current caused by external input not at V<sub>CC</sub> or GND— 15 Thus the total current drain, It is given as $$It = I1 + I2 + I3 + I4 + I5$$ To reduce the total current drain, each of the above components must be minimum. Operating with a crystal network will draw more current than an external square-wave. The R/C mode will draw the most. Switching current, governed by the equation below, can be reduced by lowering voltage and frequency. Leakage current can be reduced by lowering voltage and temperature. The other two items can be reduced by carefully designing the end-user's system. $12 = C \times V \times f$ Where C = equivalent capacitance of the chip. V = operating voltage f = CKI frequency ## HALT MODE The device supports a power saving mode of operation: HALT. The controller is placed in the HALT mode by setting the G7 data bit, alternatively the user can stop the clock input. In the HALT mode all internal processor activities including the clock oscillator are stopped. The fully static architecture freezes the state of the controller and retains all information until continuing. In the HALT mode, power requirements are minimal as it draws only leakage currents and output current. The applied voltage (V<sub>CC</sub>) may be decreased down to Vr (minimum RAM retention voltage) without altering the state of the machine. There are two ways to exit the HALT mode: via the RESET or by the CKO pin. A low on the RESET line reinitializes the microcontroller and starts executing from the address 0000H. A low to high transition on the CKO pin (only if the external or R/C clock option selected) causes the microcontroller to continue with no reinitialization from the address following the HALT instruction. This also resets the G7 data bit. ## **INTERRUPTS** There are three interrupt sources, as shown below. A maskable interrupt on external G0 input (positive or negative edge sensitive under software control) A maskable interrupt on timer underflow or timer capture A non-maskable software/error interrupt on opcode zero #### INTERRUPT CONTROL The GIE (global interrupt enable) bit enables the interrupt function. This is used in conjunction with ENI and ENTI to select one or both of the interrupt sources. This bit is reset when interrupt is acknowledged. ENI and ENTI bits select external and timer interrupt respectively. Thus the user can select either or both sources to interrupt the microcontroller when GIE is enabled. IEDG selects the external interrupt edge (0 = rising edge, 1 = falling edge). The user can get an interrupt on both rising and falling edges by toggling the state of IEDG bit after each interrupt. IPND and TPND bits signal which interrupt is pending. After interrupt is acknowledged, the user can check these two bits to determine which interrupt is pending. This permits the interrupts to be prioritized under software. The pending flags have to be cleared by the user. Setting the GIE bit high inside the interrupt subroutine allows nested interrupts. The software interrupt does not reset the GIE bit. This means that the controller can be interrupted by other interrupt sources while servicing the software interrupt. ## INTERRUPT PROCESSING The interrupt, once acknowledged, pushes the program counter (PC) onto the stack and the stack pointer (SP) is decremented twice. The Global Interrupt Enable (GIE) bit is reset to disable further interrupts. The microcontroller then vectors to the address 00FFH and resumes execution from that address. This process takes 7 cycles to complete. At the end of the interrupt subroutine, any of the following three instructions return the processor back to the main program: RET, RETSK or RETI. Either one of the three instructions will pop the stack into the program counter (PC). The stack pointer is then incremented twice. The RETI instruction additionally sets the GIE bit to re-enable further interrupts. Any of the three instructions can be used to return from a hardware interrupt subroutine. The RETSK instruction should be used when returning from a software interrupt subroutine to avoid entering an infinite loop. FIGURE 6. Interrupt Block Diagram TL/DD/10802-8 #### **DETECTION OF ILLEGAL CONDITIONS** The device contains a hardware mechanism that allows it to detect illegal conditions which may occur from coding errors, noise and 'brown out' voltage drop situations. Specifically it detects cases of executing out of undefined ROM area and unbalanced stack situations. Reading an undefined ROM location returns 00 (hexadecimal) as its contents. The opcode for a software interrupt is also '00'. Thus a program accessing undefined ROM will cause a software interrupt. Reading an undefined RAM location returns an FF (hexadecimal). The subroutine stack grows down for each subroutine call. By initializing the stack pointer to the top of RAM, the first unbalanced return instruction will cause the stack pointer to address undefined RAM. As a result the program will attempt to execute from FFFF (hexadecimal), which is an undefined ROM location and will trigger a software interrupt. #### MICROWIRE/PLUSTM MICROWIRE/PLUS is a serial synchronous bidirectional communications interface. The MICROWIRE/PLUS capability enables the device to interface with any of National Semiconductor's MICROWIRE peripherals (i.e. A/D converters, display drivers, EEPROMS, etc.) and with other microcontrollers which support the MICROWIRE/PLUS interface. It consists of an 8-bit serial shift register (SIO) with serial data input (SI), serial data output (SO) and serial shift clock (SK). Figure 7 shows the block diagram of the MICROWIRE/PLUS interface. The shift clock can be selected from either an internal source or an external source. Operating the MICROWIRE/PLUS interface with the internal clock source is called the Master mode of operation. Similarly, operating the MICROWIRE/PLUS interface with an external shift clock is called the Slave mode of operation. The CNTRL register is used to configure and control the MICROWIRE/PLUS mode. To use the MICROWIRE/PLUS, the MSEL bit in the CNTRL register is set to one. The SK clock rate is selected by the two bits, SL0 and SL1, in the CNTRL register. Table III details the different clock rates that may be selected. TABLE III | SL1 | SL0 | SK Cycle Time | |-----|-----|-----------------| | . 0 | 0 | 2t <sub>C</sub> | | 0 | 1 | 4t <sub>C</sub> | | 11 | × | 8t <sub>C</sub> | where, t<sub>C</sub> is the instruction cycle clock. #### MICROWIRE/PLUS OPERATION Setting the BUSY bit in the PSW register causes the MICROWIRE/PLUS arrangement to start shifting the data. It gets reset when eight data bits have been shifted. The user may reset the BUSY bit by software to allow less than 8 bits to shift. The devoce may enter the MICROWIRE/PLUS mode either as a Master or as a Slave. Figure 8 shows how two COP880C microcontrollers and several peripherals may be interconnected using the MICROWIRE/PLUS arrangement. #### Master MICROWIRE/PLUS Operation In the MICROWIRE/PLUS Master mode of operation the shift clock (SK) is generated internally. The MICROWIRE/PLUS Master always initiates all data exchanges. (See Figure 6). The MSEL bit in the CNTRL register must be set to enable the SO and SK functions onto the G Port. The SO and SK pins must also be selected as outputs by setting appropriate bits in the Port G configuration register. Table IV summarizes the bit settings required for Master mode of operation. #### SLAVE MICROWIRE/PLUS OPERATION In the MICROWIRE/PLUS Slave mode of operation the SK clock is generated by an external source. Setting the MSEL bit in the CNTRL register enables the SO and SK functions onto the G Port. The SK pin must be selected as an input and the SO pin is selected as an output pin by appropriately setting up the Port G configuration register. Table IV summarizes the settings required to enter the Slave mode of operation. The user must set the BUSY flag immediately upon entering the Slave mode. This will ensure that all data bits sent by the Master will be shifted properly. After eight clock pulses the BUSY flag will be cleared and the sequence may be repeated. (See Figure 8.) **TABLE IV** | G4<br>Config.<br>Bit | G5<br>Config.<br>Bit | G4<br>Fun. | G5<br>Fun. | G6<br>Fun. | Operation | |----------------------|----------------------|------------|------------|------------|------------------| | 1 | 1 | so | Int. SK | SI | MICROWIRE Master | | 0 | 1 | TRI-STATE | Int. SK | SI | MICROWIRE Master | | 1_1_ | 0 | so | Ext. SK | SI | MICROWIRE Slave | | 0 | 0 | TRI-STATE | Ext. SK | SI | MICROWIRE Slave | #### TIMER/COUNTER The device has a powerful 16-bit timer with an associated 16-bit register enabling them to perform extensive timer functions. The timer T1 and its register R1 are each organized as two 8-bit read/write registers. Control bits in the register CNTRL allow the timer to be started and stopped under software control. The timer-register pair can be operated in one of three possible modes. Table V details various timer operating modes and their requisite control settings. TL/DD/10802-9 ## FIGURE 7. MICROWIRE/PLUS Block Diagram #### **MODE 1. TIMER WITH AUTO-LOAD REGISTER** In this mode of operation, the timer T1 counts down at the instruction cycle rate. Upon underflow the value in the register R1 gets automatically reloaded into the timer which continues to count down. The timer underflow can be programmed to interrupt the microcontroller. A bit in the control register CNTRL enables the TIO (G3) pin to toggle upon timer underflows. This allow the generation of square-wave outputs or pulse width modulated outputs under software control. (See *Figure 9*.) #### **MODE 2. EXTERNAL COUNTER** In this mode, the timer T1 becomes a 16-bit external event counter. The counter counts down upon an edge on the TIO pin. Control bits in the register CNTRL program the counter to decrement either on a positive edge or on a negative edge. Upon underflow the contents of the register R1 are automatically copied into the counter. The underflow can also be programmed to generate an interrupt. (See Figure 9) ## **MODE 3. TIMER WITH CAPTURE REGISTER** Timer T1 can be used to precisely measure external frequencies or events in this mode of operation. The timer T1 counts down at the instruction cycle rate. Upon the occurrence of a specified edge on the TIO pin the contents of the timer T1 are copied into the register R1. Bits in the control register CNTRL allow the trigger edge to be specified either as a positive edge or as a negative edge. In this mode the user can elect to be interrupted on the specified trigger edge. (See Figure 10.) FIGURE 8. MICROWIRE/PLUS Application TL/DD/10802-10 **TABLE V. Timer Operating Modes** | CNTRL<br>Bits<br>765 | Operation Mode | T Interrupt | Timer<br>Counts<br>On | |----------------------|---------------------------------------|-----------------|-----------------------| | 000 | External Counter W/Auto-Load Reg. | Timer Underflow | TIO Pos. Edge | | 001 | External Counter W/Auto-Load Reg. | Timer Underflow | TIO Neg. Edge | | 010 | Not Allowed | Not Allowed | Not Allowed | | 011 | Not Allowed | Not Allowed | Not Allowed | | 100 | Timer W/Auto-Load Reg. | Timer Underflow | tc | | 101 | Timer W/Auto-Load Reg./Toggle TIO Out | Timer Underflow | tc | | 110 | Timer W/Capture Register | TIO Pos. Edge | t <sub>C</sub> | | 111 | Timer W/Capture Register | TIO Neg. Edge | tc | FIGURE 9. Timer/Counter Auto Reload Mode Block Diagram FIGURE 10. Timer Capture Mode Block Diagram ## **TIMER PWM APPLICATION** Figure 11 shows how a minimal component D/A converter can be built out of the Timer-Register pair in the Auto-Reload mode. The timer is placed in the "Timer with auto reload" mode and the TIO pin is selected as the timer output. At the outset the TIO pin is set high, the timer T1 holds the on time and the register R1 holds the signal off time. Setting TRUN bit starts the timer which counts down at the instruction cycle rate. The underflow toggles the TIO output and copies the off time into the timer, which continues to run. By alternately loading in the on time and the off time at each successive interrupt a PWM frequency can be easily generated. FIGURE 11. Timer Application ## **Control Registers** ## **CNTRL REGISTER (ADDRESS X'00EE)** The Timer and MICROWIRE/PLUS control register contains the following bits: SL1 & SL0 Select the MICROWIRE/PLUS clock divide-by IEDG External interrupt edge polarity select (0 = rising edge, 1 = falling edge) **MSEL** Enable MICROWIRE/PLUS functions SO and SK TRUN Start/Stop the Timer/Counter (1 = run, 0 = stop) TC3 Timer input edge polarity select (0 = rising edge, 1 = falling edge) TC2 Selects the capture mode TC1 Selects the timer mode TC1 TC2 TC3 TRUN MSEL IEDG SL1 SL0 BIT 7 BIT 0 ## **PSW REGISTER (ADDRESS X'00EF)** The PSW register contains the following select bits: GIE Global interrupt enable ENI External interrupt enable BUSY MICROWIRE/PLUS busy shifting IPND External interrupt pending ENTI Timer interrupt enable TPND Timer interrupt pending С Carry Flag HC Half carry Flag HC C TPND **ENTI** IPND **BUSY** ENI GIE # Addressing Modes #### REGISTER INDIRECT This is the "normal" mode of addressing. The operand is the memory addressed by the B register or X register. Bit 7 The instruction contains an 8-bit address field that directly points to the data memory for the operand. ## **IMMEDIATE** The instruction contains an 8-bit immediate field as the operand. ## REGISTER INDIRECT (AUTO INCREMENT AND DECREMENT) This is a register indirect mode that automatically increments or decrements the B or X register after executing the instruction. #### RELATIVE This mode is used for the JP instruction, the instruction field is added to the program counter to get the new program location. JP has a range of from -31 to +32 to allow a one byte relative jump (JP + 1 is implemented by a NOP instruction). There are no 'pages' when using JP, all 15 bits of PC are used. ## Memory Map All RAM, ports and registers (except A and PC) are mapped into data memory address space. | Address | Contents | |----------|----------------------------------------------| | 00 to 6F | On Chip RAM Bytes | | 70 to 7F | Unused RAM Address Space (Reads as all Ones) | | 80 to BF | Expansion Space for future use | | C0 to CF | Expansion Space for I/O and Registers | | D0 to DF | On Chip I/O and Registers | | D0 | Port L Data Register | | D1 | Port L Configuration Register | | D2 | Port L Input Pins (Read Only) | | D3 | Reserved for Port L | | D4 | Port G Data Register | | D5 | Port G Configuration Register | | D6 | Port G Input Pins (Read Only) | | D7 | Port I Input Pins (Read Only) | | D8 | Port C Data Register | | D9 | Port C Configuration Register | | DA | Port C Input Pins (Read Only) | | DB | Reserved for Port C | | DC | Port D Data Register | | DD-DF | Reserved for Port D | | | On Chip Functions and Registers | | E0-E7 | Reserved for Future Parts | | E8 | Reserved | | E9 | MICROWIRE/PLUS Shift Register | | EA | Timer Lower Byte | | EB | Timer Upper Byte | | EC | Timer Autoload Register Lower Byte | | ED | Timer Autoload Register Upper Byte | | EE | CNTRL Control Register | | EF | PSW Register | | F0 to FF | On Chip RAM Mapped as Registers | | FC | X Register | | FD | SP Register | | FE | B Register | Reading unused memory locations below 7FH will return all ones. Reading other unused memory locations will return undefined data. Bit 0 # **Instruction Set** # REGISTER AND SYMBOL DEFINITIONS | Regi | sters | | Symbols | |------|------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | A | _ | | [B] Memory indirectly addressed by B register | | В | 8-bit Address | _ | [X] Memory indirectly addressed by X register | | X | 8-bit Address | • | Mem Direct address memory or [B] | | SP | 8-bit Stack po | 9 | Meml Direct address memory or [B] or Immediate data | | | • | • | | | PC | _ | n counter register | Imm 8-bit Immediate data | | PU | upper 7 bits o | | Reg Register memory: addresses F0 to FF (Includes B, X | | PL | lower 8 bits o | f PC | and SP) | | С | 1-bit of PSW | register for carry | Bit Bit number (0 to 7) | | HC | Half Carry | | ← Loaded with | | GIE | 1-bit of PSW | register for global interrupt enable | ←→ Exchanged with | | | | I A AI - | - O-4 | | | | Instruction | on Set | | | ADD | add | A ← A + Meml | | | ADC | add with carry | $A \leftarrow A + Meml + C, C \leftarrow Carry$ | | | SUBC | subtract with carry | HC ← Half Carry<br>A ← A + Memi + C, C ← Carry | | | 3000 | Subilact Willi Cally | HC ← Half Carry | | | AND | Logical AND | A ← A and Meml | | | OR | Logical OR | A ← A or Meml | | | XOR | Logical Exclusive-OR | A ← A xor Meml | | | IFEQ | IF equal | Compare A and Meml, Do next if A = Meml | | | IFGT | IF greater than | Compare A and Meml, Do next if A > Meml | | | IFBNE I | IF B not equal | Do next if lower 4 bits of B ≠ Imm | | | DRSZ<br>SBIT | Decrement Reg. ,skip if zero<br>Set bit | Reg ← Reg − 1, skip if Reg goes to 0 1 to bit, | | | 3811 | 361 011 | Mem (bit = 0 to 7 immediate) | | | RBIT | Reset bit | 0 to bit, | | | • | * | Mem | | | IFBIT | If bit | If bit, | | | | | Mem is true, do next instr. | | | Χ | Exchange A with memory | A ←→ Mem | | | LDA | Load A with memory | A ← Memi | | | LD mem<br>LD Reg | Load Direct memory Immed. Load Register memory Immed. | Mem ← Imm<br>Reg ← Imm | | | X | | | | | â l | Exchange A with memory [B] Exchange A with memory [X] | $ \begin{array}{ll} A \longleftrightarrow [B] & (B \leftarrow B \pm 1) \\ A \longleftrightarrow [X] & (X \leftarrow X \pm 1) \end{array} $ | | | LD A | Load A with memory [B] | $A \leftarrow [B] (B \leftarrow B \pm 1)$ | | | LDA | Load A with memory [X] | $A \leftarrow [X] (X \leftarrow X \pm 1)$ | | | LDM | Load Memory Immediate | [B] ← Imm (B ← B±1) | | | CLRA | Clear A | A ← 0 | | | INCA | Increment A | A ← A + 1 | | | DECA | Decrement A | A ← A − 1 | | | LAID | Load A indirect from ROM | A ← ROM(PU,A) | | | DCORA | DECIMAL CORRECT A | A ← BCD correction (follows ADC, SUBC) | | | RRCA<br>SWAPA | ROTATE A RIGHT THRU C Swap nibbles of A | $C \longrightarrow A7 \longrightarrow \dots \longrightarrow A0 \longrightarrow C$ $A7 \dots A4 \longleftrightarrow A3 \dots A0$ | | | SC | Set C | C ← 1, HC ← 1 | | | RC | Reset C | C ← 0, HC ← 0 | | | IFC | If C | If C is true, do next instruction | | | IFNC - | If not C | If C is not true, do next instruction | | | JMPL | Jump absolute long | PC ← ii (ii = 15 bits, 0 to 32k) | | | JMP | Jump absolute | PC110 ← i (i = 12 bits) | | | JP | Jump relative short | $PC \leftarrow PC + r (ris -31 to +32, not 1)$ | | | JSRL | Jump subroutine long | [SP] ← PL,[SP-1] ← PU,SP-2,PC ← ii | | | JSR | Jump subroutine | [SP] ← PL,[SP-1] ← PU,SP-2,PC110 ← i | | | JID | Jump indirect | PL ← ROM(PU,A) | | | RET<br>RETSK | Return from subroutine Return and Skip | SP+2,PL ← [SP],PU ← [SP-1] | | | RETI | Return and Skip | $SP+2,PL \leftarrow [SP],PU \leftarrow [SP-1],Skip next instruction SP+2,PL \leftarrow [SP],PU \leftarrow [SP-1],GIE \leftarrow 1$ | | | INTR | Generate an interrupt | [SP] ← PL,[SP-1] ← PU,SP-2,PC ← 0FF | | | NOP | No operation | PC ← PC + 1 | | | | | | | OP | ODE L | IST | | | | | | Bit | s 3-0 | | | | | | | | |----|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------| | | 0 | - | 2 | ဇ | 4 | သ | 9 | 7 | 8 | 6 | 4 | В | 5 | Q | ш | Щ | | 0 | HTN | JP + 2 | 8 + dC | JP + 4 | JP + 5 | JP + 6 | 2 + df | JP + 8 | 6 + dC | JP + 10 | JP + 11 | JP + 12 | JP +13 | JP + 14 | JP +15 | JP + 16 | | - | JP + 17 | JP + 18 | JP + 19 | JP + 20 | JP + 21 | JP + 22 | JP + 23 | JP + 24 | JP + 25 | JP + 26 | JP + 27 | JP + 28 | JP + 29 | JP + 30 | JP + 31 | JP + 32 | | 2 | JMP<br>0000-000F | JMP<br>0100-01FF | JMP<br>0200-02FF | JMP<br>0300-03FF | JMP<br>0400-04FF | JMP<br>0500-05FF | JMP<br>0600-06FF | JMP<br>0700-07FF | JMP<br>0800-08FF | JMP<br>0900-09FF | JMP<br>0A00-0AFF | JMP<br>0B00-0BFF | JMP<br>0C00-0CFF | JMP<br>0D00-0DFF | JMP<br>0E00-0EFF | JMP<br>0F00-0FFF | | 6 | JSR<br>0000-000F | JSR<br>0100-01FF | JSR<br>0200-02FF | JSR<br>0300-03FF | JSR<br>0400-04FF | JSR<br>0500-05FF | JSR<br>0600-06FF | JSR<br>0700-07FF | JSR<br>0800-08FF | JSR<br>0900-09FF | JSR<br>0A00-0AFF | JSR<br>0B00-0BFF | JSR<br>0C00-0CFF | JSR<br>0D00-0DFF | JSR<br>0E00-0EFF | JSR<br>0F00-0FFF | | 4 | IFBNE 0 | IFBNE 1 | IFBNE 2 | IFBNE 3 | IFBNE 4 | IFBNE 5 | IFBNE 6 | IFBNE 7 | IFBNE 8 | IFBNE 9 | IFBNE 0A | IFBNE 0B | IFBNE 0C | IFBNE 0D | IFBNE 0E | IFBNE 0F | | 22 | LD B, 0F | LD B, 0E | LD B, 0D | LD B, 0C | LD B, 0B | LD B, 0A | 6'8 QT | LD B, 8 | LDB,7 | LDB,6 | LD B, 5 | LD B, 4 | LD B, 3 | LDB,2 | LD B, 1 | LD B, 0 | | 9 | * | * | * | * | CLRA | SWAPA | DCORA | * | RBIT<br>0,[B] | 1,[B] | RBIT<br>2,[B] | RBIT<br>3,[B] | RBIT<br>4,[B] | RBIT<br>5,[B] | RBIT<br>6, [B] | RBIT<br>7,[B] | | 7 | IFBIT<br>0,[B] | 1,[B] | IFBIT<br>2,[B] | 1FBIT<br>3,[B] | IFBIT<br>4,[B] | FBIT<br>5,[B] | FB T<br>6,[B] | IFBIT<br>7,[B] | SBIT<br>0,[B] | SBIT<br>1,[B] | SBIT<br>2,[B] | SBIT<br>3,[B] | SBIT<br>4,[B] | SBIT<br>5,[B] | SBIT<br>6, [B] | SBIT<br>7,[B] | | 8 | ADCA, | SUBC<br>A,[B] | IFEQ<br>A,[B] | IFGT<br>A,[B] | ADD<br>A,[B] | AND<br>A,[B] | XOR<br>A,[B] | A,[B] | 5 | FNC | NCA | DECA | * | RETSK | RET | RETI | | 6 | ADC A, | SUBC A,<br>#i | IFEQ A,<br>#i | IFGT A,<br>#i | ADD A,<br>#i | AND A, | XOR A,<br>#i | OR A,<br>#i | LD A,<br>#i | * | LD<br>[B+],#i | LD<br>[B-],#i | X A,Md | LD A, | LD<br>[B], #i | * | | 4 | RC | SC | X A,<br>[B+] | X A,<br>[B-] | LAID | Ωľ | X A,<br>[B] | * | * | * | LD A,<br>[B+] | LD A,<br>[B-] | JMPL | JSRL | LD A,<br>[B] | * | | a | RRCA | * | X A,<br>[X+] | X A,<br>[X-] | * | * | × X X | * | NOP | * | БА,<br>Т+1 | LD A,<br>[X-] | LD Md,<br>#i | BIIO | Z, A | * | | O | DRSZ 0F0 | DRSZ 0F1 | DRSZ 0F2 | DRSZ 0F3 | DRSZ 0F4 | DRSZ 0F5 | DRSZ 0F6 | DRSZ 0F7 | DRSZ 0F8 | DRSZ 0F9 | DRSZ 0FA | DRSZ 0FB | DRSZ 0FC | DRSZ 0FD | DRSZ 0FE | DRSZ 0FF | | ٥ | LD 0F0,#i | LD 0F1,#i | LD 0F2,#i | LD 0F3,#i | LD 0F4,#i | LD 0F5,#i | LD 0F6,#i | LD 0F7,#i | LD 0F8,#i | LD 0F9,#i | LD 0FA, #i | LD 0FB,#i | LD 0FC, #i | LD 0FD, #i | LD 0FE, #i | LD 0FF, #1 | | ш | JP -31 | JP -30 | JP -29 | JP -28 | JP -27 | JP -26 | JP -25 | JP -24 | JP -23 | JP -22 | JP-21 | JP -20 | JP -19 | JP -18 | JP -17 | JP -16 | | ц | JP -15 | JP -14 | JP -13 | JP -12 | JP -11 | JP -10 | 6- AC | 8- AC | 7- dC | 9- 9L | JP -5 | JP -4 | ъ- <del>П</del> | JP-2 | JP-1 | 0- AC | ## **Instruction Execution Time** Most instructions are single byte (with immediate addressing mode instruction taking two bytes). Most single instructions take one cycle time to execute. See the BYTES and CYCLES per INSTRUCTION table for details. # BYTES and CYCLES per INSTRUCTION The following table shows the number of bytes and cycles for each instruction in the format of byte/cycle. ## **Arithmetic and Logic Instructions** | | [B] | Direct | Immed. | |-------|-----|--------|--------| | ADD | 1/1 | 3/4 | 2/2 | | ADC | 1/1 | 3/4 | 2/2 | | SUBC | 1/1 | 3/4 | 2/2 | | AND | 1/1 | 3/4 | 2/2 | | OR | 1/1 | 3/4 | 2/2 | | XOR | 1/1 | 3/4 | 2/2 | | IFEQ | 1/1 | 3/4 | 2/2 | | IFGT | 1/1 | 3/4 | 2/2 | | IFBNE | 1/1 | | | | DRSZ | | 1/3 | | | SBIT | 1/1 | 3/4 | | | RBIT | 1/1 | 3/4 | | | IFBIT | 1/1 | 3/4 | | ### **Memory Transfer Instructions** | | | ster<br>rect<br>[X] | l . | Immed. | Register<br>Auto Inc<br>[B+, B-] | | | |------------|-----|---------------------|-----|--------|----------------------------------|-----|-------| | X A,* | 1/1 | 1/3 | 2/3 | | 1/2 | 1/3 | | | LD A,* | 1/1 | 1/3 | 2/3 | 2/2 | 1/2 | 1/3 | | | LD B,Imm | | | | 1/1 | | | (If B | | LD B,imm | | | | 2/3 | | | (If B | | LD Mem,Imm | 2. | /2 | 3/3 | İ | 2/2 | 9 1 | 200 | | LD Reg,Imm | | | | 2/3 | | | | <sup>= &</sup>gt; Memory location addressed by B or X or directly. ## Instructions Using A & C ## **Transfer of Control Instructions** < 16) > 15) | CLRA | 1/1 | JMPL | 3/4 | |-------|-----|-------|-----| | INCA | 1/1 | JMP | 2/3 | | DECA | 1/1 | JP | 1/3 | | LAID | 1/3 | JSRL | 3/5 | | DCORA | 1/1 | JSR | 2/5 | | RRCA | 1/1 | JID | 1/3 | | SWAPA | 1/1 | RET | 1/5 | | SC | 1/1 | RETSK | 1/5 | | RC | 1/1 | RETI | 1/5 | | 1FC | 1/1 | INTR | 1/7 | | IFNC | 1/1 | NOP | 1/1 | # BYTES and CYCLES per INSTRUCTION (Continued) The following table shows the instructions assigned to unused opcodes. This table is for information only. The operations performed are subject to change without notice. Do not use these opcodes. | Unused<br>Opcode | Instruction | Unused<br>Opcode | Instruction | |------------------|-------------|------------------|--------------------| | 60 | NOP | A9 | NOP | | 61 | NOP | AF | LD A, [B] | | 62 | NOP | B1 | $C \rightarrow HC$ | | 63 | NOP | B4 | NOP | | 67 | NOP | B5 | NOP | | 8C | RET | B7 | X A, [X] | | 99 | NOP | B9 | NOP | | 9F | LD [B], #i | BF | LD A, [X] | | A7 | X A, [B] | | | | A8 | NOP | | | # **Option List** The mask programmable options are listed out below. The options are programmed at the same time as the ROM pattern to provide the user with hardware flexibility to use a variety of oscillator configuration. ## **OPTION 1: CKI INPUT** = 1 Crystal (CKI/10) CKO for crystal configuration = 2 External (CKI/10) CKO available as G7 = 3 R/C (CKI/10) CKO available as G7 input ## **OPTION 2: BONDING** = 1 44-Pin PLCC = 2 40-Pin DIP = 3 28-Pin SO = 4 28-Pin DIP The following option information is to be sent to National along with the EPROM. ## **Option Data** Option 1 Value\_is: CKI Input Option 2 Value\_is: COP Bonding # **Development Support** ## IN-CIRCUIT EMULATOR The MetaLink iceMASTERTM-COP8 Model 400 In-Circuit Emulator for the COP8 family of microcontrollers features high-performance operation, ease of use, and an extremely flexible user-interface for maximum productivity. Interchangeable probe cards, which connect to the standard common base, support the various configurations and packages of the COP8 family. The iceMASTER provides real-time, full-speed emulation up to 10 MHz, 32 kbytes of emulation memory and 4k frames of trace buffer memory. The user may define as many as 32k race and break triggers which can be enabled, disabled, set or cleared. They can be simple triggers based on code or address ranges or complex triggers based on code address, direct address, opcode value, opcode class or immediate operand. Complex breakpoints can be ANDed and ORed together. Trace information consists of address bus values, opcodes and user selectable probe clips status (external event lines). The trace buffer can be viewed as raw hex or as disassembled instructions. The probe clip bit values can be displayed in binary, hex or digital waveform formats. During single-step operation the dynamically annotated code feature displays the contents of all accessed (read and write) memory locations and registers, as well as flow-of-control direction change markers next to each instruction executed. The iceMASTER's performance analyzer offers a resolution of better than 6 $\mu s$ . The user can easily monitor the time spent executing specific portions of code and find "hot spots" or "dead code". Up to 15 independent memory areas based on code address or label ranges can be defined. Analysis results can be viewed in bargraph format or as actual frequency count. Emulator memory operations for program memory include single line assembler, disassembler, view, change and write to file. Data memory operations include fill, move, compare, dump to file, examine and modify. The contents of any memory space can be directly viewed and modified from the corresponding window. The iceMASTER comes with an easy-to-use windowed interface. Each window can be sized, highlighted, color-controlled, added, or removed completely. Commands can be accessed via pull-down menus and/or redefinable hot keys. A context sensitive hypertext/hyperlinked on-line help system explains clearly the options the user has from within any window. The iceMASTER connects easily to a PC via the standard COMM port and its 115.2 kBaud serial link keeps typical program download time to under 3 seconds. | The following tables list the emulator and probe cards ordering information. Emulator Ordering Information | | | | | |-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|----|-------|--| | Part Number | Description | Cı | urrer | | | IM-COP8/400/1‡ | MetaLink base unit in-circuit emulator for all COP8 devices, symbolic | 7 | | | | Part Number | Description | Current Version | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------| | IM-COP8/400/1‡ | MetaLink base unit in-circuit emulator for all COP8 devices, symbolic debugger software and RS232 serial interface cable, with 110V @ 60 Hz Power Supply | 100 | | IM-COP8/400/2‡ | Metalink base unit in-current emulator for all COP8 devices, symbolic debugger software and RS232 serial interface cable, with 220V @ 50 Hz Power Supply. | HOST SOFTWARE: VER. 3.3 REV. 5,<br>Model File Rev 3.050. | | DM-COP8/880C‡ | Metalink IceMASTER Debug Module. This is the low cost version of Metalink's IceMASTER. Firmware: Ver. 6.07. | | <sup>‡</sup> These parts include National's COP8 Assembler/Linker/Librarian Package (COP8/DEV-IBMA) ## **MACRO CROSS ASSEMBLER** National Semiconductor offers a COP8 macro cross assembler. It runs on industry standard compatible PCs and supports all of the full-symbolic debugging features of the MetaLink iceMASTER emulators. ## Assembler Ordering Information | Part Number | Description | Manual | |---------------|--------------------------------------------------------------------------------|---------------| | COP8-DEV-IBMA | COP8 Assembler/<br>Linker/Librarian for<br>IBM®, PC/XT®,<br>AT® or compatible. | 424410632-001 | ## **Probe Card Ordering Information** | Probe Card Ordering Information | | | | | | | |---------------------------------|---------|------------------|-------------------------------------|--|--|--| | Part<br>Number | Package | Voltage<br>Range | Emulates | | | | | MHW-880C28D5PC | 28 DIP | 4.5V-5.5V | COP820C,<br>840C,<br>881C,<br>8781C | | | | | MHW-880C28DWPC | 28 DIP | 2.5V-6.0V | COP820C,<br>840C,<br>881C,<br>8781C | | | | | MHW-880C40D5PC | 40 DIP | 4.5V-5.5V | COP880C,<br>8780C | | | | | MHW-880C40DWPC | 40 DIP | 2.5V-6.0V | COP880C,<br>8780C | | | | | MHW-880C44D5PC | 44 PLCC | 4.5V-5.5V | COP880C,<br>8780C | | | | | MHW-880C44DWPC | 44 PLCC | 2.5V-6.0V | COP880C,<br>8780C | | | | # **Development Support (Continued)** ## SINGLE-CHIP EMULATOR DEVICE The COP8 family is fully supported by single chip form, fit and function emulators. The emulators are available as UV erasable or one Time Programmable (OTP). For more detailed information, refer to the emulation device specific data sheets and the emulator selection table below. ## Single-Chip Emulator Selection Table | Device Number | Clock Option | Package | Description | Emulates | |---------------|--------------|---------|-----------------------------|----------| | COP8780CV | Programmable | 44 PLCC | One-Time Programmable (OTP) | COP880C | | COP8780CEL | Programmable | 44 LDCC | UV Erasable | COP880C | | COP8780CN | Programmable | 40 DIP | ОТР | COP880C | | COP8780CJ | Programmable | 40 DIP | UV Erasable | COP880C | | COP8781CN | Programmable | 28 DIP | ОТР | COP881C | | COP8781CJ | Programmable | 28 DIP | UV Erasable | COP881C | | COP8781CWM | Programmable | 28 SO | ОТР | COP881C | #### PROGRAMMING SUPPORT Programming of the single-chip emulator devices is supported by different sources. The following programmers are certified for programming the One Time Programmable (OTP) devices: ## **EPROM Programmer Information** | Manufacturer and Product | U.S. Phone<br>Number | Europe Phone<br>Number | Asia Phono<br>Number | | | |------------------------------------------------|----------------------|--------------------------------------------------|---------------------------|--|--| | Metalink-Debug Module | (602) 926-0797 | Germany: +49-8141-1030 | Hong Kong: + 852-737-1800 | | | | Xeltek-Superpro | (408) 745-7974 | Germany: +49 2041 684758 | Singaporo: + 65 276 6433 | | | | BP Microsystems-EP-1140 | (800) 225-2102 | Germany: +49 89 857 66 67 | Hong Kong: +852 388 0629 | | | | Data I/O-Unisite;<br>-System 29,<br>-System 39 | (800) 322-8246 | Europe: +31-20-622866<br>Germany: +49-89-85-8020 | Japan: +33-432-6991 | | | | Abcom-COP8<br>Programmer | | Europe: + 89 808707 | | | | | System General<br>Turpro-1-FX; -APRO | (408) 263-6667 | Switzerland: +31-921-7844 | Taiwan Taipei: +2-9173005 | | | # **Development Support (Continued)** #### DIAL-A-HELPER Dial-A-Helper is a service provided by the Microcontroller Applications Group. The Dial-A-Helper is an Electronic Bulletin Board information system. #### INFORMATION SYSTEM The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION which consists of several file areas where valuable application software and utilities can be found. The minimum requirement for accessing the Dial-A-Helper is a Hayes compatible modem. If the user has a PC with a communications package then files from the FILE SECTION can be down-loaded to disk for later use. ### **FACTORY APPLICATIONS SUPPORT** Dial-A-Helper also provides immediate factory applications support. If a user has questions, he can leave messages on our electronic bulletin board, which we will respond to. Voice: (800) 272-9959 Modem: CANADA/U.S.: (800) NSC-MICRO (800) 672-6427 Baud: 14.4k Setup: Length: 8-Bit Parity: None Stop Bit: 1 Operation: 24 Hrs., 7 Days