# COP8788CF/COP8784CF microCMOS One-Time Programmable (OTP) Microcontrollers ## **General Description** The COP8788CF/COP8784CF programmable microcontrollers are members of the COPS™ microcontroller family. Each device is a two chip system in a plastic package. Within the package is the COP888CF and an 8k EPROM with port recreation logic. The code executes out of the EPROM. The device is offered in four packages: 44-pin PLCC, 40-pin DIP, 28-pin DIP and 28-pin SO. The device is a fully static part, fabricated using double-metal silicon gate microCMOS technology. Features include an 8-bit memory mapped architecture, MICROWIRE/PLUSTM serial I/O, two 16-bit timer/counters supporting three modes (Processor Independent PWM generation, External Event counter, and Input Capture mode capabilities), an 8-channel, 8-bit A/D converter with both differential and single ended modes. Each I/O pin has software selectable configurations. The device operates over a voltage range of 4.5V to 5.5V. High throughput is achieved with an efficient, regular instruction set operating at a maximum of 1 μs per instruction rate. #### **Features** - Low cost 8-bit microcontroller - Fully static CMOS, with low current drain - 1 µs instruction cycle time - 8192 bytes on-board EPROM - 128 bytes en-board RAM - Single supply operation: 4.5V-5.5V - 8-channel A/D converter with prescaler and both differential and single ended modes - MICROWIRE/PLUS serial I/O - WATCHDOG™ and Clock Monitor logic - Idle Timer - Multi-Input Wake Up (MIWU) with optional interrupts (8) - Ten multi-source vectored interrupts servicing - External interrupt - Idle timer T0 - Two timers each with 2 interrupts - MICROWIRE/PLUS - Multi-Input Wake Up - Software trap - Default VIS - Two 16-bit timers, each with two 16-bit registers supporting: - Processor Independent PWM mode - External Event counter mode - Input Capture mode - 8-bit Stack Pointer SP (stack in RAM) - Two 8-bit Register Indirect Data Memory Pointers (B and X) - Versatile instruction set with True bit manipulation - Memory mapped I/O - BCD arithmetic instructions - Package: - 44 PLCC with 37 I/O pins - 40 DIP with 33 I/O pins - 28 DIP with 21 I/Opins - 28 SO with 21 I/O pins (contact local sales office for availability) - Software selectable I/O options - TRI-STATE® Output - Push-Pull Output - Weak Pull Up Input - High Impedance Input - Schmitt trigger inputs on ports G and L - Form fit and function emulation device for the COP888CF/COP884CF - Real time emulation and full program debug offered by MetaLink's Development Systems ## **Connection Diagrams** **Top View** Order Number COP8788CFV-X or C0P8788CFV-R See NS Package Number V44A ## Dual-In-Line Package TL/DD/12062-2 Top View Order Number COP8788CFN-X, COP8788CFN-R See NS Package Number N40A ### **Dual-In-Line Package** TL/DD/12062-3 **Top View** Order Number COP8784CFN-X, COP8788CFN-R, COP8784CFWM-X or COP8784CFWM-R See NS Package Number M28B or N28A FIGURE 1. COP8788CF/COP8784CF Connection Diagrams # Connection Diagrams (Continued) Pinouts for 28-Pin, 40-Pin and 44-Pin Packages | | Fillout | s for 28-Pin, 40-P | | | | 44.51 | |------------------|-------------------|--------------------|-----------------|----------------|----------------|----------------| | Port | Туре | Alt.<br>Fun | Alt.<br>Fun | 28-Pin<br>Pkg. | 40-Pin<br>Pkg. | 44-Pin<br>Pkg. | | LO | 1/0 | MIWU | | 11 | 17 | i ng. | | L1 | 1/0 | MIWU | ) | 12 | 18 | | | L2 | 1/0 | MIWU | | 13 | 19 | 19 | | L3 | 1/0 | MIWU | | 14 | 20 | 20 | | L4 | 1/0 | MIWU | T2A | 15 | 21 | 25 | | L5 | 1/0 | MIWU | T2B | 16 | 22 | 26 | | L6 | 1/0 | MIWU | 125 | 17 | 23 | 27 | | L7 | 1/0 | MIWU | | 18 | 24 | 28 | | G0 | 1/0 | INT | ALE | 25 | 35 | 39 | | G1 | WDOUT | | | 26 | 36 | 40 | | G2 | 1/0 | T1B | WR | 27 | 37 | 41 | | G3 | 1/0 | T1A | WD | 28 | 38 | 42 | | G4 | 1/0 | so | | 1 | 3 | 3 | | G5 | . 1/0 | SK | | 2 | 4 | 4 | | G6 | 1 | SI | ME | 3 | 5 | 5 | | G7 | I/CKO | HALT Restart | | 4 | 6 | 6 | | D0 | 0 | | AD0 | 19 | 25 | 29 | | D1 | 0 | | AD1 | 20 | 26 | 30 | | D2 | 0 | | AD2 | 21 | 27 | 31 | | D3 | 0 | | AD3 | 22 | 28 | 32 | | 10 | - 1 | ACH0 | | 7 | 9 | 9 | | 11 | 1 | ACH1 | | 8 | 10 | 10 | | 12 | | ACH2 | | | 11 | 11 | | 13 | | ACH3 | | | 12 | 12 | | 14 | ! | ACH4 | | | 13 | 13 | | 15 | ! | ACH5 | | | 14 | 14 | | 16 | 1 | ACH6 | | | | 15 | | 17 | 1 | ACH7 | <b></b> | | | 16 | | D4 | O O | | AD4 | | 29 | 33 | | D5 | 0 | | AD5 | | 30 | 34 | | D6 | 0 | | AD6 | | 31 | 35 | | D7 | 0 | | AD7 | | 32 | 36 | | C0<br>C1 | 1/O<br>1/O | | | | 39<br>40 | 43<br>44 | | | ) | | | | | 1 1 | | C2<br>C3 | 1/O<br>1/O | | | | 1<br>2 | 1 2 | | C3<br>C4 | 1/0 | | | | | 21 | | C5 | 1/0 | | | | | 22 | | C6 | 1/0 | | | | | 23 | | C7 | 1/0 | | | | | 24 | | V <sub>REF</sub> | +V <sub>REF</sub> | | | 10 | 16 | 18 | | AGND | AGND | | | 9 | 15 | 17 | | Vcc | | | | 6 | 8 | 8 | | GND | | | | 23 | 33 | 37 | | СКІ | | | | 5 | 7 | 7 | | RESET | | | V <sub>PP</sub> | 24 | 34 | 38 | ## **Absolute Maximum Ratings (Note)** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage (V<sub>CC</sub>) Voltage at Any Pin -0.3V to $V_{CC} + 0.3V$ Total Current into V<sub>CC</sub> Pin (Source) 100 mA 110 mA Total Current out of GND Pin (Sink) Storage Temperature Range -65°C to +140°C Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings. ## DC Electrical Characteristics $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ unless otherwise specified | Parameter | Conditions | Min | Тур | Max | Units | |---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------|----------------------|---------------------------------------| | Operating Voltage | | 4.5 | | 5.5 | V | | Power Supply Ripple (Note 1) | Peak-to-Peak | 1 - | | 0.1 V <sub>CC</sub> | V | | Supply Current (Note 2) CKI = 10 MHz | $V_{CC} = 5.5V, t_{c} = 1 \mu s$ | | | 25 | mA | | HALT Current (Note 3) | V <sub>CC</sub> = 5.5V, CKI = 0 MHz | (i) | 250 | | μА | | IDLE Current<br>CKI = 10 MHz | $V_{CC} = 5.5V, t_{c} = 1 \mu s$ | | | 15 | mA | | Input Levels RESET Logic High Logic Low CKI (External and Crystal Osc. Modes) Logic High Logic Low All Other Inputs | | 0.8 V <sub>CC</sub> | | 0.2 V <sub>CC</sub> | \ \ \ \ \ \ \ \ \ \ \ \ \ | | Logic High<br>Logic Low | | 0.7 V <sub>CC</sub> | | 0.2 V <sub>CC</sub> | V<br>V | | Hi-Z Input Leakage | V <sub>CC</sub> = 5.5V | -2 | | +2 | μΑ | | Input Pullup Current | V <sub>CC</sub> = 5.5V | 40 | | 250 | μΑ | | G and L Port Input Hysteresis | | | 0.05 V <sub>CC</sub> | 0.35 V <sub>CC</sub> | v | | Output Current Levels D Outputs Source Sink All Others Source (Weak Pull-Up Mode) Source (Push-Pull Mode) Sink (Push-Pull Mode) | $V_{CC} = 4.5V, V_{OH} = 3.3V$ $V_{CC} = 4.5V, V_{OL} = 1V$ $V_{CC} = 4.5V, V_{OH} = 2.7V$ $V_{CC} = 4.5V, V_{OH} = 3.3V$ $V_{CC} = 4.5V, V_{OL} = 0.4V$ | 0.4<br>10<br>10<br>0.4<br>1.6 | | 100 | mA<br>mA<br>μA<br>mA | | TRI-STATE Leakage | V <sub>CC</sub> = 5.5V | -2 | | +2 | μΑ | | Allowable Sink/Source<br>Current per Pin<br>D Outputs (Sink)<br>All Others | | | + | 15<br>3 | mA<br>mA | | Maximum Input Current<br>without Latchup (Note 6) | T <sub>A</sub> = 25°C | | | ±100 | mA | | RAM Retention Voltage, V <sub>r</sub> | 500 ns Rise and Fall Time (Min) | 2 | | | V | | Input Capacitance | | | | 7_ | pF | | Load Capacitance on D2 | | | | 1000 | pF | Note 1: Rate of voltage change must be less then 0.5 V/ms. Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open. Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to V<sub>CC</sub>, L and G ports in the TRI-STATE mode and tied to ground, all outputs low and tied to ground. The A/D is disabled. VREF is tied to AGND (effectively shorting the Reference resistor). The clock monitor is disabled. # A/D Converter Specifications $V_{CC} = 5V \pm 10\% \ (V_{SS} - 0.050V) \le Any \ Input \le (V_{CC} + 0.050V)$ | Parameter | Conditions | Min | Тур | Max | Units | |----------------------------------|--------------------------------------------------------------------------------|------|-----|------------------|---------------------| | Resolution | | | | 8 | Bits | | Reference Voltage Input | AGND = 0V | 3 | | Vcc | V | | Absolute Accuracy | V <sub>REF</sub> = V <sub>CC</sub> | | | ±1 | LSB | | Non-Linearity | V <sub>REF</sub> = V <sub>CC</sub><br>Deviation from the<br>Best Straight Line | | | ± 1/2 | LSB | | Differential Non-Linearity | V <sub>REF</sub> = V <sub>CC</sub> | | | ± 1/2 | LSB | | Input Reference Resistance | | 1.6 | | 4.8 | kΩ | | Common Mode Input Range (Note 7) | | AGND | | V <sub>REF</sub> | V | | DC Common Mode Error | | | | ± 1/4 | LSB | | Off Channel Leakage Current | | | 1 | | μΑ | | On Channel Leakage Current | • | | 1 | | μА | | A/D Clock Frequency (Note 5) | | 0.1 | | 1.67 | MHz | | Conversion Time (Note 4) | | | 12 | | A/D Clock<br>Cycles | Note 4: Conversion Time includes sample and hold time. Note 5: See Prescaler description. Note 6: Pins G6 and RESET are designed with a high voltage input network for factory testing. These pins allow input voltages greater than $V_{CC}$ and the pins will have sink current to $V_{CC}$ when biased at voltages greater than $V_{CC}$ (the pins do not have source current when biased at a voltage bolow $V_{CC}$ ). The offoctive resistance to $V_{CC}$ is 750 $\Omega$ (typical). These two pins will not latch up. The voltage at the pins must be limited to less than 14 $V_{CC}$ . Note 7: For $V_{IN(-)} \ge V_{IN(+)}$ , the digital output code will be 0000 0000. Two on-chip diodes are tied to each analog input. The diodes will forward conduct for analog input voltages below ground or above the $V_{CC}$ supply. Be careful, during testing at low $V_{CC}$ levels (4.5V), as high level analog inputs (5V) can cause this input diode to conduct—especially at elevated temperatures, and cause errors for analog inputs near full-scale. The spec allows 50 mV forward bias of either diode. This means that as long as the analog $V_{IN}$ does not exceed the supply voltage by more than 50 mV, the output code will be correct. To achieve an absolute 0 $V_{DC}$ to 5 $V_{DC}$ input voltage range will therefore require a minimum supply voltage of 4.950 $V_{DC}$ over temperature variations, initial tolerance and loading. # AC Electrical Characteristics $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ unless otherwise specified | Parameter | Conditions | Min | Тур | Max | Units | |-------------------------------------------|-----------------------------------|-----|------|-----|-------| | Instruction Cycle Time (t <sub>c</sub> ) | | | | | | | Crystal, Resonator | | 1 | } | DC | μs | | R/C Oscillator | | 3 | | DC | μs | | CKI Clock Duty Cycle (Note 8) | f <sub>r</sub> = Max | 40 | | 60 | % | | Rise Time (Note 8) | f <sub>r</sub> = 10 MHz Ext Clock | | 1 | 5 | ns | | Fall Time (Note 8) | f <sub>r</sub> = 10 MHz Ext Clock | | | 5 | ns | | Inputs | | | 0 | | -8- | | t <sub>SETUP</sub> | 0.0 | 200 | | 1 | ns | | thold | - A | 60 | | | ns | | Output Propagation Delay | $R_L = 2.2k, C_L = 100 pF$ | | | | | | t <sub>PD1</sub> , t <sub>PD0</sub> | - | | | | Ì | | SO, SK | 4V ≤ V <sub>CC</sub> ≤ 6V | - 1 | | 0.7 | μs | | All Others | 4V ≤ V <sub>CC</sub> ≤ 6V | | | 1 | μs | | MICROWIRE™ Setup Time (t <sub>UWS</sub> ) | | 20 | | | ns | | MICROWIRE Hold Time (t <sub>UWH</sub> ) | | 56 | | | ns | | MICROWIRE Output Propagation Delay (tupo) | ** | | | 220 | ns | | Input Pulse Width | | | , ( | | | | Interrupt Input High Time | | 1 1 | | | tc | | Interrupt Input Low Time | | 1 1 | 1000 | | tc | | Timer Input High Time | . V | 1 * | ' | | tc | | Timer Input Low Time | | 1 | | | tc | | Reset Pulse Width | | 1 | X | | μs | Note 8: Parameter sample (not 100% tested). FIGURE 2. MICROWIRE/PLUS Timing ## **Pin Descriptions** V<sub>CC</sub> and GND are the power supply pins. V<sub>REF</sub> and AGND are the reference voltage pins for the onboard A/D converter. CKI is the clock input. This can come from an R/C generated oscillator, or a crystal oscillator (in conjunction with CKO). See Oscillator Description section. RESET is the master reset input. See Reset Description section. The device contains three bidirectional 8-bit I/O ports (C, G and L), where each individual bit may be independently configured as an input (Schmitt trigger inputs on ports G and L), output or TRI-STATE under program control. Three data memory address locations are allocated for each of these I/O ports. Each I/O port has two associated 8-bit memory mapped registers, the CONFIGURATION register and the output DATA register. A memory mapped address is also reserved for the input pins of each I/O port. (See the memory map for the various addresses associated with the I/O ports.) Figure 3 shows the I/O port configurations. The DATA and CONFIGURATION registers allow for each port bit to be individually configured under software control as shown below: | Configuration<br>Register | Data<br>Register | Port Set-Up | | |---------------------------|------------------|----------------------------------|--| | 0 | 0 | Hi-Z Input<br>(TRI-STATE Output) | | | 0 | 1 | Input with Weak Pull-Up | | | 1 | 0 | Push-Pull Zero Output | | | 1 | 1 | Push-Pull One Output | | FIGURE 3. I/O Port Configurations PORT L is an 8-bit I/O port. All L-pins have Schmitt triggers on the inputs. Port L supports Multi-Input Wakeup (MIWU) on all eight pins. L4 and L5 are used for the timer input functions T2A and T2B. L0 and L1 are not available on the 44-pin version, since they are replaced by $V_{\mbox{\scriptsize REF}}$ and AGND. L0 and L1 are not terminated on the 44-pin version. Consequently, reading L0 or L1 as inputs will return unreliable data with the 44-pin package, so this data should be masked out with user software when the L port is read for input data. It is recommended that the pins be configured as outputs. Port L has the following alternate features: - LO MIWU - L1 MIWU - L2 MIWU - L3 MIWU - L4 MIWU or T2A - L5 MIWU or T2B - L6 MIWU - L7 MIWU Port G is an 8-bit port with 5 I/O pins (G0, G2-G5), an input pin (G6), and two dedicated output pins (G1 and G7). Pins G0 and G2-G6 all have Schmitt Triggers on their inputs. Pin G1 serves as the dedicated WDOUT WATCHDOG output, while pin G7 is either input or output depending on the oscillator mask option selected. With the crystal oscillator option selected, G7 serves as the dedicated output pin for the CKO clock output. With the single-pin R/C oscillator mask option selected, G7 serves as a general purpose input pin, but is also used to bring the device out of HALT mode with a low to high transition on G7. There are two registers associated with the G Port, a data register and a configuration register. Therefore, each of the 5 I/O bits (G0, G2-G5) can be individually configured under software control. Since G6 is an input only pin and G7 is the dedicated CKO clock output pin or general purpose input (R/C clock configuration), the associated bits in the data and configuration registers for G6 and G7 are used for special purpose functions as outlined below. Reading the G6 and G7 data bits will return zeros. Note that the chip will be placed in the HALT mode by writing a "1" to bit 7 of the Port G Data Register. Similarly the chip will be placed in the IDLE mode by writing a "1" to bit 6 of the Port G Data Register. Writing a "1" to bit 6 of the Port G Configuration Register enables the MICROWIRE/PLUS to operate with the alternate phase of the SK clock. The G7 configuration bit, if set high, enables the clock start up delay after HALT when the R/C clock configuration is used. | | Config Reg. | Data Reg. | |------------|--------------|-----------| | <b>G</b> 7 | CLKDLY | HALT | | G6 | Alternate SK | IDLE | Port G has the following alternate features: - G0 INTR (External Interrupt Input) - G2 T1B (Timer T1 Capture Input) - G3 T1A (Timer T1 I/O) - G4 SO (MICROWIRE Serial Data Output) - G5 SK (MICROWIRE Serial Clock) - G6 SI (MICROWIRE Serial Data Input) ## Pin Descriptions (Continued) Port G has the following dedicated functions: - G1 WDOUT WATCHDOG and/or Clock Monitor dedicated output - G7 CKO Oscillator dedicated output or general purpose Port C is an 8-bit I/O port. The 40-pin device does not have a full complement of Port C pins. The unavailable pins are not terminated. A read operation for these unterminated pins will return unpredictable values. Port I is an 8-bit Hi-Z input port, and also provides the analog inputs to the A/D converter. The 28-pin device does not have a full complement of Port I pins. The unavailable pins are not terminated (i.e. they are floating). A read operation from these unterminated pins will return unpredictable values. The user should ensure that the software takes the into account by either masking out these inputs, or else restricting the accesses to bit operations only. If unterminated, Port I pins will draw power only when addressed. The I port leakage current may be higher in 28-pin devices. Port D is a recreated 8-bit output port that is preset high when RESET goes low. D port recreation is one clock cycle behind the normal port timing. The user can tie two or more D port outputs (except D2 pin) together in order to get a higher drive. ## **Functional Description** The architecture of the device is modified Harvard architecture. With the Harvard architecture, the control store program memory (ROM) is separated from the data store memory (RAM). Both ROM and RAM have their own separate addressing space with separate address buses. The architecture, though based on Harvard architecture, permits transfer of data from ROM to RAM. #### **CPU REGISTERS** The CPU can do an 8-bit addition, subtraction, logical or shift operation in one instruction (t<sub>c</sub>) cycle time. There are five CPU registers: A is the 8-bit Accumulator Register PC is the 15-bit Program Counter Register PU is the upper 7 bits of the program counter (PC) PL is the lower 8 bits of the program counter (PC) B is an 8-bit RAM address pointer, which can be optionally post auto incremented or decremented. X is an 8-bit alternate RAM address pointer, which can be optionally post auto incremented or decremented. SP is the 8-bit stack pointer, which points to the subroutine/interrupt stack (in RAM). The SP is initialized to RAM address 06F with reset. All the CPU registers are memory mapped with the exception of the Accumulator (A) and the Program Counter (PC). ### PROGRAM MEMORY Program memory consists of 8192 bytes of ROM. These bytes may hold program instructions or constant data (data tables for the LAID instruction, jump vectors for the JID instruction, and interrupt vectors for the VIS instruction). The program memory is addressed by the 15-bit program counter (PC). All interrupts vector to program memory location OFF Hex. #### **DATA MEMORY** The data memory address space includes the on-chip RAM and data registers, the I/O registers (Configuration, Data and Pin), the control registers, the MICROWIRE/PLUS SIO shift register, and the various registers, and counters associated with the timers (with the exception of the IDLE timer). Data memory is addressed directly by the instruction or indirectly by the B, X and SP pointers. The device has 128 bytes of RAM. Sixteen bytes of RAM are mapped as "registers" at addresses 0F0 to 0FF Hex. These registers can be loaded immediately, and also decremented and tested with the DRSZ (decrement register and skip if zero) instruction. The memory pointer registers X, SP, and B are memory mapped into this space at address locations 0FC to 0FE Hex respectively, with the other registers (other than reserved register 0FF) being available for general usage. The instruction set permits any bit in memory to be set, reset or tested. All I/O and registers (except A and PC) are memory mapped; therefore, I/O bits and register bits can be directly and individually set, reset and tested. The accumulator (A) bits can also be directly and individually tested. ## Reset The RESET input when pulled low initializes the microcontroller. Initialization will occur whenever the RESET input is pulled low. Upon initialization, the data and configuration registers for Ports L, G, and C are cleared, resulting in these Ports being initialized to the TRI-STATE mode. Pin G1 of the G Port is an exception (as noted below) since pin G1 is dedicated as the WATCHDOG and/or Clock Monitor error output pin. Port D is initialized high with RESET. The PC, PSW, CNTRL, ICNTRL, and T2CNTRL control registers are cleared. The Multi-Input Wakeup registers WKEN, WKEDG, and WKPND are cleared. The A/D control register ENAD is cleared, resulting in the ADC being powered down initially. The Stack Pointer, SP, is initialized to 06F Hex. The device comes out of reset with both the WATCHDOG logic and the Clock Monitor detector armed, and with both the WATCHDOG service window bits set and the Clock Monitor bit set. The WATCHDOG and Clock Monitor detector circuits are inhibited during reset. The WATCHDOG service window bits are initialized to the maximum WATCHDOG service window of 64k $t_{\rm c}$ clock cycles. The Clock Monitor bit is initialized high, and will cause a Clock Monitor error following reset if the clock has not reached the minimum specified frequency at the termination of reset. A Clock Monitor error will cause an active low error output on pin G1. This error output will continue until 16 $t_{\rm c}$ –32 $t_{\rm c}$ clock cycles following the clock frequency reaching the minimum specified value, at which time the G1 output will enter the TRI-STATE mode The external RC network shown in Figure 4 should be used to ensure that the RESET pin is held low until the power supply to the chip stabilizes. Note: In continued state of reset, the device will draw excessive current. ## Reset (Continued) TL/DD/12062-6 RC > 5 × Power Supply Rise Time FIGURE 4. Recommended Reset Circuit ## **Oscillator Circuits** The chip can be driven by a clock input on the CKI input pin which can be between DC and 10 MHz. The CKO output clock is on pin G7 (crystal configuration). The CKI input frequency is divided down by 10 to produce the instruction cycle clock (1/t<sub>c</sub>). Figure 5 shows the Crystal and R/C diagrams. TL/DD/12062-7 FIGURE 5. Crystal and R/C Oscillator Diagrams #### **CRYSTAL OSCILLATOR** CKI and CKO can be connected to make a closed loop crystal (or resonator) controlled oscillator. Table I shows the component values required for various standard crystal values. TABLE I. Crystal Oscillator Configuration, T<sub>A</sub> = 25°C | R1<br>(kΩ) | R2<br>(MΩ) | C1<br>(pF) | C2<br>(pF) | CKI Freq<br>(MHz) | Conditions | |------------|------------|------------|------------|-------------------|----------------------| | 0 | 1 | 30 | 30-36 | 10 | $V_{CC} = 5V$ | | 0 | 1 | 30 | 30-36 | 4 | $V_{CC} = 5V$ | | 0 | 1_ | 200 | 100-150 | 0.455 | V <sub>CC</sub> = 5V | #### **R/C OSCILLATOR** By selecting CKI as a single pin oscillator input, a single pin R/C oscillator circuit can be connected to it. CKO is available as a general purpose input, and/or HALT restart pin. Table II shows the variation in the oscillator frequencies as functions of the component (R and C) values. TABLE II. R/C Oscillator Configuration, $T_A = 25^{\circ}C$ | R<br>(kΩ) | C<br>(pF) | CKI Freq<br>(MHz) | Instr. Cycle<br>(μs) | Conditions | |-----------|-----------|-------------------|----------------------|----------------------| | 3.3 | 82 | 2.2 to 2.7 | 3.7 to 4.6 | $V_{CC} = 5V$ | | 5.6 | 100 | 1.1 to 1.3 | 7.4 to 9.0 | V <sub>CC</sub> = 5V | | 6.8 | 100 | 0.9 to 1.1 | 8.8 to 10.8 | $V_{CC} = 5V$ | **Note:** 3k ≤ R ≤ 200k 50 pF ≤ C ≤ 200 pF ## **Current Drain** The total current drain of the chip depends on: - 1. Oscillator operation mode-I1 - 2. Internal switching current-I2 - 3. Internal leakage current—I3 - 4. Output source current-14 - DC current caused by external input not at V<sub>CC</sub> or GND—I5 - DC reference current contribution from the A/D converter—I6 - 7. Clock Monitor current when enabled-17 Thus the total current drain, It, Is given as $$1t = 11 + 12 + 13 + 14 + 15 + 16 + 17$$ To reduce the total current drain, each of the above components must be minimum. The chip will draw more current as the CKI input frequency increases up to the maximum 10 MHz value. Operating with a crystal network will draw more current than an external square-wave. Switching current, governed by the equation, can be reduced by lowering voltage and frequency. Leakage current can be reduced by lowering voltage and temperature. The other two items can be reduced by carefully designing the end-user's system. $$12 = C \times V \times f$$ where C = equivalent capacitance of the chip V = operating voltage f = CKI frequency ## **Control Registers** #### **CNTRL REGISTER (ADDRESS X'00EE)** The Timer1 (T1) and MICROWIRE/PLUS control register contains the following bits: SL1 & SL0 Select the MICROWIRE/PLUS clock divide by (00 = 2, 01 = 4, 1x = 8) IEDG External interrupt edge polarity select (0 = Rising edge, 1 = Falling edge) MSEL Selects G5 and G4 as MICROWIRE/PLUS sig- nals SK and SO respectively T1C0 Timer T1 Start/Stop control in timer Timer T1 Underflow Interrupt Pending Flag in SL0 Bit 0 Bit 0 timer mode 3 T1C1 Timer T1 mode control bit T1C2 Timer T1 mode control bit T1C3 Timer T1 mode control bit T1C3 T1C2 T1C1 T1C0 MSEL IEDG S PSW REGISTER (ADDRESS X'00EF) The PSW register contains the following select bits: GIE Global interrupt enable (enables interrupts) EXEN Enable external interrupt BUSY MICROWIRE/PLUS busy shifting flag EXPND External interrupt pending T1ENA Timer T1 Interrupt Enable for Timer Underflow or T1A Input capture edge T1PNDA Timer T1 Interrupt Pending Flag (Autoreload RA in mode 1, T1 Underflow in Mode 2, T1A capture in mode 1, T1 Underflow in Mode 2, T1A ca edge in mode 3) C Carry Flag HC Half Carry Flag HC C T1PNDA T1ENA EXPND BUSY EXEN GIE The Half-Carry bit is also affected by all the instructions that affect the Carry flag. The SC (Set Carry) and RC (Reset Carry) instructions will respectively set or clear both the carry flags. In addition to the SC and RC instructions, ADC, SUBC, RRC and RLC instructions affect the Carry and Half Carry flags. #### **ICNTRL REGISTER (ADDRESS X'00E8)** The ICNTRL register contains the following bits: T1ENB Timer T1 Interrupt Enable for T1B Input capture T1PNDB Timer T1 Interrupt Pending Flag for T1B capture edge WEN Enable MICROWIRE/PLUS interrupt WPND MICROWIRE/PLUS interrupt pending TOEN Timer T0 Interrupt Enable (Bit 12 toggle) TOPND Timer TO Interrupt pending LPENL Port Interrupt Enable (Multi-Input Wakeup/ Interrupt) Bit 7 could be used as a flag T2CNTRL Register (Address X'00C6) | Unused | LPEN | TOPND | TOEN | WPND | WEN | T1PNDB | T1ENB | |--------|------|-------|------|------|-----|--------|-------| | Bit 7 | | | | | | | Bit 0 | The T2CNTRL register contains the following bits: T2ENB Timer T2 Interrupt Enable for T2B Input capture edge T2PNDB Timer T2 Interrupt Pending Flag for T2B capture T2ENA Timer T2 Interrupt Enable for Timer Underflow or T2A Input capture edge T2PNDA Timer T2 Interrupt Pending Flag (Autoreload RA in mode 1, T2 Underflow in mode 2, T2A capture edge in mode 3) T2C0 Timer T2 Start/Stop control in timer modes 1 and 2 Timer T2 Underflow Interrupt Pending Flag in timer mode 3 T2C1 Timer T2 mode control bit T2C2 Timer T2 mode control bit T2C3 Timer T2 mode control bit ## **Timers** The device contains a very versatile set of timers (T0, T1, T2). All timers and associated autoreload/capture registers power up containing random data. Figure 6 shows a block diagram for the timers. #### TIMER TO (IDLE TIMER) The device supports applications that require maintaining real time and low power with the IDLE mode. This IDLE mode support is furnished by the IDLE timer T0, which is a 16-bit timer. The Timer T0 runs continuously at the fixed rate of the instruction cycle clock, t<sub>c</sub>. The user cannot read or write to the IDLE Timer T0, which is a count down timer. The Timer T0 supports the following functions: Exit out of the Idle Mode (See Idle Mode description) WATCHDOG logic (See WATCHDOG description) Start up delay out of the HALT mode The IDLE Timer T0 can generate an interrupt when the thirteenth bit toggles. This toggle is latched into the T0PND pending flag, and will occur every 4 ms at the maximum clock frequency ( $t_{\rm C}=1$ s). A control flag T0EN allows the interrupt from the thirteenth bit of Timer T0 to be enabled or disabled. Setting T0EN will enable the interrupt, while resetting it will disable the interrupt. #### **TIMER T1 AND TIMER T2** The device has a set of two powerful timer/counter blocks, T1 and T2. The associated features and functioning of a timer block are described by referring to the timer block Tx. Since the two timer blocks, T1 and T2, are identical, all comments are equally applicable to either timer block. Each timer block consists of a 16-bit timer, Tx, and two supporting 16-bit autoreload/capture registers, RxA and RxB. Each timer block has two pins associated with it, TxA and TxB. The pin TxA supports I/O required by the timer block, while the pin TxB is an input to the timer block. The powerful and flexible timer block allows the device to easily perform all timer functions with minimal software overhead. The timer block has three operating modes: Processor Independent PWM mode, External Event Counter mode, and Input Capture mode. The control bits TxC3, TxC2, and TxC1 allow selection of the different modes of operation. #### Mode 1. Processor Independent PWM Mode As the name suggests, this mode allows the device to generate a PWM signal with very minimal user intervention. The user only has to define the parameters of the PWM signal (ON time and OFF time). Once begun, the timer block will continuously generate the PWM signal completely independent of the microcontroller. The user software services the timer block only when the PWM parameters require updating. In this mode the timer Tx counts down at a fixed rate of t<sub>c</sub>. Upon every underflow the timer is alternately reloaded with the contents of supporting registers, RxA and RxB. The very first underflow of the timer causes the timer to reload from the register RxA. Subsequent underflows cause the timer to be reloaded from the registers alternately beginning with the register RxB. The Tx Timer control bits, TxC3, TxC2 and TxC1 set up the timer for PWM mode operation. TL/DD/12062-8 #### Timers (Continued) Figure 7 shows a block diagram of the timer in PWM mode. FIGURE 7. Timer in PWM Mode The underflows can be programmed to toggle the TxA output pin. The underflows can also be programmed to generate interrupts. Underflows from the timer are alternately latched into two pending flags, TxPNDA and TxPNDB. The user must reset these pending flags under software control. Two control enable flags, TxENA and TxENB, allow the interrupts from the timer underflow to be enabled or disabled. Setting the timer enable flag TxENA will cause an interrupt when a timer underflow causes the RxA register to be reloaded into the timer. Setting the timer enable flag TxENB will cause an interrupt when a timer underflow causes the RxB register to be reloaded into the timer. Resetting the timer enable flags will disable the associated interrupts. Either or both of the timer underflow interrupts may be enabled. This gives the user the flexibility of interrupting once per PWM period on either the rising or falling edge of the PWM output. Alternatively, the user may choose to interrupt on both edges of the PWM output. #### Mode 2. External Event Counter Mode This mode is quite similar to the processor independent PWM mode described above. The main difference is that the timer, Tx, is clocked by the input signal from the TxA pin. The Tx timer control bits, TxC3, TxC2 and TxC1 allow the timer to be clocked either on a positive or negative edge from the TxA pin. Underflows from the timer are latched into the TxPNDA pending flag. Setting the TxENA control flag will cause an interrupt when the timer underflows. In this mode the input pin TxB can be used as an independent positive edge sensitive interrupt input if the TxENB control flag is set. The occurrence of a positive edge on the TxB input pin is latched into the TxPNDB flag. Figure $\ensuremath{\mathcal{B}}$ shows a block diagram of the timer in External Event Counter mode. Note: The PWM output is not available in this mode since the TxA pin is being used as the counter input clock. #### Mode 3. Input Capture Mode The device can precisely measure external frequencies or time external events by placing the timer block, Tx, in the input capture mode. FIGURE 8. Timer in External Event Counter Mode TL/DD/12062-10 ### Timers (Continued) In this mode, the timer Tx is constantly running at the fixed $t_{\rm c}$ rate. The two registers, RxA and RxB, act as capture registers. Each register acts in conjunction with a pin. The register RxA acts in conjunction with the TxA pin and the register RxB acts in conjunction with the TxB pin. The timer value gets copied over into the register when a trigger event occurs on its corresponding pin. Control bits, TxC3, TxC2 and TxC1, allow the trigger events to be specified either as a positive or a negative edge. The trigger condition for each input pin can be specified independently. The trigger conditions can also be programmed to generate interrupts. The occurrence of the specified trigger condition on the TxA and TxB pins will be respectively latched into the pending flags, TxPNDA and TxPNDB. The control flag TxENA allows the interrupt on TxA to be either enabled or disabled. Setting the TxENA flag enables interrupts to be generated when the selected trigger condition occurs on the TxA pin. Similarly, the flag TxENB controls the interrupts from the TxB pin. Underflows from the timer can also be programmed to generate interrupts. Underflows are latched into the timer TxC0 pending flag (the TxC0 control bit serves as the timer underflow interrupt pending flag in the Input Capture mode). Con- sequently, the TxC0 control bit should be reset when entering the Input Capture mode. The timer underflow interrupt is enabled with the TxENA control flag. When a TxA interrupt occurs in the Input Capture mode, the user must check both whether a TxA input capture or a timer underflow (or both) caused the interrupt. Figure 9 shows a block diagram of the timer in Input Capture mode. #### TIMER CONTROL FLAGS The timers T1 and T2 have indentical control structures. The control bits and their functions are summarized below. TxC0 Timer Start/Stop control in Modes 1 and 2 (Processor Independent PWM and External Event Counter), where 1 = Start, 0 = Stop Timer Underflow Interrupt Pending Flag in Mode 3 (Input Capture) TL/DD/12062-11 TxPNDA Timer Interrupt Pending Flag TxPNDB Timer Interrupt Pending Flag TxENA Timer Interrupt Enable Flag TxENB Timer Interrupt Enable Flag 1 = Timer Interrupt Enabled 0 = Timer Interrupt Disabled TxC3 Timer mode control TxC2 Timer mode control TxC1 Timer mode control FIGURE 9. Timer in Input Capture Mode #### Timers (Continued) The timer mode control bits (TxC3, TxC2 and TxC1) are detailed below: | TxC3 | TxC2 | TxC1 | Timer Mode | Interrupt A<br>Source | Interrupt B<br>Source | Timer<br>Counts On | |------|------|------|--------------------------------------------------------------|-------------------------------------|-----------------------|--------------------| | 0 | 0 | 0 | MODE 2 (External Event Counter) | Timer Underflow | Pos. TxB Edge | TxA Pos. Edge | | 0 | 0 | 1 | MODE 2 (External Event Counter) | Timer Underflow | Pos. TxB Edge | TxA Neg. Edge | | 1 | 0 | 1 | MODE 1 (PWM) TxA Toggle | Autoreload RA | Autoreload RB | t <sub>c</sub> | | 1 | 0 | 0 | MODE 1 (PWM) No TxA Toggle | Autoreload RA | Autoreload RB | t <sub>c</sub> | | 0 | 1 | 0 | MODE 3 (Capture) Captures:<br>TxA Pos. Edge<br>TxB Pos. Edge | Pos. TxA Edge or Timer Underflow | Pos. TxB Edge | t <sub>c</sub> | | 1 | 1 0 | 0 | MODE 3 (Capture) Captures:<br>TxA Pos. Edge<br>TxB Neg. Edge | Pos. TxA Edge or<br>Timer Underflow | Neg. TxB Edge | t <sub>c</sub> | | 0 | 1 | 1 | MODE 3 (Capture) Captures:<br>TxA Neg. Edge<br>TxB Pos. Edge | Neg. TxB Edge or<br>Timer Underflow | Pos. TxB Edge | t <sub>c</sub> | | 1 | 1 | 1 | MODE 3 (Capture) Captures:<br>TxA Neg. Edge<br>TxB Neg. Edge | Neg. TxA Edge or<br>Timer Underflow | Neg. TxB Edge | t <sub>c</sub> | #### **Power Save Modes** The, device offers the user two power save modes of operation: HALT and IDLE. In the HALT mode, all microcontroller activities are stopped. In the IDLE mode, the on-board oscillator circuitry and timer TO are active but all other microcontroller activities are stopped. In either mode, all on-board RAM, registers, I/O states, and timers (with the exception of TO) are unaltered. #### HALT MODE The device is placed in the HALT mode by writing a "1" to the HALT flag (G7 data bit). All microcontroller activities, including the clock, timers, and A/D converter, are stopped. The WATCHDOG logic is disabled during the HALT mode. However, the clock monitor circuitry if enabled remains active and will cause the WATCHDOG output pin (WDOUT) to go low. If the HALT mode is used and the user does not want to activate the WDOUT pin, the Clock Monitor should be disabled after the device comes out of reset (resetting the Clock Monitor control bit with the first write to the WDSVR register). In the HALT mode, the power requirements of the device are minimal and the applied voltage (V<sub>CC</sub>) may be decreased to V<sub>r</sub> (V<sub>r</sub> = 2.0V) without altering the state of the machine. The device supports three different ways of exiting the HALT mode. The first method of exiting the HALT mode is with the Multi-Input Wakeup feature on the L port. The second method is with a low to high transition on the CKO (G7) pin. This method precludes the use of the crystal clock configuration (since CKO becomes a dedicated output), and so may be used with an RC clock configuration. The third method of exiting the HALT mode is by pulling the RESET pin low. Since a crystal or ceramic resonator may be selected as the oscillator, the Wakeup signal is not allowed to start the chip running immediately since crystal oscillators and ceramic resonators have a delayed start up time to reach full amplitude and frequency stability. The IDLE timer is used to generate a fixed delay to ensure that the oscillator has indeed stabilized before allowing instruction execution. In this case, upon detecting a valid Wakeup signal, only the oscillator circuitry is enabled. The IDLE timer is loaded with a value of 256 and is clocked with the to instruction cycle clock. The to clock is derived by dividing the oscillator clock down by a factor of 10. The Schmitt trigger following the CKI inverter on the chip ensures that the IDLE timer is clocked only when the oscillator has a sufficiently large amplitude to meet the Schmitt trigger specifications. This Schmitt trigger is not part of the oscillator closed loop. The startup timeout from the IDLE timer enables the clock signals to be routed to the rest of the chip. If an RC clock option is being used, the fixed delay is introduced optionally. A control bit, CLKDLY, mapped as configuration bit G7, controls whether the delay is to be introduced or not. The delay is included if CLKDLY is set, and excluded if CLKDLY is reset. The CLKDLY bit is cleared on reset. The WATCHDOG detector circuit is inhibited during the HALT mode. However, the clock monitor circuit if enabled remains active during HALT mode in order to ensure a clock monitor error if the device inadvertently enters the HALT mode as a result of a runaway program or power glitch. #### **IDLE MODE** The device is placed in the IDLE mode by writing a "1" to the IDLE flag (G6 data bit). In this mode, all activity, except ## Power Save Modes (Continued) the associated on-board oscillator circuitry, the WATCHDOG logic, the clock monitor and the IDLE Timer T0, is stopped. As with the HALT mode, the device can be returned to normal operation with a reset, or with a Multi-Input Wake Up from the L Port. Alternately, the microcontroller resumes normal operation from the IDLE mode when the thirteenth bit (representing 4.096 ms at internal clock frequency of 1 MHz, $t_{\rm C}=1$ µs) of the IDLE Timer toggles. This toggle condition of the thirteenth bit of the IDLE Timer T0 is latched into the T0PND pending flag. The user has the option of being interrupted with a transition on the thirteenth bit of the IDLE Timer T0. The interrupt can be enabled or disabled via the T0EN control bit. Setting the T0EN flag enables the interrupt and vice versa. The user can enter the IDLE mode with the Timer TO interrupt enabled. In this case, when the TOPND bit gets set, the device will first execute the Timer TO interrupt service routine and then return to the instruction following the "Enter Idle Mode" instruction. Alternatively, the user can enter the IDLE mode with the IDLE Timer T0 interrupt disabled. In this case, the device will resume normal operation with the instruction immediately following the "Enter IDLE Mode" instruction. Note: It is necessary to program two NOP instructions following both the set HALT mode and set IDLE mode instructions. These NOP instructions are necessary to allow clock resynchronization following the HALT or IDLE modes. Due to the onboard 8k EPROM with port recreation logic, the HALT/IDLE current is much higher compared to the equivalent masked device. ## Multi-Input Wake Up The Multi-Input Wake Up feature is used to return (Wake Up) the device from either the HALT or IDLE modes. Alternately Multi-Input Wake Up/Interrupt feature may also be used to generate up to 8 edge selectable external interrupts. Figure 10 shows the Multi-Input Wake Up logic. The Multi-Input Wakeup feature utilizes the L Port. The user selects which particular L port bit (or combination of L Port bits) will cause the device to exit the HALT or IDLE modes. The selection is done through the Reg: WKEN. The Reg: WKEN is an 8-bit read/write register, which contains a control bit for every L port bit. Setting a particular WKEN bit enables a Wake Up from the associated L port pin. The user can select whether the trigger condition on the selected L Port pin is going to be either a positive edge (low to high transition) or a negative edge (high to low transition). This selection is made via the Reg: WKEDG, which is an 8-bit control register with a bit assigned to each L Port pin. Setting the control bit wiil select the trigger condition to be a negative edge on that particular L Port pin. Resetting the bit selects the trigger condition to be a positive edge. Changing an edge select entails several steps in order to avoid a pseudo Wake Up condition as a result of the odgo chango. First, the associated WKEN bit should be rosot, followed by the edge select change in WKEDG. Next, the associated WKPND bit should be cleared, followed by the associated WKEN bit being re-enabled. FIGURE 10. Multi-Input Wake Up Logic ## Multi-Input Wake Up (Continued) An example may serve to clarify this procedure. Suppose we wish to change the edge select from positive (low going high) to negative (high going low) for L Port bit 5, where bit 5 has previously been enabled for an input interrupt. The program would be as follows: RMRBIT 5, WKEN RMSBIT 5, WKEDG RMRBIT 5, WKPND RMSBIT 5, WKEN If the L port bits have been used as outputs and then changed to inputs with Multi-Input Wake Up/Interrupt, a safety procedure should also be followed to avoid inherited pseudo Wake Up conditions. After the selected L port bits have been changed from output to input but before the associated WKEN bits are enabled, the associated edge select bits in WKEDG should be set or reset for the desired edge selects, followed by the associated WKPND bits being cleared. This same procedure should be used following reset, since the L port inputs are left floating as a result of reset. The occurrence of the selected trigger condition for Multi-Input Wake Up is latched into a pending register called WKPND. The respective bits of the WKPND register will be set on the occurrence of the selected trigger edge on the corresponding Port L pin. The user has the responsibility of clearing these pending flags. Since WKPND is a pending rogister for the occurrence of selected wakeup conditions, the device will not enter the HALT mode if any Wake Up bit is both enabled and pending. Consequently, the user has the responsibility of clearing the pending flags before attempting to enter the HALT mode. The WKEN, WKPND and WKEDG are all read/write registers, and are cleared at reset. #### **PORT L INTERRUPTS** Port L provides the user with an additional eight fully selectable, edge sensitive interrupts which are all vectored into the same service subroutine. The interrupt from Port L shares logic with the Wake Up circuitry. The register WKEN allows interrupts from Port L to be individually enabled or disabled. The register WKEDG specifies the trigger condition to be either a positive or a negative edge. Finally, the register WKPND latches in the pending trigger conditions. The GIE (Global Interrupt Enable) bit enables the interrupt function. A control flag, LPEN, functions as a global interrupt enable for Port L interrupts. Setting the LPEN flag will enable interrupts and vice versa. A separate global pending flag is not needed since the register WKPND is adequate. Since Port L is also used for waking the device out of the HALT or IDLE modes, the user can elect to exit the HALT or IDLE modes either with or without the interrupt enabled. If he elects to disable the interrupt, then the device will restart execution from the instruction immediately following the instruction that placed the microcontroller in the HALT or IDLE modes. In the other case, the device will first execute the interrupt service routine and then revert to normal operation. The Wake Up signal will not start the chip running immediately since crystal oscillators or ceramic resonators have a finite start up time. The IDLE Timer (T0) generates a fixed delay to ensure that the oscillator has indeed stabilized before allowing the device 40 execute instructions. In this case, upon detecting a valid Wake Up signal, only the oscillator circuitry and the IDLE Timer T0 are enabled. The IDLE Timer is loaded with a value of 256 and is clocked from the t<sub>c</sub> instruction cycle clock. The t<sub>c</sub> clock is derived by dividing down the oscillator clock by a factor of 10. A Schmitt trigger following the CKI on-chip inverter ensures that the IDLE timer is clocked only when the oscillator has a sufficiently large amplitude to meet the Schmitt trigger specifications. This Schmitt trigger is not part of the oscillator closed loop. The startup timeout from the IDLE timer enables the clock signals to be routed to the rest of the chip. If the RC clock option is used, the fixed delay is under software control. A control flag, CLKDLY, in the G7 configuration bit allows the clock start up delay to be optionally inserted. Setting CLKDLY flag high will cause clock start up delay to be inserted and resetting it will exclude the clock start up delay. The CLKDLY flag is cleared during reset, so the clock start up delay is not present following reset with the RC clock options. #### A/D Converter The device contains an 8-channel, multiplexed input, successive approximation, A/D converter. Two dedicated pins, V<sub>RFF</sub> and AGND are provided for voltage reference. #### **OPERATING MODES** The A/D converter supports ratiometric measurements. It supports both Single Ended and Differential modes of operation. Four specific analog channel selection modes are supported. These are as follows: Allow any specific channel to be selected at one time. The A/D converter performs the specific conversion requested and stops. Allow any specific channel to be scanned continuously. In other words, the user will specify the channel and the A/D converter will keep on scanning it continuously. The user can come in at any arbitrary time and immediately read the result of the last conversion. The user does not have to wait for the current conversion to be completed. Allow any differential channel pair to be selected at one time. The A/D converter performs the specific differential conversion requested and stops. Allow any differential channel pair to be scanned continuously. In other words, the user will specify the differential channel pair and the A/D converter will keep on scanning it continuously. The user can come in at any arbitrary time and immediately read the result of the last differential conversion. The user does not have to wait for the current conversion to be completed. The A/D converter is supported by two memory mapped registers, the result register and the mode control register. When the device is reset, the control register is cleared and the A/D is powered down. The A/D result register has unknown data following reset. ## A/D Converter (Continued) #### A/D Control Register A control register, Reg: ENAD, contains 3 bits for channel selection, 3 bits for prescaler selection, and 2 bits for mode selection. An A/D conversion is initiated by writing to the ENAD control register. The result of the conversion is available to the user from the A/D result register, Reg: ADRSLT. Reg: ENAD | Channel Select | Mode Select | Prescaler Select | |----------------|-------------|------------------| | Bits 7, 6, 5 | Bits 4, 3 | Bits 2, 1, 0 | #### CHANNEL SELECT This 3-bit field selects one of eight channels to be the $V_{IN\,+}$ . The mode selection determines the $V_{IN\,-}$ input. #### Single Ended mode: | | | | Channel | |-------|-------|-------|---------| | Bit 7 | Bit 6 | Bit 5 | No. | | 0 | 0 | 0 | 0 | | 0 | 0 | 1 | 1 | | 0 | 1 | 0 | 2 | | 0 | 1 | 1 | 3 | | 1 | 0 | 0 | 4 | | 1 | 0 | 1 | 5 | | 1 | 1 | 0 | 6 | | 1 | 1 | 1 | 7 | #### Differential mode: | | | | Channel | |-------|-------|-------|--------------| | Bit 7 | Bit 6 | Bit 5 | Pairs (+, -) | | 0 | 0 | 0 | 0, 1 | | 0 | 0 | 1 | 1, 0 | | 0 | 1 | 0 | 2,3 | | 0 | 1 | 1 | 3, 2 | | 1 | 0 | 0 | 4,5 | | 1 | 0 | 1 | 5, 4 | | 1 | 1 | 0 | 6, 7 | | 1 | 1 | 1 | 7, 6 | | | | | | #### MODE SELECT This 2-bit field is used to select the mode of operation (single conversion, continuous conversions, differential, single ended) as shown in the following table. | Bit 4 | Bit 3 | Mode | |-------|-------|---------------------------------------------------------------------------------| | 0 | 0 | Single Ended mode, single conversion | | 0 | 1 | Single Ended mode, continuous scan of a single channel into the result register | | 1 | 0 | Differential mode, single conversion | | 1 | 1 | Differential mode, continuous scan of a channel pair into the result register | #### PRESCALER SELECT This 3-bit field is used to select one of the seven prescaler clocks for the A/D converter. The prescaler also allows the A/D clock inhibit power saving mode to be selected. The following table shows the various prescaler options. | Bit 2 | Bit 1 | Bit 0 | Clock Select | |-------|-------|-------|-------------------| | 0 | 0 | 0 | Inhibit A/D clock | | 0 | 0 | 1 | Divide by 1 | | 0 | 1 | 0 | Divide by 2 | | 0 | 1 | 1 | Divide by 4 | | 1 | 0 | 0 | Divide by 6 | | 1 | 0 | 1 | Divide by 12 | | 1 | 1 | 0 | Divide by 8 | | 1 | 1 | 1 | Divide by 16 | #### **ADC Operation** The A/D converter interface works as follows. Writing to the A/D control register ENAD initiates an A/D conversion unless the prescaler value is set to 0, in which case the ADC clock is stopped and the ADC is powered down. The conversion sequence starts at the beginning of the write to ENAD operation powering up the ADC. At the first falling edge of the converter clock following the write operation (not counting the falling edge if it occurs at the same time as the write operation ends), the sample signal turns on for two clock cycles. The ADC is selected in the middle of the sample period. If the ADC is in single conversion mode, the conversion complete signal from the ADC will generate a power down for the A/D converter. If the ADC is in continuous mode, the conversion complete signal will restart the conversion sequence by deselecting the ADC for one converter clock cycle before starting the next sample. The ADC 8-bit result is loaded into the A/D result register (ADRSLT) except during LOAD clock high, which prevents transient data (resulting from the ADC writing a new result over an old one) being read from ADRSLT. #### PRESCALER The A/D Converter (ADC) contains a prescaler option which allows seven different clock selections. The A/D clock frequency is equal to CKI divided by the prescaler value. Note that the prescaler value must be chosen such that the A/D clock falls within the specified range. The maximum A/D frequency is 1.67 MHz. This equates to a 600 ns ADC clock cycle. The A/D converter takes 12 ADC clock cycles to complete a conversion. Thus the minimum ADC conversion time is 7.2 µs when a prescaler of 6 has been selected. These 12 ADC clock cycles necessary for a conversion consist of 1 cycle at the beginning for reset, 2 cycles for sampling, 8 cycles for converting, and 1 cycle for loading the result into the A/D result register (ADRSLT). This A/D result register is a read-only register. The user cannot write into ADRSLT. ### A/D Converter (Continued) The prescaler also allows an A/D clock inhibit option, which saves power by powering down the A/D when it is not in use Note: The A/D converter is also powered down when the device is in either the HALT or IDLE modes. If the ADC is running when the device enters the HALT or IDLE modes, the ADC will power down during the HALT or IDLE, and then will reinitialize the conversion when the device comes out of the HALT or IDLE modes. #### **Analog Input and Source Resistance Considerations** Figure 11 shows the A/D pin model in single-ended mode. The differential mode has a similiar A/D pin model. The leads to the analog inputs should be kept as short as possible. Both noise and digital clock coupling to an A/D input can cause conversion errors. The clock lead should be kept away from the analog input line to reduce coupling. The A/D channel input pins do not have any internal output driver circuitry connected to them because this circuitry would load the analog input signals due to output buffer leakage current. Source impedances greater than 1 k $\Omega$ on the analog input lines will adversely affect internal RC charging time during input sampling. As shown in *Figure 11*, the analog switch to the DAC array is closed only during the 2 A/D cycle sample time. Large source impedances on the analog inputs may result in the DAC array not being charged to the correct voltage levels, causing scale errors. If large source resistance is necessary, the recommended solution is to slow down the A/D clock speed in proportion to the source resistance. The A/D converter may be operated at the maximum speed for $R_S$ less than 1 $k\Omega$ . For $R_S$ greater than 1 $k\Omega$ , A/D clock speed needs to be reduced. For example, with $R_S=2\,k\Omega$ , the A/D converter may be operated at half the maximum speed. A/D converter clock speed may be slowed down by either increasing the A/D prescaler divide-by or decreasing the CKI clock frequency. The A/D clock speed may be reduced to its minimum frequency of 100 kHz. TL/DD/12062-13 \*The analog switch is closed only during the sample time. FIGURE 11. A/D Pin Model (Single Ended Mode) ## Interrupts The device supports a vectored interrupt scheme. It supports a total of ten interrupt sources. The following table lists all the possible interrupt sources, their arbitration ranking and the memory locations reserved for the interrupt vector for each source. Two bytes of program memory space are reserved for each interrupt source. All interrupt sources except the software interrupt are maskable. Each of the maskable interrupts have an Enable bit and a Pending bit. A maskable interrupt is active if its associated enable and pending bits are set. If GIE = 1 and an interrupt is active, then the processor will be interrupted as soon as it is ready to start executing an instruction except if the above conditions happen during the Software Trap service routine. This exception is described in the Software Trap sub-section. The interruption process is accomplished with the INTR instruction (opcode 00), which is jammed inside the Instruction Register and replaces the opcode about to be executed. The following steps are performed for every interrupt: - 1. The GIE (Global Interrupt Enable) bit is reset. - The address of the instruction about to be executed is pushed into the stack. - The PC (Program Counter) branches to address 00FF. This procedure takes 7 t<sub>c</sub> cycles to execute. At this time, since GIE = 0, other maskable interrupts are disabled. The user is now free to do whatever context switching is required by saving the context of the machine in the stack with PUSH instructions. The user would then program a VIS (Vector Interrupt Select) instruction in order to branch to the interrupt service routine of the highest priority interrupt enabled and pending at the time of the VIS. Note that this is not necessarily the interrupt that caused the branch to address location 00FF Hex prior to the context switching. Thus, if an interrupt with a higher rank than the one which caused the interruption becomes active before the decision of which interrupt to service is made by the VIS, then the interrupt with the higher rank will override any lower ones and will be acknowledged. The lower priority interrupt(s) are still pending, however, and will cause another interrupt immediately following the completion of the interrupt service routine associated with the higher priority interrupt just serviced. This lower priority interrupt will occur immediately following the RETI (Return from Interrupt) instruction at the end of the interrupt service routine just completed. Inside the interrupt service routine, the associated pending bit has to be cleared by software. The RETI (Return from Interrupt) instruction at the end of the interrupt service routine will set the GIE (Global Interrupt Enable) bit, allowing the processor to be interrupted again if another interrupt is active and pending. The VIS instruction looks at all the active interrupts at the time it is executed and performs an indirect jump to the beginning of the service routine of the one with the highest rank. The addresses of the different interrupt service routines, called vectors, are chosen by the user and stored in ROM in a table starting at 01EO (assuming that VIS is located between 00FF and 01DF). The vectors are 15-bit wide and therefore occupy 2 ROM locations. | Arbitration<br>Ranking | Source | Description | Vector Address<br>Hi-Low Byte | |------------------------|----------------|------------------------|-------------------------------| | (1) Highest | Software | INTR Instruction | 0yFE-0yFF | | | Reserved | for Future Use | CyFC=CyFD | | (2) | External | Pin G0 Edge | 0yFA-0yFB | | (3) | Timer T0 | Underflow | 0yF8-0yF9 | | (4) | Timer T1 | T1A/Underflow | 0yF6-0yF7 | | (5) | Timer T1 | T1B | 0yF4-0yF5 | | (6) | MICROWIRE/PLUS | BUSY Goes Low | 0yF2-0yF3 | | | Reserved | for Future Use | 0yF0-0yF1 | | | Reserved | for UART | 0yEE-0yEF | | | Reserved | for UART | 0yEC-0yED | | (7) | Timer T2 | T2A/Underflow | 0yEA-0yEB | | (8) | Timer T2 | T2B | 0yE8-0yE9 | | | Reserved | for Future Use | 0yE6-0yE7 | | - | Reserved | for Future Use | 0yE4-0yE5 | | (9) | Port L/Wakeup | Port L Edge | 0yE2-0yE3 | | (10) Lowest | Default | VIS Instr. Execution | 0yE0-0yE1 | | | | without Any Interrupts | | y is VIS page, y ≠ 0 ### Interrupts (Continued) VIS and the vector table must be located in the same 256-byte block (0y00 to 0yFF) except if VIS is located at the last address of a block. In this case, the table must be in the next block. The vector table cannot be inserted in the first 256-byte block. The vector of the maskable interrupt with the lowest rank is located at 0yE0 (Hi-Order byte) and 0yE1 (Lo-Order byte) and so forth in increasing rank number. The vector of the maskable interrupt with the highest rank is located at 0yFA (Hi-Order byte) and 0yFB (Lo-Order byte). The Software Trap has the highest rank and its vector is located at 0vFE and 0vFF. If, by accident, a VIS gets executed and no interrupt is active, then the PC (Program Counter) will branch to a vector located at 0yE0-0yE1. This vector can point to the Software Trap (ST) interrupt service routine, or to another special service routine as desired. Figure 12 shows the device Interrupt block diagram. #### SOFTWARE TRAP The Software Trap (ST) is a special kind of non-maskable interrupt which occurs when the INTR instruction (used to acknowledge interrupts) is fetched from ROM and placed inside the instruction register. This may happen when the PC is pointing beyond the available ROM address space or when the stack is over-popped. When an ST occurs, the user can re-initialize the stack pointer and do a recovery procedure (similar to RESET, but not necessarily containing all of the same initialization procedures) before restarting. The occurrence of an ST is latched into the ST pending bit. The GIE bit is not affected and the ST pending bit (not accessible by the user) is used to inhibit other interrupts and to direct the program to the ST service routine with the VIS instruction. The RPND instruction is used to clear the software interrupt pending bit. This bit is also cleared on reset. The ST has the highest rank among all interrupts. Nothing (except another ST) can interrupt an ST being serviced. FIGURE 12. Interrupt Block Diagram TL/DD/12062-14 ### WATCHDOG The device contains a WATCHDOG and clock monitor. The WATCHDOG is designed to detect the user program getting stuck in infinite loops resulting in loss of program control or "runaway" programs. The Clock Monitor is used to detect the absence of a clock or a very slow clock below a specified rate on the CKI pin. The WATCHDOG consists of two independent logic blocks: WD UPPER and WD LOWER. WD UPPER establishes the upper limit on the service window and WD LOWER defines the lower limit of the service window. Servicing the WATCHDOG consists of writing a specific value to a WATCHDOG Service Register named WDSVR which Is memory mapped in the RAM. This value is composed of three fields, consisting of a 2-bit Window Select, a 5-bit Key Data field, and the 1-bit Clock Monitor Select field. Table III shows the WDSVR register. TABLE III. WATCHDOG Service Register (WDSVR) | | dow<br>ect | Key Data | | | | Clock<br>Monitor | | |---|------------|----------|---|---|---|------------------|---| | X | Х | 0 | 1 | 1 | 0 | 0 | Υ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | The lower limit of the service window is fixed at 2048 instruction cycles. Bits 7 and 6 of the WDSVR register allow the user to pick an upper limit of the service window. Table IV shows the four possible combinations of lower and upper limits for the WATCHDOG service window. This flexibility in choosing the WATCHDOG service window prevents any undue burden on the user software. **TABLE IV. WATCHDOG Service Window Select** | WDSVR<br>Bit 7 | WDSVR<br>Bit 6 | Service Window<br>(Lower-Upper Limits) | |----------------|----------------|----------------------------------------| | 0 | 0 | 2k-8k t <sub>c</sub> Cycles | | 0 | 1 | 2k-16k t <sub>c</sub> Cycles | | 1 | 0 | 2k-32k t <sub>c</sub> Cycles | | 1 | 1 | 2k-64k t <sub>c</sub> Cycles | Bits 5, 4, 3, 2 and 1 of the WDSVR register represent the 5-bit Key Data field. The key data is fixed at 01100. Bit 0 of the WDSVR Register is the Clock Monitor Select bit. ## **Clock Monitor** The Clock Monitor aboard the device can be selected or deselected under program control. The Clock Monitor is guaranteed not to reject the clock if the instruction cycle clock (1/t<sub>c</sub>) is greater or equal to 10 kHz. This equates to a clock input rate on CKI of greater or equal to 100 kHz. ## **WATCHDOG Operation** The WATCHDOG and Clock Monitor are disabled during reset. The device comes out of reset with the WATCHDOG armed, the WATCHDOG Window Select (bits 6, 7 of the WDSVR Register) set, and the Clock Monitor bit (bit 0 of the WDSVR Register) enabled. Thus, a Clock Monitor error will occur after coming out of reset, if the instruction cycle clock frequency has not reached a minimum specified value, including the case where the oscillator fails to start. The WDSVR register can be written to only once after reset and the key data (bits 5 through 1 of the WDSVR Register) must match to be a valid write. This write to the WDSVR register involves two irrevocable choices: (i) the selection of the WATCHDOG service window (ii) enabling or disabling of the Clock Monitor. Hence, the first write to WDSVR Register involves selecting or deselecting the Clock Monitor, select the WATCHDOG service window and match the WATCHDOG key data. Subsequent writes to the WDSVR register will compare the value being written by the user to the WATCHDOG service window value and the key data (bits 7 through 1) in the WDSVR Register. Table V shows the sequence of events that can occur. **TABLE V. WATCHDOG Service Actions** | Key<br>Data | Window<br>Data | Clock<br>Monitor | Action | |-------------|----------------|------------------|---------------------------------------| | Match | Match | Match | Valid Service: Restart Service Window | | Don't Care | Mismatch | Don't Care | Error: Generate WATCHDOG Output | | Mismatch | Don't Care | Don't Care | Error: Generate WATCHDOG Output | | Don't Care | Don't Care | Mismatch | Error: Generate WATCHDOG Output | ## WATCHDOG Operation (Continued) The user must service the WATCHDOG at least once before the upper limit of the service window expires. The WATCHDOG may not be serviced more than once in every lower limit of the service window. The user may service the WATCHDOG as many times as wished in the time period between the lower and upper limits of the service window. The first write to the WDSVR Register is also counted as a WATCHDOG service. The WATCHDOG has an output pin associated with it. This is the WDOUT pin, on pin 1 of the port G. WDOUT is active low. The WDOUT pin is in the high impedance state in the inactive state. Upon triggering the WATCHDOG, the logic will pull the WDOUT (G1) pin low for an additional $16\,t_c\!-\!32\,t_c$ cycles after the signal level on WDOUT pin goes below the lower Schmitt trigger threshold. After this delay, the device will stop forcing the WDOUT output low. The WATCHDOG service window will restart when the WDOUT pin goes high. It is recommended that the user tie the WDOUT pin back to V<sub>CC</sub> through a resistor in order to pull WDOUT high. A WATCHDOG service while the WDOUT signal is active will be ignored. The state of the WDOUT pin is not guaranteed on reset, but if it powers up low then the WATCHDOG will time out and WDOUT will enter high impedance state. The Clock Monitor forces the G1 pin low upon detecting a clock frequency error. The Clock Monitor error will continue until the clock frequency has reached the minimum specified value, after which the G1 output will enter the high impedance TRI-STATE mode following 16 $t_c$ -32 $t_c$ clock cycles. The Clock Monitor generates a continual Clock Monitor error if the oscillator fails to start, or fails to reach the minimum specified frequency. The specification for the Clock Monitor is as follows: 1/t<sub>c</sub> > 10 kHz-No clock rejection. 1/t<sub>c</sub> < 10 Hz—Guaranteed clock rejection. #### **WATCHDOG AND CLOCK MONITOR SUMMARY** The following salient points regarding the WATCHDOG and CLOCK MONITOR should be noted: - Both the WATCHDOG and Clock Monitor detector circuits are inhibited during RESET. - Following RESET, the WATCHDOG and CLOCK MONI-TOR are both enabled, with the WATCHDOG having the maximum service window selected. - The WATCHDOG service window and Clock Monitor enable/disable option can only be changed once, during the initial WATCHDOG service following RESET. - The initial WATCHDOG service must match the key data value in the WATCHDOG Service register WDSVR in order to avoid a WATCHDOG error. - Subsequent WATCHDOG services must match all three data fields in WDSVR in order to avoid WATCHDOG errors - The correct key data value cannot be read from the WATCHDOG Service register WDSVR. Any attempt to read this key data value of 01100 from WDSVR will read as key data value of all 0's. - The WATCHDOG detector circuit is inhibited during both the HALT and IDLE modes. - The Clock Monitor detector circuit is active during both the HALT and IDLE modes. Consequently, the device inadvertently entering the HALT mode will be detected as a Clock Monitor error (provided that the Clock Monitor enable option has been selected by the program). - With the single-pin R/C oscillator mask option selected and the CLKDLY bit reset, the WATCHDOG service window will resume following HALT mode from where it left off before entering the HALT mode. - With the crystal oscillator mask option selected, or with the single-pin R/C oscillator mask option selected and the CLKDLY bit set, the WATCHDOG service window will be set to its selected value from WDSVR following HALT. Consequently, the WATCHDOG should not be serviced for at least 2048 instruction cycles following HALT, but must be serviced within the selected window to avoid a WATCHDOG error. - . The IDLE timer T0 is not initialized with RESET. - The user can sync in to the IDLE counter cycle with an IDLE counter (T0) interrupt or by monitoring the T0PND flag. The T0PND flag is set whenever the thirteenth bit of the IDLE counter toggles (every 4096 instruction cycles). The user is responsible for resetting the T0PND flag. - A hardware WATCHDOG service occurs just as the device exits the IDLE mode. Consequently, the WATCHDOG should not be serviced for at least 2048 instruction cycles following IDLE, but must be serviced within the selected window to avoid a WATCHDOG error. - Following RESET, the initial WATCHDOG service (where the service window and the CLOCK MONITOR enable/ disable must be selected) may be programmed anywhere within the maximum service window (65,536 instruction cycles) initialized by RESET. Note that this initial WATCHDOG service may be programmed within the initial 2048 instruction cycles without causing a WATCHDOG error. ## **Detection of Illegal Conditions** The device can detect various illegal conditions resulting from coding errors, transient noise, power supply voltage drops, runaway programs, etc. Reading of undefined ROM gets zeros. The opcode for software interrupt is zero. If the program fetches instructions from undefined ROM, this will force a software interrupt, thus signaling that an illegal condition has occurred. The subroutine stack grows down for each call (jump to subroutine), interrupt, or PUSH, and grows up for each return or POP, the stack pointer is initialized to RAM location 06F Hex during reset. Consequently, if there are more returns than calls, the stack pointer will point to addresses 070 and 071 Hex (which are undefined RAM). Undefined RAM from addresses 070 to 07F Hex is read as all 1's, which in turn will cause the program to return to address 7FFF Hex. This is an undefined ROM location and the instruction fetched (all 0's) from this location will generate a software interrupt signaling an illegal condition. Thus, the chip can detect the following illegal conditions: - 1. Executing from undefined ROM. - Over "POP"ing the stack by having more returns than calls. ## **Detection of Illegal Conditions** (Continued) When the software interrupt occurs, the user can re-initialize the stack pointer and do a recovery procedure before restarting (this recovery program is probably similar to that following reset, but might not contain the same program initialization procedures). ### MICROWIRE/PLUS MICROWIRE/PLUS is a serial synchronous communications interface. The MICROWIRE/PLUS capability enables the device to interface with any of National Semiconductor's MICROWIRE peripherals (i.e. A/D converters, display drivers, E2PROMs etc.) and with other microcontrollers which support the MICROWIRE interface. It consists of an 8-bit serial shift register (SIO) with serial data input (SI), serial data output (SO) and serial shift clock (SK). Figure 13 shows a block diagram of the MICROWIRE/PLUS logic. TL/DD/12062-15 ### FIGURE 13. MICROWIRE/PLUS Block Diagram The shift clock can be selected from either an internal source or an external source. Operating the MICROWIRE/PLUS arrangement with the internal clock source is called the Master mode of operation. Similarly, operating the MICROWIRE/PLUS arrangement with an external shift clock is called the Slave mode of operation. The CNTRL register is used to configure and control the MICROWIRE/PLUS mode. To use the MICROWIRE/PLUS, the MSEL bit in the CNTRL register is set to one. In the master mode the SK clock rate is selected by the two bits, SLO and SL1, in the CNTRL register. Table VI details the different clock rates that may be selected. TABLE VI. MICROWIRE/PLUS Master Mode Clock Selection | SL1 | SL0 | SK | |-----|-----|----------------| | 0 | 0 | $2 \times t_c$ | | 0 | 1 | $4 \times t_c$ | | 1 | х | $8 \times t_c$ | Where to is the instruction cycle clock #### MICROWIRE/PLUS OPERATION Setting the BUSY bit in the PSW register causes the MICROWIRE/PLUS to start shifting the data. It gets reset when eight data bits have been shifted. The user may reset the BUSY bit by software to allow less than 8 bits to shift. If enabled, an interrupt is generated when eight data bits have been shifted. The device may enter the MICROWIRE/PLUS mode either as a Master or as a Slave. Figure 14 shows how two COP888 microcontrollers and several peripherals may be interconnected using the MICROWIRE/PLUS arrangements. #### Warning The SIO register should only be loaded when the SK clock is low. Loading the SIO register while the SK clock is high will result in undefined data in the SIO register. SK clock is normally low when not shifting. Setting the BUSY flag when the input SK clock is high in the MICROWIRE/PLUS slave mode may cause the current SK clock for the SIO shift register to be narrow. For safety, the BUSY flag should only be set when the input SK clock is low. ### MICROWIRE/PLUS Master Mode Operation In the MICROWIRE/PLUS Master mode of operation the shift clock (SK) is generated internally. The MICROWIRE Master always initiates all data exchanges. The MSEL bit in the CNTRL register must be set to enable the SO and SK functions onto the G Port. The SO and SK pins must also be selected as outputs by setting appropriate bits in the Port G configuration register. Table VI summarizes the bit settings required for Master mode of operation. #### MICROWIRE/PLUS Slave Mode Operation In the MICROWIRE/PLUS Slave mode of operation the SK clock is generated by an external source. Setting the MSEL bit in the CNTRL register enables the SO and SK functions onto the G Port. The SK pin must be selected as an input and the SO pin is selected as an output pin by setting and resetting the appropriate bit in the Port G configuration register. Table VII summarizes the settings required to enter the Slave mode of operation. ## MICROWIRE/PLUS (Continued) FIGURE 14. MICROWIRE/PLUS Application TI /DD/12062-16 TABLE VII. MICROWIRE/PLUS Mode Selection | G4 (SO)<br>Config. Bit | G5 (SK)<br>Config. Bit | G4<br>Fun. | G5<br>Fun. | Operation | |------------------------|------------------------|------------|------------|-----------------------| | 1 | 1 | so | Int. SK | MICROWIRE/PLUS Master | | 0 | 1 | TRI-STATE | Int. SK | MICROWIRE/PLUS Master | | 1 | 0 | so | Ext. SK | MICROWIRE/PLUS Slave | | 0 | 0 | TRI-STATE | Ext. Sk | MICROWIRE/PLUS Slave | This table assumes that the control flag MSEL is set. The user must set the BUSY flag immediately upon entering the Slave mode. This will ensure that all data bits sent by the Master will be shifted properly. After eight clock pulses the BUSY flag will be cleared and the sequence may be repeated. ### **Alternate SK Phase Operation** The device allows either the normal SK clock or an alternate phase SK clock to shift data in and out of the SIO register. In both the modes the SK is normally low. In the normal mode data is shifted in on the rising edge of the SK clock and the data is shifted out on the falling edge of the SK clock. The SIO register is shifted on each falling edge of the SK clock in the normal mode. In the alternate SK phase mode the SIO register is shifted on the rising edge of the SK clock. A control flag, SKSEL, allows either the normal SK clock or the alternate SK clock to be selected. Resetting SKSEL causes the MICROWIRE/PLUS logic to be clocked from the normal SK signal. Setting the SKSEL flag selects the alternate SK clock. The SKSEL is mapped into the G6 configuration bit. The SKSEL flag will power up in the reset condition, selecting the normal SK signal. ## **Memory Map** All RAM, ports and registers (except A and PC) are mapped into data memory address space. | Address | Contents | |----------|----------------------------------------------------| | 00 to 6F | On-Chip RAM bytes | | 70 to BF | Unused RAM Address Space | | C0 | Timer T2 Lower Byte | | C1 | Timer T2 Upper Byte | | C2 | Timer T2 Autoload Register T2RA | | | Lower Byte | | C3 | Timer T2 Autoload Register T2RA | | _ | Upper Byte | | C4 | Timer T2 Autoload Register T2RB | | Cr. | Lower Byte | | C5 | Timer T2 Autoload Register T2RB | | C6 | Upper Byte Timer T2 Control Register | | C6<br>C7 | WATCHDOG Service Register | | C/ | (Reg:WDSVR) | | C8 | MIWU Edge Select Register | | 00 | (Reg:WKEDG) | | C9 | MIWU Enable Register (Reg:WKEN) | | CA | MIWU Pending Register (Reg:WKPND) | | CB | A/D Converter Control Register | | | (Reg:ENAD) | | CC | A/D Converter Result Register | | | (Reg:ADRSLT) | | CD to CF | Reserved | | D0 | Port L Data Register | | D1 | Port L Configuration Register | | D2 | Port L Input Pins (Read Only) | | D3 | Reserved for Port L | | D4<br>D5 | Port G Data Register Port G Configuration Register | | D6 | Port G Input Pins (Read Only) | | D7 | Port I Input Pins (Read Only) | | D8 | Port C Data Register | | D9 | Port C Configuration Register | | DA | Port C Input Pins (Read Only) | | DB | Reserved for Port C | | DC | Port D Data Register | | DD to DF | Reserved for Port D | | E0 to E5 | Reserved | | E6 | Timer T1 Autoload Register T1RB | | | Lower Byte | | E7 | Timer T1 Autoload Register T1RB | | | Upper Byte | | E8 | ICNTRL Register | | E9 | MICROWIRE Shift Register | | EA | Timer T1 Lower Byte | | EB | Timer T1 Upper Byte | | EC | Timer T1 Autoload Register T1RA | | ED | Lower Byte Timer T1 Autoload Register T1RA | | בט | | | EE | Upper Byte CNTRL Control Register | | EF | PSW Register | | | 110913101 | Note: Reading memory locations 70–7F Hex will return all ones. Reading other unused memory locations will return undefined data. | Address | Contents | | |----------|---------------------------------|--| | F0 to FB | On-Chip RAM Mapped as Registers | | | FC | X Register | | | FD | SP Register | | | FE | B Register | | | FF | Reserved | | Note: Reading memory locations 70-7F Hex will return all ones. Reading other unused memory locations will return undefined data. ## **Addressing Modes** There are ten addressing modes, six for operand addressing and four for transfer of control. #### **OPERAND ADDRESSING MODES** #### Register Indirect This is the "normal" addressing mode. The operand is the data memory addressed by the B pointer or X pointer. # Register Indirect (with auto post increment or decrement of pointer) This addressing mode is used with the LD and X instructions. The operand is the data memory addressed by the B pointer or X pointer. This is a register indirect mode that automatically post increments or decrements the B or X register after executing the instruction. #### Direct The instruction contains an 8-bit address field that directly points to the data memory for the operand. #### **Immediate** The instruction contains an 8-bit immediate field as the operand #### Short Immediate This addressing mode is used with the Load B Immediate instruction. The instruction contains a 4-bit immediate field as the operand. #### Indirect This addressing mode is used with the LAID instruction. The contents of the accumulator are used as a partial address (lower 8 bits of PC) for accessing a data operand from the program memory. ### TRANSFER OF CONTROL ADDRESSING MODES #### Relative This mode is used for the JP instruction, with the instruction field being added to the program counter to get the new program location. JP has a range from -31 to +32 to allow a 1-byte relative jump (JP+1 is implemented by a NOP instruction). There are no "pages" when using JP, since all 15 bits of PC are used. #### **Absolute** This mode is used with the JMP and JSR instructions, with the instruction field of 12 bits replacing the lower 12 bits of the program counter (PC). This allows jumping to any location in the current 4k program memory segment. ## Addressing Modes (Continued) #### **Absolute Long** This mode is used with the JMPL and JSRL instructions, with the instruction field of 15 bits replacing the entire 15 bits of the program counter (PC). This allows jumping to any location in the current 4k program memory space. #### Indirect This mode is used with the JID instruction. The contents of the accumulator are used as a partial address (lower 8 bits of PC) for accessing a location in the program memory. The contents of this program memory location serve as a partial address (lower 8 bits of PC) for the jump to the next instruction. Note: The VIS is a special case of the Indirect Transfer of Control addressing mode, where the double byte vector associated with the interrupt is transferred from adjacent addresses in the program memory into the program counter (PC) in order to jump to the associated interrupt service routine. ## **Instruction Set** #### **REGISTER AND SYMBOL DEFINITION** #### Registers A 8-Bit Accumulator Register B 8-Bit Address Register X 8-Bit Address Register SP 8-Bit Stack Pointer Register PC 15-Bit Program Counter Register PU Upper 7 Bits of PC PL Lower 8 Bits of PC C 1 Bit of PSW Register for Carry HC 1 Bit of PSW Register for Half Carry GIE 1 Bit of PSW Register for Global Interrupt Enable VU Interrupt Vector Upper Byte VL Interrupt Vector Lower Byte #### Symbols [B] Memory Indirectly Addressed by B Register [X] Memory Indirectly Addressed by X Register MD Direct Addressed Memory Mem Direct Addressed Memory or [B] Meml Direct Addressed Memory or [B] or Immediate Data Imm 8-Bit Immediate Data Reg Register Memory: Addresses F0 to FF (Includes B, X and SP) Bit Bit Number (0 to 7) → Loaded with ←→ Exchanged with # Instruction Set (Continued) | ISTRUCTION | | T | T | |------------|---------|-------------------------------------|-------------------------------------------------------------------------------| | ADD | A,Meml | ADD | A ← A + Meml | | ADC | A,Meml | ADD with Carry | A ← A + Meml + C, C ← Carry, HC ← Half Carry | | SUBC | A,Meml | Subtract with Carry | A ← A – Meml + C, C ← Carry, HC ← Half Carry | | AND | A,Memi | Logical AND | A ← A and Memi | | ANDSZ | A,lmm | Logical AND Immed., Skip if Zero | Skip next if (A and Imm) = 0 | | OR | A,Meml | Logical OR | A ← A or Memi | | XOR | A,Memi | Logical Exclusive OR | A ← A xor Meml | | IFEQ | MD,Imm | IF EQual | | | | | | Compare MD and Imm, Do next if MD = Imm | | IFEQ | A,Meml | IF EQual | Compare A and Meml, Do next if A = Meml | | IFNE | A,Meml | IF Not Equal | Compare A and Meml, Do next if A ≠ Meml | | IFGT | A,Meml | IF Greater Than | Compare A and Meml, Do next if A > Meml | | IFBNE | # | IF B Not Equal | Do next if lower 4 bits of B ≠ Imm | | DRSZ | Reg | Decrement Reg., Skip if Zero | Reg $\leftarrow$ Reg $-$ 1, Skip if Reg $=$ 0 | | SBIT | #,Mem | Set BIT | 1 to bit, Mem (bit = 0 to 7 immediate) | | RBIT | #.Mem | Reset BIT | 0 to bit, Mem | | IFBIT | #,Mem | IFBIT | IF bit in A or Mem is two do next instruction | | RPND | , | Reset PeNDing Flag | Reset Software Interrupt Pending Flag | | | | | <del> </del> | | X | A,Mem | EXchange A with Memory | A ←→ Mem | | X | A,[X] | EXchange A with Memory [X] | A ←→ [X] | | LD | A,Meml | LoaD A with Memory | A ← Memi | | LD | A,[X] | LoaD A with Memory [X] | A ← [X] | | LD | B,Imm | LoaD B with Immed. | B ← Imm | | LD | Mem,Imm | LoaD Memory Immed. | Mem ← Imm | | LD | Reg,Imm | LoaD Register Memory Immed. | Reg ← Imm | | ~ | | | <del> </del> | | X | A,[B] | EXchange A with Memory [B] | $A \longleftrightarrow [B], (B \longleftrightarrow B 1)$ | | X | A,[X] | EXchange A with Memory [X] | $A \longleftrightarrow [X], (X \longleftarrow 1)$ | | LD | A,[B] | LoaD A with Memory [B] | $A \leftarrow [B], (B \leftarrow B 1)$ | | LD | A,[X] | LoaD A with Memory [X] | $A \leftarrow [X], (X \leftarrow X 1)$ | | LD | [B],Imm | LoaD Memory [B] Immed | [B] ← Imm, (B ← B 1) | | CLR | A | CLeaR A | A ← 0 | | INC | A | INCrement A | A ← A + 1 | | DEC | A | DECrement A | A ← A − 1 | | LAID | '` | Load A InDirect from ROM | A <- ROM (PU,A) | | DCOR | A | Decimal CORrect A | A ← BCD correction of A (follows ADC, SUBC) | | | | | · · · · · · · · · · · · · · · · · · · | | RRC | A | Rotate A Right thru C | $C \to A7 \to \dots \to A0 \to C$ | | RLC | A | Rotate A Left thru C | $C \leftarrow A7 \leftarrow \dots \leftarrow A0 \leftarrow C$ | | SWAP | A | SWAP nibbles of A | A7A4 ←→ A3A0 | | SC | | Set C | C ← 1, HC ← 1 | | RC | | Reset C | C ← 0, HC ← 0 | | IF C | | IFC | IF C is true, do next instruction | | IFNC | | IF Not C | IF C is not true, do next instruction | | POP | Α | POP the stack into A | $SP \leftarrow SP + 1, A \leftarrow [SP]$ | | PUSH | Ä | PUSH A onto the stack | $[SP] \leftarrow A, SP \leftarrow SP - 1$ | | | | | | | VIS | * | Vector to Interrupt Service Routine | PU ← [VU], PL ← [VL] | | JMPL | Addr. | Jump absolute Long | PC ← ii (ii = 15 bits, 0 to 32k) | | JMP | Addr. | Jump absolute | $PC90 \leftarrow i (i = 12 bits)$ | | JP | Disp. | Jump relative short | $PC \leftarrow PC + r (r \text{ is } -31 \text{ to } +32, \text{ except } 1)$ | | JSRL | Addr. | Jump SubRoutne Long | [SP] ← PL, [SP-1] ← PU,SP-2, PC ← ii | | JSR | Addr | Jump SubRoutine | $[SP] \leftarrow PL, [SP-1] \leftarrow PU, SP-2, PC9 \dots 0 \leftarrow i$ | | JID | | Jump InDirect | PL ← ROM (PU,A) | | RET | | RETurn from subroutine | SP + 2. PL ← [SP]. PU ← [SP-1] | | RETSK | | RETurn and SKip | SP + 2, PL ← [SP], PU ← [SP-1] | | | | , | | | RETI | | RETurn from Interrupt | $SP + 2$ , $PL \leftarrow [SP]$ , $PU \leftarrow [SP-1]$ , $GIE \leftarrow 1$ | | INTR | | Generate an Interrupt | $[SP] \leftarrow PL, [SP-1] \leftarrow PU, SP-2, PC \leftarrow OFF$ | | NOP | ı | No OPeration | PC ← PC + 1 | ## **Instruction Execution Time** Most instructions are single byte (with immediate addressing mode instructions taking two bytes). Most single byte instructions take one cycle time to execute. See the BYTES and CYCLES per INSTRUCTION table for details. #### Bytes and Cycles per Instruction The following table shows the number of bytes and cycles for each instruction in the format of byte/cycle. ### Logic and Arithmetic Instructions | Instr. | [B] | Direct | Immed. | |--------|-----|--------|--------| | ADD | 1/1 | 3/4 | 2/2 | | ADC | 1/1 | 3/4 | 2/2 | | SUBC | 1/1 | 3/4 | 2/2 | | AND | 1/1 | 3/4 | 2/2 | | OR | 1/1 | 3/4 | 2/2 | | XOR | 1/1 | 3/4 | 2/2 | | IFEQ | 1/1 | 3/4 | 2/2 | | IFGT | 1/1 | 3/4 | 2/2 | | IFBNE | 1/1 | | | | DRSZ | | 1/3 | | | SBIT | 1/1 | 3/4 | | | RBIT | 1/1 | 3/4 | | | IFBIT | 1/1 | 3/4 | | ### Instructions Using A and C | CLRA | 1/1 | |-------|-----| | INCA | 1/1 | | DECA | 1/1 | | LAID | 1/3 | | DCORA | 1/1 | | RRCA | 1/1 | | RLCA | 1/1 | | SWAPA | 1/1 | | SC | 1/1 | | RC | 1/1 | | IFC | 1/1 | | IFNC | 1/1 | | PUSHA | 1/3 | | POPA | 1/3 | | ANDSZ | 2/2 | # Transfer of Control Instructions | 3/4 | |-----| | 2/3 | | 1/3 | | 3/5 | | 2/5 | | 1/3 | | 1/5 | | 1/5 | | 1/5 | | 1/5 | | 1/7 | | 1/1 | | | RPND 1/1 ### **Memory Transfer Instructions** | | Register<br>Indirect | | Direct | Immed. | Register Indirect<br>Auto Incr & Decr | | | | |-------------|----------------------|-----|--------|--------|---------------------------------------|---------|--|--| | | [B] | [X] | | | [B+,B-] | [X+,X-] | | | | X A,* | 1/1 | 1/3 | 2/3 | | 1/2 | 1/3 | | | | LD A,* | 1/1 | 1/3 | 2/3 | 2/2 | 1/2 | 1/3 | | | | LD B,Imm | | | | 1/1 | | | | | | LD B,lmm | | | | 2/3 | | | | | | LD Mem,Imm | 2 | /2 | 3/3 | | 2/2 | | | | | LD Reg,Imm | | | 2/3 | | | | | | | IFEQ MD,Imm | | | 3/3 | | | | | | (If B < 16) (If B > 15) <sup>\* &</sup>gt; Memory location addressed by B or X or directly | | | | 70 \$0 r Z - DD - 0 | | | | | | | | | | | | | | | | | |--------------------|--------------|---|---------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | | | | 0 | - | 2 | 8 | 4 | 5 | 9 | 7 | 8 | 6 | 4 | В | ပ | ۵ | Е | ш | | | | | 0 | JP-15 | JP-14 | JP-13 | JP-12 | JP-11 | JP-10 | 9-4C | JP – 8 | JP-7 | 9-dC | JP-5 | JP-4 | JP-3 | JP-2 | JP-1 | JP-0 | | | | | - | JP+17 | JP+18 | JP+19 | JP+20 | JP+21 | JR+22 | JP+23 | JR+24 | JP+25 | JP+26 | JP+27 | JP+28 | JP+29 | JP+30 | JP+31 | JP+32 | | | | | 2 | JMP<br>x000-x0FF | JMP<br>x100-x1FF | JMP<br>x200-x2FF | JMP<br>x300-x3FF | JMP<br>x400-x4FF | JMR<br>x500-x5FF | JMP<br>x600-x6FF | JMR<br>x700-x7FF | JMP<br>x800-x8FF | JMP<br>x900-x9FF | JMP<br>xA00-xAFF | JMP<br>xB00-xBFF | JMP<br>xC00-xCFF | JMP<br>xD00-xDFF | JMP<br>xE00-xEFF | JMP<br>xF00-xFFF | | | | | 3 | JSR<br>x000-x0FF | JSR<br>x100-x1FF | JSR<br>x200-x2FF | JSR<br>x300-x3FF | JSR<br>x400-x4FF | JSR<br>x500-x5FF | JSR<br>x600-x6FF | JSR<br>x700-x7FF | JSR<br>x800-x8FF | JSR<br>x900-x9FF | JSR<br>xA00-xAFF | JSR<br>xB00-xBFF | JSR<br>xC00-xCFF | JSR<br>xD00-xDFF | JSR<br>xE00-xEFF | JSR<br>xF00-xFFF | | | | | 4 | IFBNE 0 | IFBNE 1 | IFBNE 2 | IFBNE 3 | IFBNE 4 | IFBNE 5 | IFBNE 6 | IFBNE 7 | IFBNE 8 | IFBNE 9 | IFBNE 0A | IFBNE 0B | IFBNE 0C | IFBNE 0D | IFBNE 0E | IFBNE OF | | | | | 5 | LD B, # 0F | LD B, #0E | LD B,#0D | LD B, # 0C | LD B,#0B | LD B, #0A | LD B, #09 | LD B, #08 | LD B, #07 | LD B,#06 | LD B,#05 | LD B, #04 | LD B, #03 | LD B, #02 | LD B, #01 | LD B, #00 | | | | | 9 | ANDSZ<br>A,#i | * | • | * | CLRA | SWAPA | DCORA | PUSHA | RBIT 0,[B] | RBIT 1,[B] | RBIT 2,[B] | RBIT 3,[B] | RBIT 4,[B] | RBIT 5,[B] | RBIT 6,[B] | RBIT 7,[B] | | | | pple | 7 | 1FBIT<br>0,[B] | 1,[B] | IFBIT<br>2,[B] | 1FBIT<br>3,[B] | IFBIT<br>4,[B] | 1FBIT<br>5,[B] | IFBIT<br>6,[B] | IFBIT<br>7,[B] | SBIT<br>0,[B] | SBIT<br>1,[B] | SBIT<br>2,[B] | SBIT<br>3,[B] | SBIT<br>4,[B] | SBIT<br>5,[B] | SBIT<br>6,[B] | SBIT<br>7,[B] | | | | Upper Nibble | 8 | ADC A,[B] | SUBCA,[B] | IFEQ A,[B] | IFGT A,[B] | ADD A,[B] | AND A,[B] | XOR A,[B] | OR A,[B] | <u> </u> | IFNC | INCA | DECA | POPA | RETSK | RET | RETI | | | a | | 6 | ADC A, # i | SUBC<br>A,#i | IFEQ A, #∶i | IFGT A, # i | ADD A, # i | AND A, # i | XOR A,#i | OR A,#i | LD A,#i | IFNE<br>A,#i | LD [B+],#i | LD [B—], #i | X A,Md | LD A,Md | LD [B],#i | LD B,#i | | | F Opcode Table | | A | RC | SC | X A,[B+] | X A,[B-] | LAID | OIL | X A,[B] | * | BLCA | IFEQ<br>Md,#i | LD<br>B,[B+] | LD A[B-] | JMPL | JSBL | LD A,[B] | * | | | F Opco | | 8 | RRCA | • | X A,[X+] | X A,[X-] | VIS | RPND | X A,[X] | * | HON | IFNE<br>A,[B] | LD A,[X+] | LD A,[X-] | LD Md, #i | BIO | [X]"P G7 | • | ion<br>*;* | | P8784C | | 0 | DRSZ 0F0 | DRSZ 0F1 | DRSZ 0F2 | DRSZ 0F3 | DRSZ 0F4 | DRSZ 0F5 | DRSZ 0F6 | DRSZ 0F7 | DRSZ 0F8 | DRSZ 0F9 | DRSZ 0FA | DRSZ 0FB | DRSZ 0FC | DRSZ 0FD | DRSZ 0FE | DRSZ 0FF | d memory locat<br>ocode for IFBIT | | C0P8788CF/C0P8784C | | D | LD 0F0, #i | LD 0F1,#i | LD 0F2,#i | LD 0F3, #i | LD 0F4,#i | LD 0F5, #i | LD 0F6, #i | LD 0F7,#i | LD 0F8, #i | LD 0F9,#i | LD 0FA, #i | 20 LD 0FB, #i | LD 0FC, #i | LD 0FD,#i | LD 0FE,#i | LD 0FF, #i | where, i is the immediate data Md is a directly addressed memory location is an unused opcode The opcode 60 Hex is also the opcode for IFBIT #i | | 828 | | Ε | JP-31 | JP-30 | JP-29 | JP-28 | JP-27 | JR-26 | JP-25 | JP-24 | JP-23 | JP-22 | JP-21 | JP-20 | JP-19 | JP-18 | JP-17 | JP-16 | is the im<br>Md is a dii<br>is an un<br>ode 60 Hc | | COP | | щ | JP-15 | JP-14 | JP-13 | JP-12 | JP-11 | JP-10 | 9-dr | JP-8 | , 7-qL | JP-6 | JP-5 | JP-4 | JP-3 | JP-2 | JP-1 | JP-0 | where,<br>The opc | 1-505 # **Ordering and Development Support** ## COP8788CF1COP8784CF Ordering Information | Device Number | Clock<br>Option | Package | Emulates | |----------------------------------|-----------------|---------|----------| | COP8788CFV-X<br>COP8788CFV-R* | Crystal<br>R/C | 44 PLCC | COP888CF | | COP8788CFN-X<br>COP8788CFN-R* | Crystal<br>R/C | 40 DIP | COP888CF | | COP8784CFN-X<br>COP8784CFN-R* | Crystal<br>R/C | 28 DIP | COP884CF | | COP8784CFWM-X*<br>COP8784CFWM-R* | Crystal<br>R/C | 28 SO | COP884CF | <sup>\*</sup>Check with the local sales office about the availability. ### PROGRAMMING SUPPORT Programming of these emulator devices is supported by different sources. The following programmers are certified for programming these One-Time Programmable emulator devices: ### **EPROM Programmer Information** | | • | | | | | | |-----------------------------------------|----------------|----------------------------------------------------------|-------------------------|--|--|--| | Manufacturer and Product | U.S. | Europe | Asla | | | | | | Phone No. | Phone No. | Phone No. | | | | | MetaLink— | (602) 926-0797 | Germany: | Hong Kong: | | | | | Debug Module | | + 49-8141-1030 | 852-737-1800 | | | | | Xeltek— | (408) 745-7974 | Germany: | Singapore: | | | | | Superpro | | (49-20-41) 684758 | (65) 276-6433 | | | | | BP Microsystems— | (800) 225-2102 | Germany: | Hong Kong: | | | | | Turpro | | (49-89-85) 76667 | (852) 388-0629 | | | | | Data I/O—Unisite —System 29 —System 39 | (800) 322-8246 | Europe:<br>+ 31-20-622866<br>Germany:<br>+ 49-89-85-8020 | Japan:<br>+ 33-432-6991 | | | | | Abcom—COP8 programmer | | Europe:<br>+89 808707 | | | | | | System General—<br>Turpro-1—FX<br>—APR0 | (408) 263-6667 | Switzerland:<br>+ 31-921-7844 | Taiwan:<br>+2-917-3005 | | | | ## **Development System Support** #### **IN-CIRCUIT EMULATOR** The MetaLink iceMASTERTM-COP8 Model 400 In-Circuit Emulator for the COP8 family of microcontrollers features high-performance operation, ease of use, and an extremely flexible user-interface or maximum productivity. Interchangeable probe cards, which connect to the standard common base, support the various configurations and packages of the COP8 family. The iceMASTER provides real time, full speed emulation up to 10 MHz, 32 kbytes of emulation memory and 4k frames of trace buffer memory. The user may define as many as 32k trace and break triggers which can be enabled, disabled, set or cleared. They can be simple triggers based on code address, direct address, opcode value, opcode class or immediate operand. Complex breakpoints can be ANDed and ORed together. Trace information consists of address bus values, opcodes and user selectable probe clips status (external event lines). The trace buffer can be viewed as raw hex or as disassembled instructions. The probe clip bit values can be displayed in binary, hex or digital waveform formats. During single-step operation the dynamically annotated code feature displays the contents of all accessed (read and write) memory locations and registers, as well as flow-of-control direction change markers next to each instruction executed. The iceMASTER's performance analyzer offers a resolution of better than 6s. The user can easily monitor the time spent executing specific portions of code and find "hot spots" or "dead code". Up to 15 independent memory areas based on code address or label ranges can be defined. Analysis results can be viewed in bar graph format or as actual frequency count. Emulator memory operations for program memory include single line assembler, disassembler, view, change and write to file. Data memory operations include fill, move, compare, dump to file, examine and modify. The contents of any memory space can be directly viewed and modified from the corresponding window. The iceMASTER comes with an easy to use window interface. Each window can be sized, highlighted, color-controlled, added, or removed completely. Commands can be accessed via pull-down menus and/or redefinable hot keys. A context sensitive hypertext/hyperlinked on-line help system explains clearly the options the user has from within any window. The iceMASTER connects easily to a PCRM via the standard COMM port and its 115.2 kBaud serial link keeps typical program download time to under 3 seconds. The following tables list the emulator and probe cards ordering information. #### **Emulator Ordering Information** | Part<br>Number | Description | Current<br>Version | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------| | IM-COP8/<br>400/1† | MetaLink base unit incircuit emulator for all COP8 devices, symbolic debugger software and RS-232 serial interface cable, with 110V @ 60 Hz Power Supply. | | | IM-COP8/<br>400/2† | MetaLink base unit incircuit emulator for all COP8 devices, symbolic debugger software and RS-232 serial interface cable, with 220V @ 50 Hz Power Supply. | Host Software:<br>Ver. 3.3 Rev. 5,<br>Model File<br>Rev 3.050. | | DM-COP8/<br>888CF | MetaLink iceMASTER Debug Module. This is the low cost version of the MetaLink iceMASTER. Firmware: Ver. 6.07. | | †These parts include National's COP8 Assembler/Linker/Librarian Package (COP8-DEV-IBMA). #### **Probe Card Ordering Information** | Part Number | Package | Voltage<br>Range | Emulates | |-----------------|---------|------------------|----------| | MHW-884CF28D5PC | 28 DIP | 4.5V~5.5V | COP884CF | | MHW-884CF28DWPC | 28 DIP | 2.5V-6.0V | COP884CF | | MHW-888CF40D5PC | 40 DIP | 4.5V-5.5V | COP888CF | | MHW-888CF40DWPC | 40 DIP | 2.5V-6.0V | COP888CF | | MWH-888CF44D5PC | 44 PLCC | 4.5V-5.5V | COP888CF | | MHW-888CF44DWPC | 44 PLCC | 2.5V-6.0V | COP888CF | #### **MACRO CROSS ASSEMBLER** National Semiconductor offers a relocatable COP8 macro cross assembler. It runs on industry standard compatible PCs and supports all of the full-symbolic debugging features of the MetaLink iceMASTER emulators. #### **Assembler Ordering Information** | Part Number | Description | Manual | |---------------|------------------------------------------------------------------------------------|---------------| | COP8-DEV-IBMA | COP8Assembler/<br>Linker/Librarian<br>for IBM®<br>PC/XT®,<br>AT® or<br>compatible. | 424410632-001 | # **Development System Support** (Continued) #### **DIAL-A-HELPER** Dial-A-Helper is a service provided by the Microcontroller Applications group. The Dial-A-Helper is an Electronic Bulletin Board Information system. #### INFORMATION SYSTEM The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION which consists of several file areas where valuable application software and utilities could be found. The minimum requirement for accessing the Dial-A-Helper is a Hayes compatible modem. If the user has a PC with a communications package then files from the FILE SECTION can be down loaded to disk for later use. #### ORDER PIN: MOLE-DIAL-A-HLP Information System Package Contents: Dial-A-Helper Users Manual Public Domain Communications Software #### **FACTORY APPLICATIONS SUPPORT** Dial-A-Helper also provides immediate factor applications support. If a user has questions, he can leave messages on our electronic bulletin board, which we will respond to. Voice: (800) 272-9959 Modem: CANADA/U.S.: (800) NSC-MICRO (800) 672-6427 Baud: 14.4k Set-Up: Length: 8-Bit Parity: None Stop Bit: 1 Operation: 24 Hours, 7 Days