SONY

# **CXD1910AQ**

# **Digital Video Encoder**

#### Description

The CXD1910AQ is a digital video encoder designed for set top box, digital VCRs and other digital video applications. The device accepts ITU-R601 compatible Y, Cb, Cr data, and the data are encoded to analog composite video and Y/C video (S-Video) signal.

#### Features

- NTSC and PAL encoding mode
- Composite video and separate Y/C video (S-Video) outputs
- Y, U, and V outputs
- 8/16-bit pixel data input mode
- 13.5 Mpps pixel rate
- 10-bit 3 channels DACs
- Supports I<sup>2</sup>C bus (400kHz) and SONY SIO
- Closed Caption (Line 21, Line 284) encoding
- Macrovision Pay-Per-View copy protection system\* Rev. 6.1
- Monolithic CMOS single 5.0V power supply
- 64-pin plastic QFP package
- \* This device is protected by U.S. patent numbers 4631603, 4577216 and 4819098 and other intellectual property rights. Use of the Macrovision anticopy process in the device is licensed by Macrovision for non-commercial home use only. Reverse engineering or disassembly is prohibited.



#### **Absolute Maximum Ratings**

| <ul> <li>Supply voltage</li> </ul>      | Vdd    | -0.3 to +7.0 | V  |
|-----------------------------------------|--------|--------------|----|
| <ul> <li>Input voltage</li> </ul>       | Vı     | -0.3 to +7.0 | V  |
| <ul> <li>Output voltage</li> </ul>      | Vo     | –0.3 to +7.0 | V  |
| • Operating temperature                 | Topr   | -20 to +75   | °C |
| <ul> <li>Storage temperature</li> </ul> | Tstg   | -40 to +125  | °C |
|                                         | (Vss = | 0V)          |    |

#### **Recommended Operating Conditions**

| <ul> <li>Supply voltage</li> </ul>        | Vdd  | 4.75 to 5.25 | V  |
|-------------------------------------------|------|--------------|----|
| <ul> <li>Input voltage</li> </ul>         | Vin  | Vss to Vdd   | V  |
| <ul> <li>Operating temperature</li> </ul> | Topr | 0 to +70     | °C |

#### I/O Capacitance

| <ul> <li>Input pin</li> </ul>  | С  | 11 (Max.) | pF |
|--------------------------------|----|-----------|----|
| <ul> <li>Output pin</li> </ul> | Co | 11 (Max.) | рF |

**Note)** Test conditions:  $V_{DD} = V_I = 0V$ 

 $f_M = 1MHz$ 



# **Pin Description**

| Pin | Symbol   | I/O | Description                                                                                                                                                                                                                  |
|-----|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No. | -        |     |                                                                                                                                                                                                                              |
| 1   | PD7      | I   | 8-bit pixel data input pins (PD0 to 7).                                                                                                                                                                                      |
| 2   | PD6      | I   | When control register bit "PIF MODE" = "0":<br>These are inputs for multiplexed Y, Cb, and Cr signal.                                                                                                                        |
| 3   | PD5      | I   | When control register bit "PIF MODE" = "1":                                                                                                                                                                                  |
| 4   | PD4      | Ι   | These are inputs for Y signal.                                                                                                                                                                                               |
| 5   | Vss      | —   | Digital ground                                                                                                                                                                                                               |
| 6   | PD3      | I   | 8-bit pixel data input pins (PD0 to 7).                                                                                                                                                                                      |
| 7   | PD2      | Ι   | When control register bit "PIF MODE" = "0":<br>These are inputs for multiplexed Y, Cb, and Cr signal.                                                                                                                        |
| 8   | PD1      | Ι   | When control register bit "PIF MODE" = "1"                                                                                                                                                                                   |
| 9   | PD0      | Ι   | These are inputs for Y signal.                                                                                                                                                                                               |
| 10  | Vdd      | —   | Digital power supply                                                                                                                                                                                                         |
| 11  | PD15/TD7 | I/O |                                                                                                                                                                                                                              |
| 12  | PD14/TD6 | I/O | 8-bit pixel data input pins / Test data bus.                                                                                                                                                                                 |
| 13  | PD13/TD5 | I/O | When control register bit "PIF MODE" = "0":                                                                                                                                                                                  |
| 14  | PD12/TD4 | I/O | These inputs are not used.<br>When control register bit "PIF MODE" = "1":                                                                                                                                                    |
| 15  | PD11/TD3 | I/O | These are inputs for multiplexed Cb and Cr signal.                                                                                                                                                                           |
| 16  | PD10/TD2 | I/O | When test mode, it's used for internal circuit test data bus.<br>Test mode is available only for device bender.                                                                                                              |
| 17  | PD9/TD1  | I/O | rest mode is available only for device bender.                                                                                                                                                                               |
| 18  | PD8/TD0  | I/O |                                                                                                                                                                                                                              |
| 19  | Vss      | —   | Digital ground                                                                                                                                                                                                               |
| 20  | IREF     | 0   | The reference current output pin.<br>Connect resistance "16R" which is 16 times output resistance "R".                                                                                                                       |
| 21  | VREF     | I   | The voltage reference input pin.<br>Sets output full scale value.                                                                                                                                                            |
| 22  | AVdd1    |     | Analog power supply                                                                                                                                                                                                          |
| 23  | AVss1    | —   | Analog ground                                                                                                                                                                                                                |
| 24  | COMP-O/V | 0   | This is the output of 10-bit D/A converter.<br>When control register bit "YC/YUV" = "1":<br>This pin outputs composite signal.<br>When control register bit "YC/YUV" = "0":<br>This pin outputs color difference (V) signal. |
| 25  | VB       | 0   | Connect to Vss with a capacitor of approximately 0.1µF.                                                                                                                                                                      |
| 26  | VG       | Ι   | Connect to AVDD with a capacitor of approximately 0.1µF.                                                                                                                                                                     |
| 27  | AVdd2    | _   | Analog power supply                                                                                                                                                                                                          |
| 28  | AVss2    | _   | Analog ground                                                                                                                                                                                                                |
| 29  | Y-OUT/Y  | 0   | This is the output of 10-bit D/A converter.<br>This pin outputs luminance (Y) signal.                                                                                                                                        |

| Pin<br>No. | Symbol  | I/O | Description                                                                                                                                                                                                                                                                        |
|------------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30         | AVdd3   | _   | Analog power supply                                                                                                                                                                                                                                                                |
| 31         | AVss3   | _   | Analog ground                                                                                                                                                                                                                                                                      |
| 32         | C-OUT/U | 0   | This is the output of 10-bit D/A converter.<br>When control register bit "YC/YUV" = "1":<br>This pin outputs chroma (C) signal.<br>When control register bit "YC/YUV" = "0":<br>This pin outputs color difference (U) signal.                                                      |
| 33         | TD10    | I/O | Test data bus.<br>This pin should be open.<br>When test mode, it's used for internal circuit test data bus.<br>Test mode is available only for device bender.                                                                                                                      |
| 34         | Vdd     | _   | Digital power supply                                                                                                                                                                                                                                                               |
| 35         | TD9     | I/O | Test data bus.<br>These pins should be open.                                                                                                                                                                                                                                       |
| 36         | TD8     | I/O | When test mode, it's used for internal circuit test data bus.<br>Test mode is available only for device bender.                                                                                                                                                                    |
| 37         | XTEST1  | I   | Test mode control input pins. These pins are pulled up.                                                                                                                                                                                                                            |
| 38         | XTEST2  | I   | When these pins are "H", the CXD1910AQ is not test mode.                                                                                                                                                                                                                           |
| 39         | XTEST3  | I   | Test mode is available only for device bender.                                                                                                                                                                                                                                     |
| 40         | Vss     | _   | Digital ground                                                                                                                                                                                                                                                                     |
| 41         | TRST    | I   | Test mode reset input pins.<br>When power on reset, set "L" for more than 40 clocks (SYSCLK).                                                                                                                                                                                      |
| 42         | Vdd     | _   | Digital power supply                                                                                                                                                                                                                                                               |
| 43         | TDI     | I   | Test mode control input pins. This pin is pulled up.                                                                                                                                                                                                                               |
| 44         | TMS     | I   | Test mode control input pins. This pin is pulled up.                                                                                                                                                                                                                               |
| 45         | тск     | I   | Test mode control input pins. This pin should be "H" input.                                                                                                                                                                                                                        |
| 46         | TDO     | 0   | Test data bus. This pin should be open.                                                                                                                                                                                                                                            |
| 47         | Vss     | _   | Digital ground                                                                                                                                                                                                                                                                     |
| 48         | SI/SDA  | I   | This pin's function is selected by XIICEN (Pin 64).<br>When XIICEN = "H", this pin is SONY SIO mode; SI serial data input.<br>When XIICEN = "L", this pin is I <sup>2</sup> C-BUS mode; SDA input/output.                                                                          |
| 49         | SCK/SCL | I   | This pin's function is selected by XIICEN (Pin 64).<br>When XIICEN = "H", this pin is SONY SIO mode; SCK serial clock input.<br>When XIICEN = "L", this pin is I <sup>2</sup> C-BUS mode; SCL input.                                                                               |
| 50         | XCS/SA  | I   | This pin's function is selected by XIICEN (Pin 64).<br>When XIICEN = "H", this pin is SONY SIO mode; XCS chip select input.<br>When XIICEN = "L", this pin is I <sup>2</sup> C-BUS mode; SA slave address select input<br>signal which selects I <sup>2</sup> C-BUS slave address. |
| 51         | XVRST   | I   | Vertical sync reset input pin in active low. This pin is pulled up.<br>This is used to synchronize external vertical sync and internal vertical sync.<br>When XVRST is "L", internal digital sync generator is reset according to F1 status.                                       |

| Pin<br>No. | Symbol | I/O | Function                                                                                                                                                                                                             |
|------------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 52         | F1     | I   | Field ID input.<br>For external synchronization with XVRST signal, the field for resetting is determined<br>by the main signal.<br>"H" indicates 1st field.<br>"L" indicates 2nd field.                              |
| 53         | Vdd    | —   | Digital power supply                                                                                                                                                                                                 |
| 54         | XTEST4 | I   | Test mode control input pin. This pin is pulled up.<br>When this pin is "H", the CXD1910AQ is not test mode.<br>Test mode is available only for device bender.                                                       |
| 55         | XRST   | I   | System reset input pin in active low.<br>When power on reset, set "L" for more than 40 clocks (SYSCLK).                                                                                                              |
| 56         | SYSCLK | I   | System clock input pin.<br>To generate correct subcarrier frequency, precise 27MHz is required.                                                                                                                      |
| 57         | PDCLK  | 0   | Pixel data clock output pin for 13.5MHz.<br>This clock is divided from SYSCLK.<br>This is used when 16-bit pixel data mode.                                                                                          |
| 58         | Vss    | _   | Digital ground                                                                                                                                                                                                       |
| 59         | VSYNC  | 0   | Vertical sync signal output pin.                                                                                                                                                                                     |
| 60         | HSYNC  | 0   | Horizontal sync signal output pin.                                                                                                                                                                                   |
| 61         | SO     | 0   | This pin's function is selected by XIICEN (Pin 64).<br>When XIICEN = "H", this pin is SONY SIO mode; SO serial out output pin.<br>When XIICEN = "L", this pin is not used and output is high impedance.              |
| 62         | FID    | 0   | Field ID output pin.<br>When control register bit "FIDS" = "1":<br>"L" indicates 1st field, "H" indicates 2nd field.<br>When control register bit "FIDS" = "0":<br>"H" indicates 1st field, "L" indicates 2nd field. |
| 63         | Vdd    | _   | Digital power supply                                                                                                                                                                                                 |
| 64         | XIICEN | I   | Serial interface mode select input pin. This pin is pulled up.<br>When XIICEN = "L", Pins 48 to 50 and 61 are I <sup>2</sup> C-BUS mode.<br>When XIICEN = "H", Pins 48 to 50 and 61 are SONY SIO mode.               |

# **Electrical Characteristics**

#### **DC** characteristics

 $(Ta = 0 \text{ to } +70^{\circ}C, Vss = 0V)$ 

| Item                | Symbol      | Conditions                             | Min.    | Тур. | Max.         | Unit | Pins |
|---------------------|-------------|----------------------------------------|---------|------|--------------|------|------|
| Input high voltage  | Viн         | Vdd = 5.0V ± 5%                        | 2.2     |      |              | V    | *1   |
| Input low voltage   | VIL         | $V_{DD} = 5.0V \pm 5\%$                |         |      | 0.8          | V    | *1   |
| Output high voltage | Vон1        | Iон = -2.4mA<br>VDD =4.75 to 5.25V     | Vdd-0.8 |      |              | V    | *2   |
| Output low voltage  | Vol1        | IoL = 4.8mA<br>VDD = 4.75 to 5.25V     |         |      | 0.4          | V    | *2   |
| Output high voltage | Vон2        | Іон = –1.2mA<br>Vdd = 4.75 to 5.25V    | Vdd-0.8 |      |              | V    | *3   |
| Output low voltage  | Vol2        | IoL = 2.4mA<br>VDD = 4.75 to 5.25V     |         |      | 0.4          | V    | *3   |
| Input leak current  | lı1         | VI = 0 to 5.25V<br>VDD = 4.75 to 5.25V | -10     |      | 10           | μA   | *4   |
| Input leak current  | <b>I</b> 12 | $V_{I} = 0V$ $V_{DD} = 5.0V \pm 5\%$   | -40     | -100 | -240         | μA   | *5   |
| Supply current      | ldd         | $V_{DD} = 5.0V \pm 5\%$                |         |      | 70* <b>6</b> | mA   |      |

\*1 PD0 to 15, TD8 to 10, XTEST1 to 4, TRST, TDI, TCK, SI/SDA, SCK/SCL, XCS/SA, XVRST, F1, XRST, SYSCLK, XIICEN

\*2 PDCLK, VSYNC, HSYNC, FID, SO

\*3 TDO, TD0 to 10

\*4 PD0 to 15, TD8 to 10, TCK, SI/SDA, SCK/SCL, F1, XRST, SYSCLK

\*5 XTEST1 to 4, TRST, TDI, TMS, XCS/SA, XVRST, XIICEN

\*6 Not include analog supply current

#### **DAC characteristics 1**

 $(AVDD = 5V, R = 200\Omega, VREF = 1.35V, Ta = 25^{\circ}C)$ 

| Item                                      | Symbol | Measurement conditions | Min. | Тур. | Max. | Unit |
|-------------------------------------------|--------|------------------------|------|------|------|------|
| Resolution                                | n      |                        |      | 10   |      | bit  |
| Linearity error                           | EL     |                        | -2.5 |      | 2.5  | LSB  |
| Differential linearity error              | ED     |                        | -1.5 |      | 1.5  | LSB  |
| Output full-scale current                 | IFS    |                        | 6.25 | 6.75 | 7.25 | mA   |
| Output offset voltage                     | Vos    |                        |      |      | 1    | mV   |
| Output full-scale voltage                 | Vfs    |                        | 1.25 | 1.35 | 1.45 | V    |
| Precision guaranteed output voltage range | Voc    |                        | 1.25 | 1.35 | 1.45 | V    |

#### **DAC characteristics 2**

 $(AVDD = 5V, R = 200\Omega, VREF = 2.0V, Ta = 25^{\circ}C)$ 

| Item                                      | Symbol | Measurement conditions | Min. | Тур. | Max. | Unit |
|-------------------------------------------|--------|------------------------|------|------|------|------|
| Resolution                                | n      |                        |      | 10   |      | bit  |
| Linearity error                           | EL     |                        | -2.0 |      | 2.0  | LSB  |
| Differential linearity error              | ED     |                        | -1.0 |      | 1.0  | LSB  |
| Output full-scale current                 | IFS    |                        | 9.5  | 10.0 | 10.5 | mA   |
| Output offset voltage                     | Vos    |                        |      |      | 1    | mV   |
| Output full-scale voltage                 | Vfs    |                        | 1.9  | 2.0  | 2.1  | V    |
| Precision guaranteed output voltage range | Voc    |                        | 1.9  | 2.0  | 2.1  | V    |

#### **AC characteristics**

#### 1. Pixel Data Interface

(1) 8-bit mode



 $<sup>(</sup>Ta = 0 \text{ to } +70^{\circ}C, V_{DD} = 4.25 \text{ to } 5.25V, V_{SS} = 0V)$ 

| Item                            | Symbol       | Min. | Тур. | Max. | Unit |
|---------------------------------|--------------|------|------|------|------|
| Pixel data setup time to SYSCLK | <b>t</b> PDS | 10   |      |      | ns   |
| Pixel data hold time to SYSCLK  | <b>t</b> PDH | 3    |      |      | ns   |

(2) 16-bit mode



 $(Ta = 0 \text{ to } +70^{\circ}C, V_{DD} = 4.75 \text{ to } 5.25V, Vss = 0V)$ 

| Item                           | Symbol       | Min. | Тур. | Max. | Unit |
|--------------------------------|--------------|------|------|------|------|
| Pixel data setup time to PDCLK | <b>t</b> PDS | 20   |      |      | ns   |
| Pixel data hold time to PDCLK  | <b>t</b> pdh | 0    |      |      | ns   |

# 2. Serial Port Interface



 $(Ta = 0 \text{ to } +70^{\circ}C, V_{DD} = 4.75 \text{ to } 5.25V, V_{SS} = 0V)$ 

| Item                              | Symbol          | Min. | Тур. | Max. | Unit |
|-----------------------------------|-----------------|------|------|------|------|
| SCK clock rate                    | fscк            | DC   |      | 3    | MHz  |
| SCK pulse width Low               | <b>t</b> PWLSCK | 100  |      |      | ns   |
| SCK pulse width High              | <b>t</b> PWHSCK | 100  |      |      | ns   |
| Chip select setup time to SCK     | tcss            | 150  |      |      | ns   |
| Chip select hold time to SCK      | <b>t</b> csн    | 150  |      |      | ns   |
| Serial input setup time to SCK    | tsis            | 50   |      |      | ns   |
| Serial input hold time to SCK     | tsıн            | 10   |      |      | ns   |
| Serial output delay time from SCK | tsod            |      |      | 30   | ns   |
| Serial output hold time from SCK  | tsoн            | 3    |      |      | ns   |

#### 3. XVRST, F1



 $(Ta = 0 \text{ to } +70^{\circ}C, V_{DD} = 4.75 \text{ to } 5.25V, Vss = 0V)$ 

| Item                          | Symbol      | Min. | Тур. | Max. | Unit |
|-------------------------------|-------------|------|------|------|------|
| XVRST, F1 setup time to PDCLK | <b>t</b> vs | 20   |      |      | ns   |
| XVRST, F1 hold time to PDCLK  | t∨н         | 0    |      |      | ns   |

# 4. SYSCLK, PDCLK, VSYNC, HSYNC, FID



| (Ta = 0 to +70°C) | VDD = 4.75 to | 5.25V, Vss = 0V) |
|-------------------|---------------|------------------|
|-------------------|---------------|------------------|

| Item                                  | Symbol          | Min. | Тур. | Max. | Unit |
|---------------------------------------|-----------------|------|------|------|------|
| SYSCLK clock rate                     | fsysclk         |      | 27   |      | MHz  |
| SYSCLK pulse width Low                | <b>t</b> pwlclk | 11   |      |      | ns   |
| SYSCLK pulse width High               | <b>t</b> PWHCLK | 11   |      |      | ns   |
| PDCLK delay time from SYSCLK          | <b>t</b> PDCLKD |      |      | 20   | ns   |
| Control output delay time from SYSCLK | tcod            |      |      | 25   | ns   |
| Control output hold time from SYSCLK  | tсон            | 3    |      |      | ns   |

#### **Description of Functions**

The CXD1910AQ converts digital parallel data (ITU-R601 Y, Cb, Cr) into analog TV signals in NTSC (RS170A) or PAL (ITU-R624; B, G, H, I) format.

The CXD1910AQ first receives image data in 8-bit parallel form (multiplexed Y, Cb, and Cr data), or in 16-bit parallel form (8-bit Y and 8-bit multiplexed Cb and Cr data). After demultiplexing, it converts Cb and Cr signals into U and V signals respectively, interpolates 4:2:2 to 4:4:4, and modulates the signals with the subcarrier generated by digital subcarrier generator.

Y signal and modulated chroma signal are oversampled (at double) to reduce sin (x)/(x) rolloff.

10-bit DACs are used for converting digital composite and Y/C signals into analog signals.

#### **1. Pixel Input Format**

Pixel input format is determined by bit 4 (PIF MODE) of control register address 01H, as shown in Table 1-1. When PIF MODE is "0", the image data (Y, Cb, Cr) input from PD0 to PD7 is sampled at the rising edge of SYSCLK.

When PIF MODE is "1", Y data is input into PD0 to 7, multiplexed Cb and Cr data are input into PD8 to 15, and these respective data are sampled at the rising edge of PDCLK.

| 1 (16-bit mode) | Cb/Cr     | Y        |
|-----------------|-----------|----------|
| 0 (8-bit mode)  | NA        | Y/Cb/Cr  |
| PIF MODE        | PD15 to 8 | PD7 to 0 |

Table 1-1

#### **Pixel Data Input Timing**



#### 2. Serial Interface

The CXD1910AQ supports both I<sup>2</sup>C-BUS (high-speed mode) and SONY's serial interface. These modes can be selected by XIICEN input pin as shown in Table 2-1 below.

| XIICEN  | Н             | L                     |  |
|---------|---------------|-----------------------|--|
| AIICEN  | SONY SIO mode | I <sup>2</sup> C mode |  |
| SI/SDA  | SI            | SDA                   |  |
| SCK/SCL | SCK           | SCL                   |  |
| XCS/SA  | XCS           | SA                    |  |
| SO      | SO            | High-Z                |  |

Table 2-1

#### 2-1. I<sup>2</sup>C-BUS interface

The CXD1910AQ becomes a slave transceiver of I<sup>2</sup>C-BUS, and supports the 7-bit slave address and the high-speed mode (400K bit/s).

#### 2-1-1. Slave address

Two kinds of slave address (88H, 8CH) are selectable by the SA signal, as shown in Table 2-2 below.

| A6 | A5 | A4 | A3 | A2 | A1 | A0 | R/W |
|----|----|----|----|----|----|----|-----|
| 1  | 0  | 0  | 0  | 1  | SA | 0  | Х   |

Table 2-2

#### 2-1-2. Write cycle



After the slave address is supplied from the master, the data in the next transfer cycle is set up inside the start address register of this IC as start address of the control register. In subsequent cycles, the data supplied from the master is written in the addresses indicated by the control register address. The set control register address is automatically incremented with the completed transfer of each byte of data.

#### 2-1-3. Read cycle



After the slave address is supplied from the master, subsequent cycles change immediately to read cycles and only ID code (address 09H, 0AH) is read out. During the read cycle, the start address is automatically set to 09H.

Note) In the SONY SIO mode, addresses from 00H to 0AH can be read out.

#### 2-1-4. Handling of general call address (00H)

General call address is neglected and there is no ACK response.

#### 2-2. SONY serial interface

#### SONY serial interface uses SCK, XCS, SI and SO signals.

Serial interface is activated when XCS signal is "Low", and samples serial input data at the rising edge of SCK. The first one byte after XCS activation is set up as a serial control command. The data includes a start control register address and direction of the serial interface. The control register address is automatically incremented with the transfer of each byte of data. In the write mode, the data of second byte and after are written in the addresses indicated by the address generated by the address generator of the CXD1910AQ. In the read mode, the serial input data is neglected and writing is not done.

#### Serial Interface Timing



#### **Serial Interface Sequence**



#### 2-1. Serial control command format



# 3. XVRST, F1

XVRST and F1 signals are used to synchronize with external V. sync.

XVRST and F1 signals are sampled at the rising edge of PDCLK, and F1 signal is sampled when XVRST is Low. When F1 is High, the internal sync generator is reset to the 1st field, and when F1 is Low, it is reset to the 2nd field. When XVRST is set at High, digital sync generator starts operation, and the sequence of 1st or 2nd field starts.

#### XVRST Timing (1st Field)



#### XVRST Timing (2nd Field)



# 4. Closed Caption

The CXD1910AQ supports closed caption encoding.

ASCII data for closed caption encodes line 21 and line 284 by adding parity bit to ASCII data (data #1 and data #2 for line 21, data #1 and data #2 for line 284) which is set up for control registers 03H, 04H, 05H and 06H. Control registers 03H to 06H are double-buffered and ASCII data which is set up by serial interface is synchronized with VSYNC.

#### **Double Buffer for Closed Caption**



# **Closed Caption Data Renewal Timing**



#### **Closed Caption Signal Waveform**



SONY



SONY



CXD1910AQ

# **Vertical Synchronization Timing**







#### **PAL Equalizing & Synchronizing Pulses**

# **Control Register Map**

Note) For the bit which is not assigned, use it by setting "0".

|                | BIT              |                                                                                                            |                                                                                                                                                                                                                   |                                               |                                              |                             |              |             |             |
|----------------|------------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------|-----------------------------|--------------|-------------|-------------|
| Function       | Selection #<br>7 | ¢1<br>6                                                                                                    | 5                                                                                                                                                                                                                 | 4                                             | 3                                            | 2                           | 1            | 0           |             |
| Address<br>00H | FIDS             | MASK<br>EN                                                                                                 | PIX<br>EN                                                                                                                                                                                                         | YC/YUV                                        | BF                                           | SET UP                      |              | ENC<br>MODE | R/W         |
|                | ENC MODE         | 0 : P/                                                                                                     | ding mode<br>AL encoding<br>TSC encodi                                                                                                                                                                            | g mode<br>ng mode (D                          | efault)                                      |                             |              |             |             |
|                | SET UP           | 0 : No                                                                                                     | •                                                                                                                                                                                                                 | vel, black =<br>b level inser                 | -                                            |                             |              |             |             |
|                | BF               | 0 : Di<br>1 : Er                                                                                           |                                                                                                                                                                                                                   |                                               |                                              | d.                          |              |             |             |
|                | YC/YUV           | 0 : Y,                                                                                                     | output func<br>U, V outpu<br>deo signal (                                                                                                                                                                         | t mode                                        | ;) output mo                                 | ode (Default                | )            |             |             |
|                | PIX EN           | 0 : Di<br>1 : Er<br>Wher                                                                                   | Pixel data enable<br>0 : Disable input pixel data<br>1 : Enable input pixel data (Default)<br>When input pixel data is disabled, output becomes blanking level or black level<br>regardless of input PD0 to PD15. |                                               |                                              |                             |              |             | ack level   |
|                | MASK EN          | Mask enable<br>0 : When V-blanking, pixel data through<br>1 : When V-blanking, pixel data reject (Default) |                                                                                                                                                                                                                   |                                               |                                              |                             |              |             |             |
|                |                  | outpu<br>Wher<br>and c<br>As fo                                                                            | It obeys inp<br>MASK EN<br>output becon<br>r this mode                                                                                                                                                            | ut pixel data<br>I = "1", inpu<br>mes blankin | a.<br>ut pixel dat<br>g level.<br>data under | a during V-<br>16 (0 to 16) | blanking int | erval are a | II invalid, |
|                | FIDS             | 0:1s                                                                                                       | oolarity sele<br>at field "H", 2<br>at field "L", 2                                                                                                                                                               |                                               |                                              |                             |              |             |             |





|                |             |             |        | В     | п              |        |                    |          |     |
|----------------|-------------|-------------|--------|-------|----------------|--------|--------------------|----------|-----|
| Closed C       | Caption Cha | racter #1 f | or 21H |       |                |        |                    |          |     |
|                | 7           | 6           | 5      | 4     | 3              | 2      | 1                  | 0        |     |
| Address<br>03H |             |             |        | ASCII | <br>data#1<br> | (Defau | ∣<br>µlt: OH)<br>∣ |          | R/W |
| Closed (       | Caption Cha | racter #2 f | or 21H |       |                |        |                    |          |     |
|                | 7           | 6           | 5      | 4     | 3              | 2      | 1                  | 0        |     |
| Address<br>04H |             |             |        | ASCII | <br>data#2<br> | (Defau | ∣<br>µlt: 0H)<br>∣ |          | R/W |
| Closed (       | Caption Cha |             |        |       | 2              | 2      |                    | <u>,</u> |     |
|                | 7           | 6           | 5      | 4     | 3              | 2      | 1                  | 0        | 1   |
| Address<br>05H |             |             |        | ASCII | data#1         | (Defau | ılt: 0H)<br>∣      |          | R/W |
| Closed (       | Caption Cha |             |        |       | 0              | 2      |                    | <u>,</u> |     |
|                | 7           | 6           | 5      | 4     | 3              | 2      | 1                  | 0        | 1   |
| Address<br>06H |             |             |        | ASCII | data#2         | (Defau | ult: OH)           |          | R/W |











PAL C (Chroma) Video Output Waveform



#### Color Difference (U) Video Output Waveform



#### Color Difference (V) Video Output Waveform

#### **Internal Filter Characteristics**



**Chrominance Filter Characteristics** 0 -20 Attenuation [dB] -40 -60 -80 -100 └ 0 2 3 5 6 7 8 1 4 9 10 Frequency [MHz]

– 26 –

#### **Application Circuit 1**



#### **Application Circuit 2**



Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.

Package Outline Unit: mm



64PIN QFP(PLASTIC)

| SONY CODE  | QFP-64P-L01    |
|------------|----------------|
| EIAJ CODE  | *QFP064–P–1420 |
| JEDEC CODE |                |

| PACKAGE MATERIAL | EPOXY RESIN                 |
|------------------|-----------------------------|
| LEAD TREATMENT   | SOLDER/PALLADIUM<br>PLATING |
| LEAD MATERIAL    | COPPER /42 ALLOY            |
| PACKAGE WEIGHT   | 1.5g                        |