# **Timing Generator for Progressive Scan CCD Image Sensor** #### **Description** The CXD2450R is a timing generator IC which generates the timing pulses for performing progressive scan readout for digital still camera and personal computer image input applications using the ICX098AK CCD image sensor. This chip has a built-in vertical driver. #### **Features** - Base oscillation frequency 36.81MHz (2340fH) - · Monitoring readout allowed - High-speed/low-speed electronic shutter function - Horizontal driver for CCD image sensor - Vertical driver for CCD image sensor - Signal processor IC system clock generation 1170fH, 780fH - Vertical/horizontal sync (SSG) timing generation #### **Applications** - · Digital still cameras - Personal computer image input #### **Structure** Silicon gate CMOS IC #### **Pin Configuration** #### **Absolute Maximum Ratings** | <ul> <li>Supply voltage</li> </ul> | Vdd | Vss - 0.5 to +7.0 | V | |-----------------------------------------|-------|--------------------------|----| | | Vм | $V_L - 0.5$ to +26.0 | V | | | Vн | $V_L - 0.5$ to +26.0 | V | | | $V_L$ | $V_L - 0.5$ to +26.0 | V | | <ul> <li>Input voltage</li> </ul> | Vı | Vss - 0.5 to $Vdd + 0.5$ | V | | <ul> <li>Output voltage</li> </ul> | Vo | Vss - 0.5 to $Vdd + 0.5$ | V | | <ul> <li>Operating tempera</li> </ul> | ture | | | | | Topi | −20 to +75 | °C | | <ul> <li>Storage temperature</li> </ul> | re | | | | | Tstg | -55 to +150 | °C | #### **Recommended Operating Conditions** Supply voltage | Vdda, Vddb, Vd | oc, Vood | 3.0 to 3.6 | V | |---------------------|----------|--------------|-----| | , | Vм | 0.0 | V | | , | Vн | 14.5 to 15.5 | 5 V | | , | VL | -5.0 to -6.0 | ) V | | Operating temperatu | ire | | | | · - | Topr | -20 to +75 | °C | #### **Applicable CCD Image Sensors** ICX098AK (1/4" CCD) Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits. <sup>\*</sup> Groups of pins enclosed in the figure indicate sections for which power supply separation is possible. ## **Block Diagram** ## **Pin Description** | | 3011ptioi1 | | | |------------|-------------------|-----|------------------------------------------------------------------------------------------------------------------| | Pin<br>No. | Symbol | I/O | Description | | 1 | змск | ı | Internal main clock. (2340fн) | | 2 | Vss1 | _ | GND | | 3 | WEN | 0 | Memory write timing. Stop control possible using the serial interface data. | | 4 | ID | 0 | Vertical direction line identification pulse output. Stop control possible using the serial interface data. | | 5 | TEST | I | IC test pin; normally fixed to GND. (With pull-down resistor) | | 6 | VDD1 | _ | 3.3V power supply. (Power supply for common logic block) | | 7 | XCLPOB | 0 | CCD optical black signal clamp pulse output. Stop control possible using the serial interface data. | | 8 | VDD2 | _ | 3.3V power supply. (Power supply for RG) | | 9 | RG | 0 | CCD reset gate pulse output. (780fн) | | 10 | Vss2 | _ | GND | | 11 | Vss3 | _ | GND | | 12 | H1 | 0 | CCD horizontal register clock output. (780fн) | | 13 | H2 | 0 | CCD horizontal register clock output. (780fн) | | 14 | VDD3 | _ | 3.3V power supply. (Power supply for H1/H2) | | 15 | XCLPDM | 0 | CCD dummy signal clamp pulse output. | | 16 | V <sub>DD</sub> 4 | _ | 3.3V power supply. (Power supply for CDS system) | | 17 | XSHP | 0 | CCD precharge level sample-and-hold pulse output. (780fн) | | 18 | XSHD | 0 | CCD data level sample-and-hold pulse output. (780fн) | | 19 | XRS | 0 | Sample-and-hold pulse output for analog/digital conversion phase alignment. (780fн) | | 20 | Vss4 | _ | GND | | 21 | PBLK | 0 | Pulse output for horizontal and vertical blanking interval pulse cleaning. | | 22 | 1/2MCK | 0 | Horizontal direction pixel identification pulse output. Stop control possible using the serial interface data. | | 23 | 3/2MCK | 0 | System clock output for signal processing IC. (1170fн) Stop control possible using the serial interface data. | | 24 | VDD5 | _ | 3.3V power supply. (Power supply for common logic block) | | 25 | RST | I | Internal system reset input. High: Normal status, Low: Reset status Always input one reset pulse after power-on. | | 26 | VDD6 | _ | 3.3V power supply. (Power supply for common logic block) | | 27 | SSI | I | Serial interface data input for internal mode settings. | | 28 | SSK | I | Serial interface clock input for internal mode settings. | | 29 | SEN | I | Serial interface strobe input for internal mode settings. | | 30 | EBCKSM | I | CHKSUM enable. (With pull-down resistor) High: Sum check invalid, Low: Sum check valid | | | | | | | Pin<br>No. | Symbol | I/O | Description | |------------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | FRO | 0 | Vertical sync signal output. Stop control possible using the serial interface data. | | 32 | HRO | 0 | Horizontal sync signal output. Stop control possible using the serial interface data. | | 33 | HRI | I | Horizontal sync signal input. | | 34 | FRI | I | Vertical sync signal input. | | 35 | CLD | 0 | Clock output for analog/digital conversion IC. (780fн) Phase adjustment in 60° units possible using the serial interface data. | | 36 | Vss5 | _ | GND | | 37 | DSGAT | I | Control input used to stop drive pulse generation for CCD image sensor, sample-and-hold IC and analog/digital conversion IC. High:Normal status,Low:Stop status Controlled pulse can be changed using the serial interface data. | | 38 | MCK | 0 | System clock output for signal processor IC. (780fн) | | 39 | VM | _ | GND (GND for vertical driver) | | 40 | V1 | 0 | CCD vertical register clock output. (Binary output) | | 41 | V3 | 0 | CCD vertical register clock output. (Binary output) | | 42 | V2a | 0 | CCD vertical register clock output. (Ternary output) | | 43 | VH | _ | 15.0V system power supply. (Power supply for vertical driver) | | 44 | V2b | 0 | CCD vertical register clock output. (Ternary output) | | 45 | VSUB | 0 | CCD electronic shutter pulse output. | | 46 | VL | _ | -5.5V system power supply. (Power supply for vertical driver) | | 47 | osco | 0 | Inverter output for oscillation. | | 48 | OSCI | I | Inverter input for oscillation. | #### **Electrical Characteristics** ## **DC Characteristics** | Item | Pins | Symbol | Conditions | Min. | Тур. | Max. | Unit | |-------------------|-------------------------------|-------------------|-------------------------------------------|------------|---------|-----------|------| | Supply voltage 1 | V <sub>DD</sub> 2 | V <sub>DD</sub> a | | 3.0 | 3.3 | 3.6 | V | | Supply voltage 2 | VDD3 | VDDb | | 3.0 | 3.3 | 3.6 | V | | Supply voltage 3 | V <sub>DD</sub> 4 | VDDC | | 3.0 | 3.3 | 3.6 | V | | Supply voltage 4 | VDD1, VDD5, VDD6 | VDDd | | 3.0 | 3.3 | 3.6 | V | | Supply voltage 5 | VH | VH | | 14.5 | 15.0 | 15.5 | V | | Supply voltage 6 | VM | VM | | _ | 0.0 | _ | V | | Supply voltage 7 | VL | VL | | -6.0 | -5.5 | -5.0 | V | | Input voltage 1*1 | RST, DSGAT,<br>SSI, SSK, SEN, | VIH1 | | 0.8VDDd | | | V | | FRI, HRI | VIL1 | | | | 0.2VDDd | V | | | *1 , *2 | EBCKSM | VIH2 | | 0.8VDDd | | | V | | Input voltage 2 | 250.10111 | VIL2 | | | | 0.2VDDd | V | | Input voltage 3*2 | TEST | VIH3 | | 0.7VDDd | | | V | | put voltage e | . 20. | VIL3 | | | | 0.3Vpdd | V | | Output voltage 1 | RG | Voн1 | Feed current where IoH = -3.3mA | VDDa - 0.8 | | | V | | - Carpar Voltago | | Vol1 | Pull-in current where IoL = 2.4mA | | | 0.4 | V | | Output voltage 2 | H1, H2 | Voh2 | Feed current where $loh = -10.4mA$ | VDDb - 0.8 | | | V | | Output Voltago 2 | 111,112 | Vol2 | Pull-in current where IoL = 7.2mA | | | 0.4 | V | | Output voltage 3 | XSHP, XSHD,<br>XRS, PBLK, | Vонз | Feed current where IoH = −3.3mA | VDDC - 0.8 | | | V | | o alpan romage o | XCLPDM | Vol3 | Pull-in current where IoL = 2.4mA | | | 0.4 | V | | Outrot valta as 4 | 3/2MCK, MCK, | Voн4 | Feed current where IoH = -10.4mA | VDDd - 0.8 | | | V | | Output voltage 4 | CLD | Vol4 | Pull-in current where loL = 7.2mA | | | 0.4 | V | | Outrot valta va F | 4/01/401/ | Voн5 | Feed current where IoH = -3.3mA | VDDd - 0.8 | | | V | | Output voltage 5 | 1/2MCK | Vol5 | Pull-in current where loL = 2.4mA | | | 0.4 | V | | Outrat valta as C | XCLPOB, ID, | Vон <sub>6</sub> | Feed current where IoH = −2.4mA | VDDd - 0.8 | | | V | | Output voltage 6 | WEN | Vol6 | Pull-in current where IoL = 4.8mA | | | 0.4 | V | | Output voltage 7 | EDO HDO | Vон7 | Feed current where IoH = -3.6mA | VDDd - 0.8 | | | V | | Output voltage 7 | FRO, HRO | Vol7 | Pull-in current where loL = 7.2mA | | | 0.4 | V | | Output voltage 9 | VSUB | Voн8 | Feed current where IoH = -4.0mA | VH – 0.25 | | | V | | Output voltage 8 | VSUB | Vol8 | Pull-in current where IoL = 5.4mA | | | VL + 0.25 | V | | Output voltage 9 | V4 V2 | Vом9 | Feed current where $Iom = -5.0 \text{mA}$ | VM – 0.25 | | | V | | Output voltage 9 | V1, V3 | Vol9 | Pull-in current where IoL = 10.0mA | | | VL + 0.25 | V | | | | V0H10 | Feed current where IoH = -7.2mA | VH – 0.25 | | | V | | Output voltage | 1/20 1/2h | V0M101 | Pull-in current where IoM = 5.0mA | | | VM + 0.25 | V | | 10 | V2a, V2b | V0M102 | Feed current where IoM = −5.0mA | VM – 0.25 | | | V | | | | VOL10 | Pull-in current where loL = 10.0mA | | | VL + 0.25 | V | <sup>\*1</sup> These input pins do not have protective diodes on the internal power supply side. <sup>\*2</sup> These input pins have internal pull-down resistors. \*3 The above table indicates the condition for 3.3V drive of low voltage drive blocks. #### Inverter I/O Characteristics for Oscillation (Within the recommended operating conditions) | Item | Pins | Symbol | Conditions | Min. | Тур. | Max. | Unit | |-----------------------|------------|--------|-----------------------------------|---------|--------|---------|------| | Logical Vth | OSCI | LVth | | | VDDd/2 | | V | | Input voltage | OSCI | ViH | | 0.7VDDd | | | V | | in particular | 0301 | VIL | | | | 0.3Vppd | V | | Output voltage | e OSCO | Vон | Feed current where Iон = -6.0mA | VDDd/2 | | | V | | | 0300 | Vol | Pull-in current where IoL = 6.0mA | | | VDDd/2 | V | | Feedback resistor | OSCI, OSCO | RFB | VIN = VDDd or Vss | 500k | 2M | 5M | Ω | | Oscillation frequency | OSCI, OSCO | f | | 20 | | 50 | MHz | ## Inverter Input Characteristics for Base Oscillation Clock Duty Adjustment (Within the recommended operating conditions) | Item | Pins | Symbol | Conditions | Min. | Тур. | Max. | Unit | |---------------------|------|--------|----------------------|---------|--------|---------|------| | Logical Vth | | LVth | | | VDDd/2 | | V | | Input voltage | | ViH | | 0.7VDDd | | | V | | | 3MCK | VIL | | | | 0.3VDDd | V | | Input amplification | | Vin | fmax 50MHz sine wave | 0.3 | | | Vp-p | <sup>\*1</sup> Input voltage is the input voltage characteristics for direct input from an external source. Input amplification is the input amplification characteristics in the case of input through capacitor. ## **Switching Characteristics** (VH = 15.0V, VM = GND, VL = -5.5V) | Item | Symbol | Conditions | Min. | Тур. | Max. | Unit | |--------------|--------|------------|------|------|------|------| | | TTLM | VL to VM | _ | 150 | 300 | ns | | Rise time | TTMH | VM to VH | _ | 150 | 300 | ns | | | TTLH | VL to VH | _ | 50 | 100 | ns | | | TTML | VM to VL | _ | 100 | 200 | ns | | Fall time | TTHM | VH to VM | _ | 150 | 300 | ns | | | TTHL | VH to VL | _ | 50 | 100 | ns | | | VCLH | | _ | _ | 1.0 | V | | Output noise | VCLL | | _ | _ | 1.0 | V | | voltage | VCMH | | _ | _ | 1.0 | V | | | VCML | | _ | _ | 1.0 | V | <sup>\*1</sup> The MOS structure of this IC has a low tolerance for static electricity, so full care should be given for measures to prevent electrostatic discharge. <sup>\*2</sup> For noise and latch-up countermeasures, be sure to connect a by-pass capacitor (0.1μF or more) between each power supply pin (VH, VL) and GND. ## **Switching Waveforms** ## **Waveform Noise** #### **Measurement Circuit** R1: 68W C1: 450pF C4: 30pF R2: 15W C2: 2200pF C5: 100pF C3: 500pF C6: 10pF ## **AC Characteristics** ## 1) AC characteristics between the serial interface clocks (Within the recommended operating conditions) | Symbol | Definition | Min. | Тур. | Max. | Unit | |--------|-----------------------------------------------------|------|------|------|------| | ts1 | SSI setup time, activated by the rising edge of SSK | 20 | | | ns | | th1 | SSI hold time, activated by the rising edge of SSK | 20 | | | ns | | ts2 | SSK setup time, activated by the rising edge of SEN | 20 | | | ns | | th2 | SSK hold time, activated by the rising edge of SEN | 20 | | | ns | | ts3 | SEN setup time, activated by the rising edge of SSK | 20 | | | ns | ## 2) Serial interface clock internal loading characteristics **Note)** Be sure to maintain a constantly high SEN logic level near the falling edge of HRI immediately before the readout period. | Symbol | Definition | Min. | Тур. | Max. | Unit | |--------|------------------------------------------------------|------|------|------|------| | ts4 | SEN setup time, activated by the falling edge of HRI | 0 | | | ns | | th4 | SEN hold time, activated by the falling edge of HRI | 0 | | | ns | ## 3) Serial interface clock output variation characteristics Normally, the serial interface data is loaded to the CXD2450R at the timing shown in 2) above. However, one exception to this is when the data such as SSGSEL and STB is loaded to the CXD2450R and controlled at the rising edge of SEN. For STB, see control data D62 to D63 STB in "Description of Operation". ## (Within the recommended operating conditions) | Symbol | Definition | Min. | Тур. | Max. | Unit | |----------|----------------------------------------------------------|------|------|------|------| | tpdPULSE | Output signal delay, activated by the rising edge of SEN | 5 | | 100 | ns | #### 4) RST loading characteristics #### (Within the recommended operating conditions) | Symbol | Definition | Min. | Тур. | Max. | Unit | |--------|-----------------|------|------|------|------| | tw1 | RST pulse width | 35 | | | ns | #### 5) Phase discrimination characteristics using FRI and HRI input When the HRI logic level is low tpd1 after the falling edge of FRI When the HRI logic level is high tpd1 after the falling edge of FRI The field is discriminated as an ODD field . The field is discriminated as an EVEN field . | Symbol | Definition | Min. | Тур. | Max. | Unit | |--------|------------------------------------------------------------------------|------|------|------|------| | tpd1 | Field discrimination clock phase, activated by the falling edge of FRI | 1100 | | 1300 | ns | SONY ## 6) FRI and HRI loading characteristics MCK load capacitance = 10pF (Within the recommended operating conditions) | Symbol | Definition | Miin. | Тур. | Min. | Unit | |--------|-------------------------------------------------------------|-------|------|------|------| | ts5 | FRI and HRI setup time, activated by the rising edge of MCK | 10 | | | ns | | th5 | FRI and HRI hold time, activated by the rising edge of MCK | 0 | | | ns | ## 7) Output timing characteristics using DSGAT However, V2a, V2b and VSUB are fixed to the voltage level applied to the VH pin, and V1 and V3 are fixed to the voltage level applied to the VM pin. H1 and H2 load capacitance = 100pF, RG load capacitance = 20pF, XSHP, XSHD, XRS, PBLK, XCLPDM, XCLPOB and CLD load capacitance = 10pF (Within the recommended operating conditions) | Symbol | Definition | Miin. | Тур. | Min. | Unit | |---------|-------------------------------------------------------------|-------|------|------|------| | tpDSGAT | Time until the above outputs go low after the fall of DSGAT | | | 100 | ns | #### 8) Output variation characteristics WEN and ID load capacitance = 10pF | Symbol | Definition | Miin. | Тур. | Min. | Unit | |--------|-----------------------------------------------------------|-------|------|------|------| | tpd2 | Time until the above outputs change after the rise of MCK | 20 | | 40 | ns | ## 9) H1 and RG waveform characteristics VDDb = 3.3V, Topr = 25°C, H1 and H2 load capacitance = 100pF, RG load capacitance = 20pF (Within the recommended operating conditions) | Symbol | Definition | Min. | Тур. | Max. | Unit | |--------|--------------|------|------|------|------| | trH1 | H1 rise time | | 10 | | ns | | tfH1 | H1 fall time | | 10 | | ns | | trRG | RG rise time | | 3 | | ns | | tfRG | RG fall time | | 3 | | ns | ## 10) I/O pin capacitance | Symbol | Definition | Min. | Тур. | Max. | Unit | |------------------|------------------------|------|------|------|------| | CIN | Input pin capacitance | | | 9 | pF | | Соит | Output pin capacitance | | | 11 | pF | | C <sub>I/O</sub> | I/O pin capacitance | | | 11 | pF | #### **Description of Operation** Pulses output from the CXD2450R are controlled by the RST and DSGAT pins and by the serial interface data shown below. The details of control by the serial interface data and a description of operation are as follows. The CXD2450R basically loads and reflects the serial interface data sent in the above format in the readout portion at the falling edge of HRI. Here, readout portion specifies the horizontal interval during which V2a and V2b take the ternary level. There are two types of serial interface data: drive control data and phase adjustment data. Hereafter, these data are distinguished by referring to the former as control data and the latter as adjustment data. An example of the initialization data for the CXD2450R control data is shown below. This data is based on the Application Circuit Block Diagram, so care should be taken as there are some differences from the RST pin initialization data. Concretely, the internal SSG operates, the XCLPOB and ID pulses are generated, and the 3/2MCK pulse is stopped. This data shows the values when the EBCKSM pin is low and D64 to D71 CHKSUM is valid. | MSB | | | | | | | | | | | | | | | LSB | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | D71 | D70 | D69 | D68 | D67 | D66 | D65 | D64 | D63 | D62 | D61 | D60 | D59 | D58 | D57 | D56 | | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | MSB | | | | | | | | | | | | | | | LSB | | D55 | D54 | D53 | D52 | D51 | D50 | D49 | D48 | D47 | D46 | D45 | D44 | D43 | D42 | D41 | D40 | | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | MSB | | | | | | | | | | | | | | | LSB | | D39 | D38 | D37 | D36 | D35 | D34 | D33 | D32 | D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | MSB | | | | | | | | | | | | | | | LSB | | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D09 | D08 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | MSB | | | | | | | LSB | | | | | | | | | | D07 | D06 | D05 | D04 | D03 | D02 | D01 | D00 | | | | | | | | | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | | | | | The adjustment data does not normally need to be set. However, when adjustment is difficult due to the system configuration or for other reasons, the data considered most appropriate at that time should be set as the initialization data. ## **Control Data** | Data | Symbol | Function | Data = 0 | Data = 1 | When a reset | |------------------|----------|------------------------------------------------|--------------------------|------------------------|--------------| | D00<br>to<br>D07 | CHIP | Chip switching | See D00 to | D07 CHIP. | All 0 | | D08<br>to<br>D15 | CTGRY | Category switching | See D08 to | D15 CTGRY. | All 0 | | D16<br>to<br>D17 | SMD | Electronic shutter mode setting | See D16<br>Electronic sh | to D35<br>nutter mode. | All 0 | | D18<br>to<br>D25 | Shut.FRM | Electronic shutter vertical interval setting | See D16 | All 0 | | | D26<br>to<br>D35 | Shut.HD | Electronic shutter horizontal interval setting | See D16<br>Electronic sh | | All 0 | | D36<br>to<br>D47 | _ | | _ | All 0 | | | D48 | EXPOSE | Recording exposure setting switching | OFF | ON | 0 | | D49<br>to<br>D50 | _ | _ | _ | All 0 | | | D51 | PSMT | Drive mode switching | Monitoring | Recording | 0 | | D52 | SSGSEL | Internal SSG operation switching | OFF | 0 | | | D53 | WENSEL | WEN pulse operation switching | ON | OFF | 0 | | D54 | CLPSEL | XCLPOB pulse operation switching | OFF | ON | 0 | | D55 | IDSEL | ID pulse operation switching | OFF | ON | 0 | | D56 | HMCKSEL | 1/2MCK pulse operation switching | OFF | ON | 0 | | D57 | TMCKSEL | 3/2MCK pulse operation switching | ON | OFF | 0 | | D58 | HMCKREV | 1/2MCK pulse reset polarity switching | Positive polarity | Negative polarity | 0 | | D59 | TMCKREV | 3/2MCK pulse reset polarity switching | Negative polarity | Positive polarity | 0 | | D60<br>to<br>D61 | DSG | Pulse generation control | See D60 to D | DSG table. | All 0 | | D62<br>to<br>D63 | STB | IC pin status control | See D62 to D | 063 STB table. | All 0 | | D64<br>to<br>D71 | CHKSUM | Check sum bit | See D64 to D | 071 CHKSUM. | All 0 | #### **Detailed Description of Each Data** ## D00 to D07 CHIP The serial interface data is loaded to the CXD2450R when $\boxed{D00}$ and $\boxed{D07}$ are 1. However, this assumes that either the EBCKSM pin is low and $\boxed{D64}$ to $\boxed{D71}$ CHKSUM is satisfied or the EBCKSM pin is high. | MSB | | | | | | | LSB | Function | | | |-----|-----|-----|-----|-----|-----|-----|-----|-------------------------|--|--| | D07 | D06 | D05 | D04 | D03 | D02 | D01 | D00 | Function | | | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Loading to the CXD2450R | | | Note that when SEN is shared with other ICs and identification is performed using CHIP-ID, the CXD2450R data must be positioned immediately before the load timing, that is to say at the very end. ## D08 to D15 CTGRY Of the data provided to the CXD2450R by the serial interface, the CXD2450R loads $\boxed{D16}$ and subsequent data to the control data register side when $\boxed{D08}$ is 0, and to the adjustment data register side when $\boxed{D08}$ is 1. However, this assumes that the CXD2450R is selected by CHIP and that either the EBCKSM pin is low and $\boxed{D64}$ to $\boxed{D71}$ CHKSUM is satisfied or the EBCKSM pin is high. | MSB | | | | | | | LSB | Function | | | | |-----|-----|-----|-----|-----|-----|-----|-----|----------------------------------------------|--|--|--| | D15 | D14 | D13 | D12 | D11 | D10 | D09 | D08 | Function | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Loading to the control data register side | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Loading to the adjustment data register side | | | | Note that the CXD2450R cannot apply both categories simultaneously during the same vertical interval. Also, care should be taken as the data is overwritten even if the same category is applied. ## D16 to D35 Electronic shutter mode The CXD2450R's electronic shutter mode can be switched as follows by SMD D16 to D17. Handling of the data from D18 to D35 differs according to the mode, and is explained in detail below. | D17 | D16 | Description of operation | |-----|-----|-----------------------------------| | Х | 0 | VSUB stopped mode | | 0 | 1 | High-speed/low-speed shutter mode | | 1 | 1 | HTSG control mode | The electronic shutter data is expressed as shown in the table below using Shut.HD as an example. | MSB | | | | | | | | | LSB | | | |-----|-----|-----|-----|-----|-----|-----|-----|-----|----------|---------------|--| | D35 | D34 | D33 | D32 | D31 | D30 | D29 | D28 | D27 | D26 | | | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | | | | | 1 C | | | | | | ; | | <b>→</b> | Shut.HD is ex | | Shut.HD is expressed as 1C3h . ## [VSUB stopped mode] During this mode, the data from D18 to D35 is invalid. The shutter speed is 1/60 s during monitoring drive mode, and 1/30 s during recording drive mode. ## [High-speed/low-speed shutter mode] During this mode, the data has the following meanings. | Symbol | Data | ata Description | | | | | | |----------|------------|-------------------------------------------------------------------|--|--|--|--|--| | Shut.FRM | D18 to D25 | Shutter speed data (number of vertical intervals) specification | | | | | | | Shut.HD | D26 to D35 | Shutter speed data (number of horizontal intervals) specification | | | | | | The CXD2450R does not distinguish between the high-speed shutter and low-speed shutter modes. The interval during which Shut.FRM and Shut.HD are specified together is the shutter speed. At this time, Shut.FRM controls the ternary level output at V2a and V2b, and Shut.HD controls the VSUB output. Concretely, when specifying high-speed shutter, Shut.FRM is set to 00h. (See the figure.) During low-speed shutter, or in other words when Shut.FRM is set to 01h or higher, the serial interface data is not loaded until this interval is finished. However, care should be taken as the vertical interval indicated here is set in 1/60s units when the drive mode is monitoring drive mode and 1/30s units during recording mode. For monitoring drive mode, care should be taken as the Shut.HD value has an offset. This is so that the CXD2450R can obtain basically the same exposure time for the same Shut.HD value during high-speed shutter independent of the drive mode. Formula for calculating the electronic shutter speed: [Shut.FRM/Shut.HD] (unit: µs) #### Monitoring drive mode: T = Shut.FRM\*1.66834\*10<sup>4</sup> + {(20Ch - Shut.HD)\*780 + 447} \*81.5\*10<sup>-3</sup> (000h $\leq$ Shut.HD $\leq$ 20Ch) During monitoring drive mode/low-speed shutter mode ## Recording drive mode: T = Shut.FRM\*3.33667\*10<sup>4</sup> + {(20Ch - Shut.HD)\*780 + 447} \*81.5\*10<sup>-3</sup> (000h $\leq$ Shut.HD $\leq$ 20Ch) During recording drive mode/low-speed shutter mode ## Electronic shutter speed table [Shut.FRM/Shut.HD] | Shut.FRM | Shut.HD | Shutter speed (s) | Calculation results (s) | Shut.FRM | Shut.HD | Shutter speed (s) | Calculation results (s) | |----------|---------|-------------------|-------------------------|----------|---------|-------------------|-------------------------| | 00h | 20Ch | 1/27000 | 1/27450 | 00h | 107h*1 | 1/60 | 1/60 | | 00h | 20Bh | 1/10000 | 1/10000 | 01h | 20Ch | 1/60*2 | 1/60 | | 00h | 209h | 1/4500 | 1/4403 | 01h | 1D8h | 1/50*2 | 1/50 | | 00h | 205h | 1/2000 | 1/2077 | 02h | 20Ch | 1/30*2 | 1/30 | | 00h | 1FDh | 1/1000 | 1/1010 | 07h | 18Bh | 1/8*2 | 1/8 | | 00h | 1EDh | 1/500 | 1/498 | 09h | 109h | 1/6*2 | 1/6 | | 00h | 1CEh | 1/250 | 1/251 | 00h | 0D2h | 1/50*3 | 1/50 | | 00h | 18Fh | 1/125 | 1/125 | 00h | 083h | 1/40*3 | 1/40 | | 00h | 16Fh | 1/100 | 1/100 | 00h | 000h | 1/30*3 | 1/30 | <sup>\*1</sup> One VSUB pulse is generated for odd fields and two for even fields. ## Note) Input prohibited data: Monitoring drive mode Recording drive mode and monitoring drive mode 000h to 106h 20Dh to 3FFh ## [HTSG control mode] During this mode, the data from D18 to D35 is invalid. The ternary level outputs at V2a and V2b are controlled, and the shutter speed is the value obtained by adding the shutter speed specified in the preceding vertical interval to the vertical period during which V2a and V2b are stopped as shown in the figure. **During HTSG control mode** <sup>\*2</sup> These are the settings during monitoring drive mode. <sup>\*3</sup> These are the settings during recording drive mode. ## D48 EXPOSE - 0: No operation - 1: VSUB for recording exposure is generated. This control specification is such that one VSUB pulse is always generated during the horizontal interval immediately following the readout portion even if the electronic shutter speed is set to 1/60s (SMD = 00). This mode is closely related to $\boxed{D51}$ PSMT, so see $\boxed{D51}$ regarding the control. ## D51 PSMT - 0: Driving is controlled in accordance with monitoring drive mode under the assumption that the vertical/horizontal sync signals are input. - 1: Driving is controlled in accordance with recording drive mode under the assumption that the vertical/horizontal sync signals are input. See the timing charts for the vertical/horizontal sync signals in accordance with each mode. Note that when switching from monitoring drive to recording drive mode, the pixels decimated thus far must be cleaned. Concretely, this operation is supported by generating VSUB, but the CXD2450R facilitates this control by using $\boxed{\text{D48}}$ EXPOSE. (See the figure.) Image of switching from monitoring drive mode to recording drive mode ## D52 SSGSEL - 0: Internal SSG functions are stopped. - 1: Internal SSG functions operate, and FRO and HRO are generated. When generation is stopped, these pulses are fixed low. #### D53 WENSEL - 0: WEN is generated. - 1: WEN generation is stopped. When generation is stopped, operation is the same as for D52 SSGSEL. ## D54 CLPSEL - 0: XCPOB generation is stopped. - 1: XCPOB is generated. When generation is stopped, operation is the same as for D52 SSGSEL. ## D55 IDSEL - 0: ID generation is stopped. - 1: ID is generated. When generation is stopped, operation is the same as for D52 SSGSEL. #### D56 HMCKSEL - 0: 1/2MCK generation is stopped. - 1: 1/2MCK is generated. When generation is stopped, operation is the same as for D52 SSGSEL. #### D57 TMCKSEL - 0: 3/2MCK is generated. - 1: 3/2MCK generation is stopped. When generation is stopped, operation is the same as for D52 SSGSEL. ## D58 HMCKREV - 0: 1/2MCK reset when positive polarity. - 1: 1/2MCK reset when negative polarity. ## D59 HMCKREV - 0: 3/2MCK reset when negative polarity. - 1: 3/2MCK reset when positive polarity. #### |D60| to |D61| DSG The CXD2450R can apply stop control to the CCD pulses and pulses for the sample-and-hold and analog/digital conversion ICs by setting the DSGAT pin low. Conversely, when the DSGAT pin is set high, the controlled pulses can be switched as follows using the serial interface data. | D61 | D60 | Operating mode | |-----|-----|-----------------------------------------------------------------------------------| | 0 | 0 | No control performed | | 0 | 1 | CCD pulse stop control | | 1 | 0 | Sample-and-hold and analog/digital conversion IC pulse stop control | | 1 | 1 | CCD pulse and sample-and-hold and analog/digital conversion IC pulse stop control | Here, CCD pulses refer to the H1, H2, RG, V1, V2a, V2b, V3 and VSUB pulses. Sample-and-hold and analog/digital conversion IC pulses refer to the XSHP, XSHD, XRS, PBLK, XCLPOB, XCLPDM and CLD pulses. See 7) Output timing characteristics using DSGAT of "AC Characteristics" for the stop control status of each pulse. ## D62 to D63 STB This switches the operating mode as shown below. However, the IC pin status control bit is loaded to the CXD2450R and controlled immediately at the rise of the SEN input. | D63 | D62 | Symbol | Operating mode | |-----|-----|--------|-----------------------| | Х | 0 | CAMERA | Normal operating mode | | 0 | 1 | SLEEP | Sleep mode*1 | | 1 | 1 | STNBY | Standby mode | <sup>\*1</sup> Mode for the status which does not require CCD drive when playing back recorded data within the system. The pin status during each mode is shown in the table below. | Pin | Symbol | CAMERA | SLEEP | STNBY | Pin | Symbol | CAMERA | SLEEP | STNBY | |-----|--------|---------|-------|-------|-----|--------|--------|-------|-------| | 1 | змск | ACT | ACT | ACT | 25 | RST | ACT | ACT | ACT | | 2 | Vss1 | _ | | | | VDD6 | _ | | | | 3 | WEN | ACT | L | L | 27 | SSI | ACT | ACT | ACT | | 4 | ID | ACT | L | L | 28 | SSK | ACT | ACT | ACT | | 5 | TEST | | _ | | 29 | SEN | ACT | ACT | ACT | | 6 | VDD1 | | _ | | 30 | EBCKSM | ACT | ACT | ACT | | 7 | XCLPOB | ACT | L | L | 31 | FRO | ACT | ACT | L | | 8 | VDD2 | | _ | | 32 | HRO | ACT | ACT | L | | 9 | RG | ACT | L | L | 33 | HRI | ACT | ACT | ACT | | 10 | Vss2 | _ | | | 34 | FRI | ACT | ACT | ACT | | 11 | Vss3 | _ | | | 35 | CLD | ACT | L | L | | 12 | H1 | ACT L L | | | | Vss5 | _ | | | | 13 | H2 | ACT | L | L | 37 | DSGAT | ACT | ACT | ACT | | 14 | VDD3 | _ | | | | MCK | ACT | ACT | L | | 15 | XCLPDM | ACT L L | | | 39 | VM | _ | | | | 16 | VDD4 | | _ | | 40 | V1 | ACT | VM | VM | | 17 | XSHP | ACT | L | L | 41 | V3 | ACT | VM | VM | | 18 | XSHD | ACT | L | L | 42 | V2a | ACT | VH | VH | | 19 | XRS | ACT L L | | | | VH | _ | | | | 20 | Vss4 | _ | | | | V2b | ACT | VH | VH | | 21 | PBLK | ACT | L | L | 45 | VSUB | ACT | VH | VH | | 22 | 1/2MCK | ACT L L | | | 46 | VL | _ | | | | 23 | 3/2MCK | ACT | ACT | L | 47 | osco | ACT | ACT | ACT | | 24 | VDD5 | | | | 48 | OSCI | ACT | ACT | ACT | **Note)** ACT means that the circuit is operating. L indicates a low output level in the controlled status. Also, VH and VM indicate the voltage levels applied to VH (Pin 43) and VM (Pin 39), respectively, in the control status. # D64 to D71 CHKSUM This is the check sum bit. Apply the data shown below. | | MSB | | | | | | | LSB | | |----|-----|-----|-----|-----|-----|-----|-----|-----|----------------------------------------------| | | D07 | D06 | D05 | D04 | D03 | D02 | D01 | D00 | | | | D15 | D14 | D13 | D12 | D11 | D10 | D09 | D08 | | | | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | | | | D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24 | | | | D39 | D38 | D37 | D36 | D35 | D34 | D33 | D32 | | | | D47 | D46 | D45 | D44 | D43 | D42 | D41 | D40 | | | | D55 | D54 | D53 | D52 | D51 | D50 | D49 | D48 | | | | D63 | D62 | D61 | D60 | D59 | D58 | D57 | D56 | | | +) | D71 | D70 | D69 | D68 | D67 | D66 | D65 | D64 | ightarrow CHKSUM | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\rightarrow$ Reflected when the total is 0. | <sup>\*</sup> The number of VSUB pulses is determined by the serial interface data. This chart shows the case where Shut.HD = 20Ch and VSUB pulses are generated over the entire horizontal interval. \* In addition to the phase relationship between EPI and HPI shown above, the phase may also be effect by 1/2 horizontal interval. In any case, the readout interval is the 9th HPI fall counted. <sup>\*</sup> In addition to the phase relationship between FRI and HRI shown above, the phases may also be offset by 1/2 horizontal interval. In any case, the readout interval is the 9th HRI fall counted from the fall of FRI. <sup>\*</sup> Note that R and B of CCDOUT indicate lines containing these components, and do not mean the lead pixel component of that line. <sup>\*</sup> The number of VSUB pulses is determined by the serial interface data. This chart shows the case where Shut.HD = 20Ch and VSUB pulses are generated over the entire horizontal interval. <sup>\*</sup> Note that R and B of CCDOUT indicate lines containing these components, and do not mean the lead pixel component of that line. <sup>\*</sup> The HRI of this chart is equivalent to HRI' of Chart-7. This HRI indicates the actual CXD2450R load timing. <sup>\*</sup> The numbers at the output pulse transition points indicate the count at the MCK (780fн) rise from the fall of HRI. <sup>\*</sup> The HRI fall interval should be between 3.6 to 9.4µs. This chart shows an interval of 78ck (6.3µs). <sup>\*</sup> VSUB is output at the timing shown above when specified by the serial interface data. <sup>\*</sup> The ID transition timing is synchronized with the rise of V3. <sup>\*</sup> WEN is output during the horizontal interval shown in Chart-1. The transition timing is the same as that for ID. <sup>\*</sup> R, G and B of H1 indicate the output pixel color. In addition to the lines starting from R and G shown above, there are also lines starting from G and B. <sup>\*</sup> The HRI of this chart is equivalent to HRI' of Chart-7. This HRI indicates the actual CXD2450R load timing. <sup>\*</sup> The numbers at the output pulse transition points indicate the count at the MCK (780fH) rise from the fall of HRI. <sup>\*</sup> The HRI fall interval should be between 3.6 to 9.4µs. This chart shows an interval of 78ck (6.3µs). <sup>\*</sup> VSUB is output at the timing shown above when specified by the serial interface data. <sup>\*</sup> The ID transition timing is synchronized with the rise of V3. ID is reset low at this timing during the readout horizontal interval. <sup>\*</sup> WEN is output during the horizontal interval shown in Chart-1. The transition timing is the same as that for ID. **Applicable CCD image sensor:** ICX098AK <sup>\*</sup> The HRI of this chart is equivalent to HRI' of Chart-7. This HRI indicates the actual CXD2450R load timing. <sup>\*</sup> The numbers at the output pulse transition points indicate the count at the MCK (780fH) rise from the fall of HRI. <sup>\*</sup> The HRI fall interval should be between 3.6 to 9.4µs. This chart shows an interval of 78ck (6.3µs). <sup>\*</sup> VSUB is output at the timing shown above when specified by the serial interface data. <sup>\*</sup> The ID transition timing is synchronized with the rise of V3. <sup>\*</sup> WEN is output during the horizontal interval shown in Chart-2. The transition timing is the same as that for ID. <sup>\*</sup> R, G and B of H1 indicate the output pixel color. In addition to the lines starting from R and G shown above, there are also lines starting from G and B. <sup>\*</sup> The HRI of this chart is equivalent to HRI' of Chart-7. This HRI indicates the actual CXD2450R load timing. <sup>\*</sup> The numbers at the output pulse transition points indicate the count at the MCK (780fH) rise from the fall of HRI. <sup>\*</sup> The HRI fall interval should be between 3.6 to 9.4µs. This chart shows an interval of 78ck (6.3µs). <sup>\*</sup> VSUB is output at the timing shown above when specified by the serial interface data. <sup>\*</sup> The ID transition timing is synchronized with the rise of V3. ID is reset low at this timing during the readout horizontal interval. <sup>\*</sup> WEN is output during the horizontal interval shown in Chart-2. The transition timing is the same as that for ID. <sup>\*</sup> HRI' indicates the HRI which is the actual CXD2450R load timing. <sup>\*</sup> The 3/2MCK and 1/2MCK polarities can be inverted by the serial interface data. This chart indicates the status in which 3/2MCK is negative polarity and 1/2MCK is positive polarity. ## **Application Circuit** Block Diagram Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same. #### **Notes for Power-on** Of the three -5.5V, +15.0V and +3.3V power supplies, be sure to start up the -5.5V and +15.0V power supplies in the following order to prevent the VSUB pin of the CCD image sensor from going to negative potential. ## Package Outline Unit: mm ## 48PIN LQFP (PLASTIC) DETAIL A PACKAGE STRUCTURE # SONY CODE LQFP-48P-L01 EIAJ CODE QFP048-P-0707 JEDEC CODE \_\_\_\_\_ | PACKAGE MATERIAL | EPOXY / PHENOL RESIN | |------------------|-----------------------------| | LEAD TREATMENT | SOLDER/PALLADIUM<br>PLATING | | LEAD MATERIAL | 42/COPPER ALLOY | | PACKAGE WEIGHT | 0.2g |