# High-accuracy EPROM Programmable Single-PLL Clock Generator #### **Features** - High-accuracy PLL with 12-bit multiplier and 10-bit divider - EPROM programmability - 3.3 V or 5 V operation - Operating frequency □ 390 kHz–133 MHz at 5 V □ 390 kHz–100 MHz at 3.3 V - Reference input from either a 10–30 MHz fundamental toned crystal or a 1–75 MHz external clock - EPROM selectable TTL or CMOS duty cycle levels - Sixteen selectable post-divide options, using either PLL or reference oscillator/external clock - Programmable PWR\_DWN or OE pin, with asynchronous or synchronous modes - Low jitter outputs typically □ 80 ps at 3.3 V/5 V - Controlled rise and fall times and output slew rate - Available in both commercial and industrial temperature ranges - Factory programmable device options #### **Logic Block Diagram** #### Note When using an external clock source, leave XTALOUT floating. #### Contents | Pinouts | 3 | |----------------------------------------------------------|-----| | Functional Description | 3 | | EPROM Configuration Block | 3 | | PLL Output Frequency | 3 | | Power Management Features | | | Absolute Maximum Ratings | 4 | | Operating Conditions for | | | Commercial Temperature Device | 4 | | Electrical Characteristics | . 5 | | <b>Output Clock Switching Characteristics Commercial</b> | | | Over the Operating Range | 6 | | Operating Conditions for | | | Industrial Temperature Device | 7 | | Electrical Characteristics | | | Output Clock Switching Characteristics Industrial | | | Over the Operating Range | 8 | |------------------------------------------|----| | Switching Waveforms | | | Typical Rise/Fall Time Trends for CY2077 | | | Typical Duty Cycle Trends for CY2077 | | | Typical Jitter Trends for CY2077 | 12 | | Programming Procedures | 13 | | Ordering Information | | | Package Diagrams | 14 | | Document History Page | 16 | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | | | Products | | | PSoC Solutions | | #### **Pinouts** Figure 1. Pin Diagram - 8 Pin Top View Table 1. Pin Definition - 8 Pin | Pin Name | Pin # | Pin Description | |-----------------|-------|-------------------------------------------------------------------------------------------------------------| | $V_{DD}$ | 1 | Voltage supply | | V <sub>SS</sub> | 5,6,7 | Ground (all the pins must be grounded) | | $X_D$ | 2 | Crystal output (leave this pin floating when external reference is used) | | $X_{G}$ | 3 | Crystal input or external input reference | | PWR_DWN / OE | 4 | EPROM programmable power down or output enable pin. PWR_DWN is active low. OE is active high. Weak pull up. | | CLKOUT | 8 | Clock output. Weak pull down | #### **Functional Description** CY2077 is an EPROM-programmable, high-accuracy, general-purpose, PLL-based design for use in applications such as modems, disk drives, CD-ROM drives, video CD players, DVD players, games, set-top boxes, and data/telecommunications. CY2077 can generate a clock output up to 133 MHz at 5 V or 100 MHz at 3.3 V. It has been designed to give the customer a very accurate and stable clock frequency with little to zero PPM error. CY2077 contains a 12-bit feedback counter divider and 10-bit reference counter divider to obtain a very high resolution to meet the needs of stringent design specifications. Furthermore, there are eight output divide options of /1, /2, /4, /8, /16, /32, /64, and /128. The output divider can select between the PLL and crystal oscillator output/external clock, providing a total of 16 different options to add more flexibility in designs. TTL or CMOS duty cycles can be selected. Power management with the CY2077 is also very flexible. The user can choose either a PWR\_DWN, or an OE feature with which both have integrated pull up resistors. PWR\_DWN and OE signals can be programmed to have asynchronous and synchronous timing with respect to the output signal. There is a weak pull down on the output that pulls CLKOUT LOW when either the PWR\_DWN or OE signal is LOW. This weak pull down can easily be overridden by another clock signal in designs where multiple clock signals share a signal path. Multiple options for output selection, better power distribution layout, and controlled rise and fall times enable the CY2077 to be used in applications that require low jitter and accurate reference frequencies. #### **EPROM Configuration Block** Table 2. EPROM Adjustable Features | EPROM Adjustable Features | | | | | | |-------------------------------------------------------|---------------------------------|--|--|--|--| | Adjust | Feedback counter value (P) | | | | | | Freq. | Reference counter value (Q) | | | | | | | Output divider selection | | | | | | | Duty cycle levels (TTL or CMOS) | | | | | | Power management mode (OE or PWR_DWN) | | | | | | | Power management timing (synchronous or asynchronous) | | | | | | #### **PLL Output Frequency** CY2077 contains a high-resolution PLL with 12-bit multiplier and 10-bit divider. [2] The output frequency of the PLL is determined by the following formula: $$\mathsf{F}_{\mathsf{PLL}} = \frac{2 \bullet (\mathsf{P} + \mathsf{5})}{(\mathsf{Q} + \mathsf{2})} \bullet \mathsf{F}_{\mathsf{REF}}$$ where P is the feedback counter value and Q is the reference counter value. P and Q are EPROM programmable values. The calculation of P and Q values for a given PLL output frequency is handled by the CyberClocks™ software. Refer to ""Programming Procedures" on page 13" for details. #### Note Document Number: 38-07210 Rev. \*G When using CyClocks, note that the PLL frequency range is from 50 MHz to 250 MHz for 5 V V<sub>DD</sub> supply, and 50 MHz to 180 MHz for 3 V V<sub>DD</sub> supply. The output frequency is determined by the selected output divider. #### **Power Management Features** PWR\_DWN and OE options are configurable by EPROM programming for the CY2077. In PWR\_DWN mode, all active circuits are powered down when the control pin is set LOW. When the control pin is set back HIGH, both the PLL and oscillator circuit must relock. In the case of OE, the output is three-stated and weakly pulled down when the control pin is set LOW. The oscillator and PLL are still active in this state, which leads to a quick clock output return when the control pin is set back HIGH. Additionally, PWR\_DWN and OE can be configured to occur asynchronously or synchronously with respect to CLKOUT. In asynchronous mode, PWR\_DWN or OE disables CLKOUT immediately (allowing for logic delays), without respect to the current state of CLKOUT. Synchronous mode prevents output glitches by waiting for the next falling edge of CLKOUT after PWR\_DWN, or OE becomes asserted. In either asynchronous or synchronous setting, the output is always enabled synchronously by waiting for the next falling edge of CLKOUT. **Table 3. Device Functionality: Output Frequencies** | Symbol | Description | Condition | Min | Max | Unit | |--------|------------------|--------------------------------|------|-----|------| | Fo | Output frequency | $V_{DD} = 4.5 - 5.5 \text{ V}$ | 0.39 | 133 | MHz | | | | V <sub>DD</sub> = 3.0–3.6 V | 0.39 | 100 | MHz | #### **Absolute Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. Supply voltage ...... -0.5 to +7.0 V Input voltage ..... -0.5 V to $V_{DD}$ +0.5 V #### **Operating Conditions for Commercial Temperature Device** | Parameter | Description | Min | Max | Unit | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------|----------------------| | V <sub>DD</sub> | Supply voltage | 3.0 | 5.5 | V | | T <sub>A</sub> | Operating temperature, ambient | 0 | +70 | °C | | C <sub>TTL</sub> | Max. capacitive load on outputs for TTL levels $V_{DD} = 4.5 - 5.5 \text{ V, output frequency} = 1 - 40 \text{ MHz}$ $V_{DD} = 4.5 - 5.5 \text{ V, output frequency} = 40 - 125 \text{ MHz}$ $V_{DD} = 4.5 - 5.5 \text{ V, output frequency} = 125 - 133 \text{ MHz}$ | -<br>-<br>- | 50<br>25<br>15 | pF<br>pF<br>pF | | C <sub>CMOS</sub> | Max. capacitive load on outputs for CMOS levels $V_{DD}=4.5-5.5 \text{ V}, \text{ output frequency}=1-40 \text{ MHz} \\ V_{DD}=4.5-5.5 \text{ V}, \text{ output frequency}=40-125 \text{ MHz} \\ V_{DD}=4.5-5.5 \text{ V}, \text{ output frequency}=125-133 \text{ MHz} \\ V_{DD}=3.0-3.6 \text{ V}, \text{ output frequency}=1-40 \text{ MHz} \\ V_{DD}=3.0-3.6 \text{ V}, \text{ output frequency}=40-100 \text{ MHz} $ | -<br>-<br>-<br>- | 50<br>25<br>15<br>30<br>15 | pF<br>pF<br>pF<br>pF | | X <sub>REF</sub> | Reference frequency, input crystal with $C_{load} = 10 \text{ pF}$ | 10 | 30 | MHz | | | Reference frequency, external clock source | 1 | 75 | MHz | | t <sub>PU</sub> | Power up time for all VDD's to reach minimum specified voltage (power ramps must be monotonic) | 0.05 | 50 | ms | Document Number: 38-07210 Rev. \*G #### **Electrical Characteristics** $T_A = 0$ °C to +70°C | Parameter | Description | Test Conditions | Min | Тур | Max | Unit | |---------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------|----------------------------|--------------| | V <sub>IL</sub> | Low-level input voltage | $V_{DD} = 4.5 - 5.5 \text{ V}$<br>$V_{DD} = 3.0 - 3.6 \text{ V}$ | | _<br>_ | 0.8<br>0.2 V <sub>DD</sub> | V<br>V | | V <sub>IH</sub> | High-level input voltage | $V_{DD} = 4.5 - 5.5 \text{ V}$<br>$V_{DD} = 3.0 - 3.6 \text{ V}$ | 2.0<br>0.7 V <sub>DD</sub> | _<br>_ | | V<br>V | | V <sub>OL</sub> | Low-level output voltage | $V_{DD} = 4.5 - 5.5 \text{ V}, I_{OL} = 16 \text{ mA}$<br>$V_{DD} = 3.0 - 3.6 \text{ V}, I_{OL} = 8 \text{ mA}$ | | _<br>_ | 0.4<br>0.4 | V<br>V | | V <sub>OHCMOS</sub> | High-level output voltage CMOS levels | $V_{DD} = 4.5 - 5.5 \text{ V}, I_{OH} = -16 \text{ mA}$<br>$V_{DD} = 3.0 - 3.6 \text{ V}, I_{OH} = -8 \text{ mA}$ | V <sub>DD</sub> – 0.4<br>V <sub>DD</sub> – 0.4 | _<br>_ | | V<br>V | | V <sub>OHTTL</sub> | High-level output voltage TTL levels | $V_{DD} = 4.5 - 5.5 \text{ V}, I_{OH} = -8 \text{ mA}$ | 2.4 | _ | _ | V | | I <sub>IL</sub> | Input low current | V <sub>IN</sub> = 0 V | _ | _ | 10 | μΑ | | I <sub>IH</sub> | Input high current | $V_{IN} = V_{DD}$ | _ | _ | 5 | μΑ | | I <sub>DD</sub> | Power supply current Unloaded | $V_{DD}$ = 4.5 – 5.5 V, output<br>frequency <= 133 MHz<br>$V_{DD}$ = 3.0 – 3.6 V, output<br>frequency <= 100 MHz | - | - | 45<br>25 | mA<br>mA | | I <sub>DDS</sub> <sup>[3]</sup> | Stand-by current (PD = 0) | $V_{DD} = 4.5 - 5.5 \text{ V}$<br>$V_{DD} = 3.0 - 3.6 \text{ V}$ | _<br>_ | 25<br>10 | 100<br>50 | μΑ<br>μΑ | | R <sub>UP</sub> | Input pull up resistor | $V_{DD} = 4.5 - 5.5 \text{ V}, V_{IN} = 0 \text{ V}$<br>$V_{DD} = 4.5 - 5.5 \text{ V}, V_{IN} = 0.7 \text{ V}_{DD}$ | 1.1<br>50 | 3.0<br>100 | 8.0<br>200 | MΩ $k\Omega$ | | I <sub>OE_CLKOUT</sub> | CLKOUT pull down current | V <sub>DD</sub> = 5.0 | _ | 20 | _ | μΑ | Note 3. If external reference is used, it is required to stop the reference (set reference to LOW) during power down. ## Output Clock Switching Characteristics Commercial Over the Operating Range $\sp[4]$ | Parameter | Description | Test Conditions | Min | Тур | Max | Unit | |-----------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------|----------------------------------------|------------------------------| | t <sub>1w</sub> | Output duty cycle at 1.4 V,<br>$V_{DD} = 4.5 - 5.5 \text{ V}$<br>$t_{1w} = t_{1A} \div t_{1B}$ | 1 – 40 MHz, C <sub>L</sub> <= 50 pF<br>40 – 125 MHz, C <sub>L</sub> <= 25 pF<br>125 – 133 MHz, C <sub>L</sub> <= 15 pF | 45<br>45<br>45 | -<br>-<br>- | 55<br>55<br>55 | %<br>%<br>% | | t <sub>1x</sub> | Output duty cycle at $V_{DD}/2$ ,<br>$V_{DD} = 4.5 - 5.5 \text{ V}$<br>$t_{1x} = t_{1A} \div t_{1B}$ | 1 – 40 MHz, C <sub>L</sub> <= 50 pF<br>40 – 125 MHz, C <sub>L</sub> <= 25 pF<br>125 – 133 MHz, C <sub>L</sub> <= 15 pF | 45<br>45<br>45 | _<br>_<br>_ | 55<br>55<br>55 | %<br>%<br>% | | t <sub>1y</sub> | Output duty cycle at $V_{DD}/2$ ,<br>$V_{DD} = 3.0 - 3.6 \text{ V}$<br>$t_{1y} = t_{1A} \div t_{1B}$ | $1 - 40 \text{ MHz}, C_L \le 30 \text{ pF}$<br>$40 - 100 \text{ MHz}, C_L \le 15 \text{ pF}$ | 45<br>40 | _ | 55<br>60 | %<br>% | | t <sub>2</sub> | Output clock rise time | Between $0.8 - 2.0$ V, $V_{DD} = 4.5$ V $- 5.5$ V, $C_{L} = 50$ pF Between $0.8 - 2.0$ V, $V_{DD} = 4.5$ V $- 5.5$ V, $C_{L} = 25$ pF Between $0.8 - 2.0$ V, $V_{DD} = 4.5$ V $- 5.5$ V, $C_{L} = 15$ pF Between $0.2$ V <sub>DD</sub> $- 0.8$ V <sub>DD</sub> , $V_{DD} = 4.5$ V $- 5.5$ V, $C_{L} = 50$ pF Between $0.2$ V <sub>DD</sub> $- 0.8$ V <sub>DD</sub> , $V_{DD} = 3.0$ V $- 3.6$ V, $C_{L} = 30$ pF Between $0.2$ V <sub>DD</sub> $- 0.8$ V <sub>DD</sub> , $V_{DD} = 3.0$ V $- 3.6$ V, $C_{L} = 15$ pF | 11111 | | 1.8<br>1.2<br>0.9<br>3.4<br>4.0<br>2.4 | ns<br>ns<br>ns<br>ns<br>ns | | t <sub>3</sub> | Output clock fall time | Between $0.8 \text{ V} - 2.0 \text{ V}, \text{ V}_{DD} = 4.5 \text{ V} - 5.5 \text{ V}, \text{ C}_L = 50 \text{ pF}$<br>Between $0.8 - 2.0 \text{ V}, \text{ V}_{DD} = 4.5 \text{ V} - 5.5 \text{ V}, \text{ C}_L = 25 \text{ pF}$<br>Between $0.8 - 2.0 \text{ V}, \text{ V}_{DD} = 4.5 \text{ V} - 5.5 \text{ V}, \text{ C}_L = 15 \text{ pF}$<br>Between $0.2 \text{ V}_{DD} - 0.8 \text{ V}_{DD}, \text{ V}_{DD} = 4.5 \text{ V} - 5.5 \text{ V}, \text{ C}_L = 50 \text{ pF}$<br>Between $0.2 \text{ V}_{DD} - 0.8 \text{ V}_{DD}, \text{ V}_{DD} = 3.0 \text{ V} - 3.6 \text{ V}, \text{ C}_L = 30 \text{ pF}$<br>Between $0.2 \text{ V}_{DD} - 0.8 \text{ V}_{DD}, \text{ V}_{DD} = 3.0 \text{ V} - 3.6 \text{ V}, \text{ C}_L = 15 \text{ pF}$ | | -<br>-<br>-<br>- | 1.8<br>1.2<br>0.9<br>3.4<br>4.0<br>2.4 | ns<br>ns<br>ns<br>ns<br>ns | | t <sub>4</sub> | Startup time out of power down | PWR_DWN pin LOW to HIGH <sup>[5]</sup> | - | 1 | 2 | ms | | t <sub>5a</sub> | Power down delay time (synchronous setting) | PWR_DWN pin LOW to output LOW (T= period of output CLK) | - | T/2 | T + 10 | ns | | t <sub>5b</sub> | Power down delay time (asynchronous setting) | PWR_DWN pin LOW to output LOW | - | 10 | 15 | ns | | t <sub>6</sub> | Power up time | From power on <sup>[5]</sup> | _ | 1 | 2 | ms | | t <sub>7a</sub> | Output disable time (synchronous setting) | OE pin LOW to output high-Z<br>(T= period of output CLK) | - | T/2 | T + 10 | ns | | t <sub>7b</sub> | Output disable time (asynchronous setting) | OE pin LOW to output high-Z | - | 10 | 15 | ns | | t <sub>8</sub> | Output enable time (always synchronous enable) | OE pin LOW to HIGH<br>(T= period of output CLK) | _ | Т | 1.5T+<br>25ns | ns | | t <sub>9</sub> | Peak-to-peak period jitter | $V_{DD} = 3.0 \text{ V} - 3.6 \text{ V}, 4.5 \text{ V} - 5.5 \text{ V}, \text{ Fo} > 33 \text{ MHz}, V_{CO} > 100 \text{ MHz} \\ V_{DD} = 3.0 \text{ V} - 5.5 \text{ V}, \text{ Fo} < 33 \text{ MHz}$ | 1 1 | 80<br>0.3% | 150<br>1% | ps<br>% of<br>F <sub>O</sub> | Not all parameters measured in production testing. Oscillator start time can not be guaranteed for all crystal types. This specification is for operation with AT cut crystals with ESR < 70Ω.</li> ### **Operating Conditions for Industrial Temperature Device** | Parameter | Description | Min | Max | Unit | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------|----------------------| | $V_{DD}$ | Supply voltage | 3.0 | 5.5 | V | | T <sub>A</sub> | Operating temperature, ambient | -40 | +85 | °C | | C <sub>TTL</sub> | Max. capacitive load on outputs for TTL levels $V_{DD}=4.5-5.5 \text{ V}, \text{ output frequency}=1-40 \text{ MHz} \\ V_{DD}=4.5-5.5 \text{ V}, \text{ output frequency}=40-125 \text{ MHz} \\ V_{DD}=4.5-5.5 \text{ V}, \text{ output frequency}=125-133 \text{ MHz} $ | -<br>-<br>- | 35<br>15<br>10 | pF<br>pF<br>pF | | C <sub>CMOS</sub> | Max. capacitive load on outputs for CMOS levels $V_{DD} = 4.5 - 5.5 \text{ V}, \text{ output frequency} = 1 - 40 \text{ MHz}$ $V_{DD} = 4.5 - 5.5 \text{ V}, \text{ output frequency} = 40 - 125 \text{ MHz}$ $V_{DD} = 4.5 - 5.5 \text{ V}, \text{ output frequency} = 125 - 133 \text{ MHz}$ $V_{DD} = 3.0 - 3.6 \text{ V}, \text{ output frequency} = 1 - 40 \text{ MHz}$ $V_{DD} = 3.0 - 3.6 \text{ V}, \text{ output frequency} = 40 - 100 \text{ MHz}$ | -<br>-<br>-<br>- | 35<br>15<br>10<br>20<br>10 | pF<br>pF<br>pF<br>pF | | X <sub>REF</sub> | Reference frequency, input crystal with C <sub>load</sub> = 10 pF | 10 | 30 | MHz | | | Reference frequency, external clock source | 1 | 75 | MHz | | t <sub>PU</sub> | Power up time for all VDD's to reach minimum specified voltage (power ramps must be monotonic) | 0.05 | 50 | ms | #### **Electrical Characteristics** $T_A = -40$ °C to +85°C | Parameter | Description | Test Conditions | Min | Тур | Max | Unit | |---------------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------|------------|----------------------------|----------| | V <sub>IL</sub> | Low-level input voltage | V <sub>DD</sub> = 4.5 - 5.5 V<br>V <sub>DD</sub> = 3.0 - 3.6 V | _<br>_ | _<br>_ | 0.8<br>0.2 V <sub>DD</sub> | V<br>V | | V <sub>IH</sub> | High-level input voltage | $V_{DD} = 4.5 - 5.5 \text{ V}$<br>$V_{DD} = 3.0 - 3.6 \text{ V}$ | 2.0<br>0.7 V <sub>DD</sub> | | _ | V<br>V | | V <sub>OL</sub> | Low-level output voltage | $V_{DD} = 4.5 - 5.5 \text{ V}, I_{OL} = 16 \text{ mA}$<br>$V_{DD} = 3.0 - 3.6 \text{ V}, I_{OL} = 8 \text{ mA}$ | _<br>_ | _<br>_ | 0.4<br>0.4 | V<br>V | | V <sub>OHCMOS</sub> | High-level output voltage, CMOS levels | $V_{DD} = 4.5 - 5.5 \text{ V}, I_{OH} = -16 \text{ mA}$<br>$V_{DD} = 3.0 - 3.6 \text{ V}, I_{OH} = -8 \text{ mA}$ | $V_{DD} - 0.4 V_{DD} - 0.4$ | _<br>_ | _ | V<br>V | | V <sub>OHTTL</sub> | High-level output voltage, TTL levels | $V_{DD} = 4.5 - 5.5 \text{ V}, I_{OH} = -8 \text{ mA}$ | 2.4 | _ | _ | V | | I <sub>IL</sub> | Input low current | V <sub>IN</sub> = 0 V | - | _ | 10 | μΑ | | I <sub>IH</sub> | Input high current | $V_{IN} = V_{DD}$ | _ | _ | 5 | μΑ | | I <sub>DD</sub> | Power supply current,<br>Unloaded | $V_{DD}$ = 4.5 – 5.5 V, output frequency <= 133 MHz $V_{DD}$ = 3.0 – 3.6 V, output frequency <= 100 MHz | - | _ | 45<br>25 | mA<br>mA | | I <sub>DDS</sub> <sup>[3]</sup> | Stand-by current (PD = 0) | $V_{DD} = 4.5 - 5.5 \text{ V}$<br>$V_{DD} = 3.0 - 3.6 \text{ V}$ | _<br>_ | 25<br>10 | 100<br>50 | μΑ | | R <sub>UP</sub> | Input pull up resistor | $V_{DD} = 4.5 - 5.5 \text{ V}, V_{IN} = 0 \text{ V}$<br>$V_{DD} = 4.5 - 5.5 \text{ V}, V_{IN} = 0.7 \text{ V}_{DD}$ | 1.1<br>50 | 3.0<br>100 | 8.0<br>200 | MΩ<br>kΩ | | I <sub>OE_CLKOUT</sub> | CLKOUT pull down current | V <sub>DD</sub> = 5.0 | _ | 20 | _ | μΑ | ## Output Clock Switching Characteristics Industrial Over the Operating Range $\[^{[4]}\]$ | Parameter | Description | Test Conditions | Min | Тур. | Max | Unit | |-----------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------|----------------------------------------|----------------------------| | t <sub>1w</sub> | Output duty cycle at 1.4 V, $V_{DD} = 4.5 - 5.5 \text{ V}$ $t_{1w} = t_{1A} \div t_{1B}$ | $1 - 40$ MHz, $C_L <= 35$ pF<br>$40 - 125$ MHz, $C_L <= 15$ pF<br>$125 - 133$ MHz, $C_L <= 10$ pF | 45<br>45<br>45 | | 55<br>55<br>55 | %<br>%<br>% | | t <sub>1x</sub> | Output duty cycle at $V_{DD}/2$ , $V_{DD} = 4.5 - 5.5 \text{ V}$ $t_{1x} = t_{1A} \div t_{1B}$ | $1 - 40$ MHz, $C_L \le 35$ pF<br>$40 - 125$ MHz, $C_L \le 15$ pF<br>$125 - 133$ MHz, $C_L \le 10$ pF | 45<br>45<br>45 | | 55<br>55<br>55 | %<br>%<br>% | | t <sub>1y</sub> | Output duty cycle at $V_{DD}/2$ , $V_{DD} = 3.0 - 3.6 \text{ V}$ $t_{1y} = t_{1A} \div t_{1B}$ | 1– 40 MHz, C <sub>L</sub> <= 20 pF<br>40 – 100 MHz, C <sub>L</sub> <= 10 pF | 45<br>40 | | 55<br>60 | %<br>% | | t <sub>2</sub> | Output clock rise time | Between $0.8 - 2.0 \text{ V}$ , $V_{DD} = 4.5 \text{ V} - 5.5 \text{ V}$ , $C_L = 35 \text{ pF}$ Between $0.8 - 2.0 \text{ V}$ , $V_{DD} = 4.5 \text{ V} - 5.5 \text{ V}$ , $C_L = 15 \text{ pF}$ Between $0.8 - 2.0 \text{ V}$ , $V_{DD} = 4.5 \text{ V} - 5.5 \text{ V}$ , $C_L = 10 \text{ pF}$ Between $0.2 \text{ V}_{DD} - 0.8 \text{ V}_{DD}$ , $V_{DD} = 4.5 \text{ V} - 5.5 \text{ V}$ , $C_L = 35 \text{ pF}$ Between $0.2 \text{ V}_{DD} - 0.8 \text{ V}_{DD}$ , $V_{DD} = 3.0 \text{ V} - 3.6 \text{ V}$ , $C_L = 20 \text{ pF}$ Between $0.2 \text{ V}_{DD} - 0.8 \text{ V}_{DD}$ , $V_{DD} = 3.0 \text{ V} - 3.6 \text{ V}$ , $C_L = 10 \text{ pF}$ | -<br>-<br>-<br>- | | 1.8<br>1.2<br>0.9<br>3.4<br>4.0<br>2.4 | ns<br>ns<br>ns<br>ns<br>ns | | t <sub>3</sub> | Output clock fall time | Between $0.8 \text{ V} - 2.0 \text{ V}, \text{ V}_{DD} = 4.5 \text{ V} - 5.5 \text{ V}, \text{ C}_{L} = 35 \text{ pF}$ Between $0.8 - 2.0 \text{ V}, \text{ V}_{DD} = 4.5 \text{ V} - 5.5 \text{ V}, \text{ C}_{L} = 15 \text{ pF}$ Between $0.8 - 2.0 \text{ V}, \text{ V}_{DD} = 4.5 \text{ V} - 5.5 \text{ V}, \text{ C}_{L} = 10 \text{ pF}$ Between $0.2 \text{ V}_{DD} - 0.8 \text{ V}_{DD}, \text{ V}_{DD} = 4.5 \text{ V} - 5.5 \text{ V}, \text{ C}_{L} = 35 \text{ pF}$ Between $0.2 \text{ V}_{DD} - 0.8 \text{ V}_{DD}, \text{ V}_{DD} = 3.0 \text{ V} - 3.6 \text{ V}, \text{ C}_{L} = 20 \text{ pF}$ Between $0.2 \text{ V}_{DD} - 0.8 \text{ V}_{DD}, \text{ V}_{DD} = 3.0 \text{ V} - 3.6 \text{ V}, \text{ C}_{L} = 10 \text{ pF}$ | -<br>-<br>-<br>- | | 1.8<br>1.2<br>0.9<br>3.4<br>4.0<br>2.4 | ns<br>ns<br>ns<br>ns<br>ns | | t <sub>4</sub> | Startup time out of Power down | PWR_DWN pin LOW to HIGH <sup>[5]</sup> | _ | 1 | 2 | ms | | t <sub>5a</sub> | Power down delay time (synchronous setting) | PWR_DWN pin LOW to output LOW (T= period of output clk) | _ | T/2 | T+10 | ns | | t <sub>5b</sub> | Power down delay time (asynchronous setting) | PWR_DWN pin LOW to output LOW | _ | 10 | 15 | ns | | t <sub>6</sub> | Power up time | From power on <sup>[5]</sup> | _ | 1 | 2 | ms | | t <sub>7a</sub> | Output Disable time (synchronous setting) | OE pin LOW to output high-Z (T= period of output clk) | _ | T/2 | T + 10 | ns | | t <sub>7b</sub> | Output Disable time (asynchronous setting) | OE pin LOW to output high-Z | _ | 10 | 15 | ns | | t <sub>8</sub> | Output Enable time<br>(always synchronous<br>enable) | OE pin LOW to HIGH (T = period of output clk) | - | Т | 1.5T +<br>25ns | ns | | t <sub>9</sub> | Peak-to-peak period jitter | $V_{\rm DD}$ = 3.0 V – 3.6 V, 4.5 V – 5.5 V, Fo > 33 MHz, $V_{\rm CO}$ > 100 MHz $V_{\rm DD}$ = 3.0 V – 5.5 V, Fo < 33 MHz | -<br>- | 80<br>0.3% | 150<br>1% | ps<br>% of F <sub>O</sub> | #### **Switching Waveforms** Figure 2. Duty Cycle Timing $(t_{1w}, t_{1x}, t_{1y})$ Figure 3. Output Rise/Fall Time Figure 4. Power down Timing (synchronous and asynchronous modes) Figure 5. Power up Timing Figure 6. Output Enable Timing (synchronous and asynchronous modes) #### Notes <sup>6.</sup> In synchronous mode, the power down or output three-state is not initiated until the next falling edge of the output clock. 7. In asynchronous mode, the power down or output three-state occurs within 25 ns regardless of position in the output clock cycle. #### Typical Rise/Fall Time[8] Trends for CY2077 Figure 7. Rise/Fall Time vs. VDD over Temperatures Figure 8. Rise/Fall Time vs. Output Loads over Temperatures Note <sup>8.</sup> Rise/Fall time for CMOS output is measured between 1.2 $V_{DD}$ and 0.8 $V_{DD}$ . Rise/Fall time for TTL output is measured between 0.8 $V_{DD}$ and 0.7 $V_{DD}$ and 0.8 $V_{DD}$ . #### Typical Duty Cycle<sup>[9]</sup> Trends for CY2077 Figure 9. Duty Cycle vs. V<sub>DD</sub> over Temperatures Figure 10. Duty Cycle vs. Output Load Figure 11. Duty Cycle vs. Output Frequency over Temperatures Note <sup>9.</sup> Duty cycle is measured at 1.4 V for TTL output and 0.5 $\rm V_{\rm DD}$ for CMOS output. #### **Typical Jitter Trends for CY2077** Figure 13. Period Jitter (pk-pk) vs. Output Frequency over Temperatures #### **Programming Procedures** Currently the CY2077 is available only as a field-programmable device, as indicated by an "F" in the ordering code. Devices may be programmed using the CY3672-USB programmer, or through programmers available from third party programmer manufacturers such as Hi-Lo Systems and BP Micro. Programming services are also available from third parties, including some Cypress distribution partners. To generate a JEDEC format programming file, customers must use CyClocks software. This software automatically calculates the output frequencies that can be generated by CY2077 devices. The CyClocks software is a subset of the larger software tool CyberClocks, which is available free of charge from the Cypress web site (http://www.cypress.com). CyberClocks is installed on a PC and must not be confused with the web-based application CyberClocks Online. For high volume designs, factory programming of customer-specific configurations is available on other 8-pin devices such as the CY22180, CY22801 and CY22381. Factory programming is no longer offered for new designs using the CY2077. #### **Ordering Information** | Order Code <sup>[11]</sup> | Package Name | Package Type | Operating Temp. Range | Operating Voltage | | | |----------------------------|-------------------------------------------------------------------|---------------------------|----------------------------------|-------------------|--|--| | Pb-Free | | | | | | | | CY2077FSXC | S8 | 8-pin SOIC | Commercial (T = 0 °C to 70 °C) | 3.3 V or 5 V | | | | CY2077FSXCT | S8 | 8-pin SOIC-Tape and Reel | Commercial (T = 0 °C to 70 °C) | 3.3 V or 5 V | | | | CY2077FZZ | Z8 | 8-pin TSSOP | Commercial (T = 0 °C to 70 °C) | 3.3 V or 5 V | | | | CY2077FZXI | Z8 | 8-pin TSSOP | Industrial (T = -40 °C to 85 °C) | 3.3 V or 5 V | | | | CY2077FZXIT | Z8 | 8-pin TSSOP-Tape and Reel | Industrial (T = -40 °C to 85 °C) | 3.3 V or 5 V | | | | Programmer | | | | | | | | CY3672-USB | Programming Kit | | | | | | | CY3696 | Socket adapter board, for programming CY2077FS (SOIC Package) | | | | | | | CY3697 | 97 Socket adapter board, for programming CY2077FZ (TSSOP Package) | | | | | | Table 4. Obsolete or Not For New Designs | | Original Device | Replacement Device | | | |--------------------------------|-----------------------------------------|--------------------|---------------------------|--| | Order Code <sup>[10, 11]</sup> | Description | Order Code | Description | | | CY2077SC-xxx | | none | | | | CY2077SC-xxxT | | none | | | | CY2077SI-xxx | | none | | | | CY2077SI-xxxT | | none | | | | CY2077SXC-xxx | | none | | | | CY2077SXC-xxxT | | none | | | | CY2077ZC-xxx | | none | | | | CY2077ZC-xxxT | | none | | | | CY2077ZI-xxx | | none | | | | CY2077ZI-xxxT | | none | | | | CY2077ZXC-xxx | | none | | | | CY2077ZXC-xxxT | | none | | | | CY2077FSI | SOIC, Industrial (T = -40 °C to 85 °C) | CY2077FSXC | Pb-free SOIC, Commercial | | | CY2077FZ | TSSOP, Commercial (T = 0 °C to 70 °C) | CY2077FZZ | Pb-free TSSOP, Commercial | | | CY2077FZI | TSSOP, Industrial (T = -40 °C to 85 °C) | CY2077FZXI | Pb-free TSSOP, Industrial | | #### Notes 11. The CY2077F are field programmable. For more details, contact your local Cypress FAE or Cypress Sales Representative. Document Number: 38-07210 Rev. \*G <sup>10.</sup> The CY2077SC-xxx(T), CY2077SI-xxx(T), CY2077SXC-xxx(T), CY2077ZC-xxx(T), CY2077ZI-xxx(T) and CY2077ZXC-xxx(T), are factory programmed configurations. Factory programming is available for high-volume design opportunities. For more details, contact your local Cypress FAE or Cypress Sales Representative. #### **Package Diagrams** Figure 14. 8-pin (150 mil Body) SOIC (Small Outline IC) - 1. DIMENSIONS IN INCHESEMM) MIN. MAX. - 2. PIN 1 ID IS OPTIONAL, ROUND ON SINGLE LEADFRAME RECTANGULAR ON MATRIX LEADFRAME - 3. REFERENCE JEDEC MS-012 - 4. PACKAGE WEIGHT 0.07gms | PART # | | | | | |---------|----------------|--|--|--| | \$08.15 | STANDARD PKG. | | | | | SZ08.15 | LEAD FREE PKG. | | | | Figure 15. 8-pin (4.40-mm Body) TSSOP (Thin Shrunk Small Outline Package) DIMENSIONS IN MM[INCHES] MIN. MAX. REFERENCE JEDEC MO-153 | PART # | | | | | |----------|----------------|--|--|--| | Z08.173 | STANDARD PKG. | | | | | ZZ08.173 | LEAD FREE PKG. | | | | 51-85093 \*D ### **Document History Page** | Revision | ECN | Orig. of<br>Change | Sumbission<br>Date | Description of Change | | |----------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | ** | 111727 | DSG | 02/07/02 | Convert from Spec number: 38-01009 to 38-07210 | | | *A | 114938 | CKN | 07/24/02 | Added table and notes to page 11 | | | *B | 121843 | RBI | 12/14/02 | Power up requirements added to Operating Conditions Information | | | *C | 2104546 | PYG/KVM<br>/AESA | See ECN | Updated Ordering Information table Replaced the "Custom Configuration Request Procedure" section with "Programming Procedures" Updated package diagrams | | | *D | 2631183 | KVM/AESA | 01/06/09 | Updated template. CY2077FS removed from the active part number table. Added CY2077FZXI and CY2077FZXIT to the Ordering Information table. Corrected wording on p. 2 about when the weak output pull-down is active. Added to Table 1 to indicate that PWR_DWN is active low and OE is active high. | | | *E | 2905892 | CXQ | 04/07/10 | Removed inactive part CY2077FS from Table 4. Updated package diagrams | | | *F | 3388539 | MNSB/<br>PURU | 09/29/11 | Replaced "CY3670" with "CY3672-USB" under Programming Procedures on page 13. Updated Ordering Information on page 13 to include correct programmer part numbers and socket adapters. | | | *G | 3514611 | PURU | 02/01/2012 | Removed benefits section Updated Package Diagrams | | #### Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface Lighting & Power Control cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless #### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2002-2012. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.