# 3.3 V Zero Delay Buffer #### **Features** - Zero input-output propagation delay, adjustable by capacitive load on FBK input - Multiple configurations - Multiple low-skew outputs - 10 MHz to 133 MHz operating range - 90 ps typical peak cycle-to-cycle jitter at 15 pF, 66 MHz - Space-saving 8-pin 150-mil small outline integrated circuit (SOIC) package - 3.3 V operation - Industrial temperature available ### **Functional Description** The CY2304 is a 3.3 V zero delay buffer designed to distribute high-speed clocks in PC, workstation, datacom, telecom, and other high performance applications. The part has an on-chip phase-locked loop (PLL) that locks to an input clock presented on the REF pin. The PLL feedback is required to be driven into the FBK pin, and can be obtained from one of the outputs. The input-to-output skew is guaranteed to be less than 250 ps, and output-to-output skew is guaranteed to be less than 200 ps. The CY2304 has two banks of two outputs each. The CY2304 PLL enters a power down state when there are no rising edges on the REF input. In this mode, all outputs are three-stated and the PLL is turned off, resulting in less than 25 $\mu$ A of current draw. Multiple CY2304 devices can accept the same input clock and distribute it in a system. In this case, the skew between the outputs of two devices is guaranteed to be less than 500 ps. The CY2304 is available in two different configurations, as shown in Table 1. The CY2304–1 is the base part, where the output frequencies equal the reference if there is no counter in the feedback path. The CY2304–2 allows the user to obtain Ref and 1/2x or 2x frequencies on each output bank. The exact configuration and output frequencies depends on which output drives the feedback pin ## **Logic Block Diagram** **Table 1. Available Configurations** | Device | FBK from | Bank A Frequency | Bank B Frequency | |----------|-------------|------------------|------------------| | CY2304-1 | Bank A or B | Reference | Reference | | CY2304-2 | Bank A | Reference | Reference/2 | | CY2304-2 | Bank B | 2 × Reference | Reference | ## Contents | Pinout | 3 | |------------------------------------------------------------|---| | Zero Delay and Skew Control | 4 | | Maximum Ratings | 5 | | Operating Conditions for CY2304SXC Commercial | | | Temperature Devices | 5 | | <b>Electrical Characteristics for CY2304SXC Commercial</b> | | | Temperature Devices | 5 | | Switching Characteristics for CY2304SXC Commercial | | | Temperature Devices | 6 | | Electrical Characteristics for CY2304SXI Industrial | | | Temperature Devices | 7 | | Operating Conditions for CY2304SXI Industrial | | | Temperature Devices | 7 | | Switching Characteristics for CY2304SXI Indus | strial | |-----------------------------------------------|--------| | Temperature Devices | | | Switching Waveforms | 9 | | Ordering Information | | | Ordering Code Definitions | 11 | | Package Drawing and Dimensions | | | Acronyms | 13 | | Document Conventions | 13 | | Units of Measure | 13 | | Document History Page | | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | | | Products | | | PSoC Solutions | 15 | ## **Pinout** Figure 1. 8-pin SOIC - Top View Table 2. Pin Definitions - 8-pin SOIC | Pin | Signal | Description | |-----|----------------------|-----------------------------------------------| | 1 | REF <sup>[1]</sup> | Input reference frequency, 5 V tolerant input | | 2 | CLKA1 <sup>[2]</sup> | Clock output, Bank A | | 3 | CLKA2 <sup>[2]</sup> | Clock output, Bank A | | 4 | GND | Ground | | 5 | CLKB1 <sup>[2]</sup> | Clock output, Bank B | | 6 | CLKB2 <sup>[2]</sup> | Clock output, Bank B | | 7 | $V_{DD}$ | 3.3 V supply | | 8 | FBK | PLL feedback input | - Notes 1. Weak pull-down. 2. Weak pull-down on all outputs. ## **Zero Delay and Skew Control** Figure 2. REF. Input to CLKA/CLKB Delay vs. Difference in Loading Between FBK Pin and CLKA/CLKB Pins To close the feedback loop of the CY2304, the FBK pin can be driven from any of the four available output pins. The output driving the FBK pin is driving a total load of 7 pF, with any additional load that it drives. The relative loading of this output (with respect to the remaining outputs) can adjust the input-output delay. This is shown in Figure 2. For applications requiring zero input-output delay, all outputs including the one providing feedback must be equally loaded. If input-output delay adjustments are required, use the graph shown in Figure 2 to calculate loading differences between the feedback output and remaining outputs. For zero output-output skew, be sure to load outputs equally. For further information on using CY2304, refer to the application note AN1234 "CY2308: Zero Delay Buffer". ## **Maximum Ratings** | Supply voltage to ground potential0.5 V to +7.0 V | Storage temperature65 °C to +150 °C | |---------------------------------------------------------------|-----------------------------------------------------------------| | DC input voltage (except Ref)0.5 V to V <sub>DD</sub> + 0.5 V | Junction temperature150 °C | | DC input voltage REF0.5 V to 7 V | Static discharge voltage (per MIL-STD-883, Method 3015)> 2000 V | ## **Operating Conditions for CY2304SXC Commercial Temperature Devices** | Parameter | Description | Min | Max | Unit | |-----------------|------------------------------------------------------------------------------------------------------------|------|-----|------| | $V_{DD}$ | Supply voltage | 3.0 | 3.6 | V | | T <sub>A</sub> | Operating temperature (ambient temperature) | 0 | 70 | °C | | C <sub>L</sub> | Load capacitance (below 100 MHz) | - | 30 | pF | | | Load capacitance (from 100 MHz to 133 MHz) | _ | 15 | pF | | C <sub>IN</sub> | Input capacitance <sup>[3]</sup> | _ | 7 | pF | | t <sub>PU</sub> | Power-up time for all V <sub>DD</sub> s to reach minimum specified voltage (power ramps must be monotonic) | 0.05 | 50 | ms | ## **Electrical Characteristics for CY2304SXC Commercial Temperature Devices** | Parameter | Description | Test Conditions | Min | Max | Unit | |---------------------------|------------------------------------|------------------------------------------------------------------------|-----|-------|------| | V <sub>IL</sub> | Input LOW voltage | | _ | 0.8 | V | | V <sub>IH</sub> | Input HIGH voltage | | 2.0 | _ | V | | I <sub>IL</sub> | Input LOW current | V <sub>IN</sub> = 0 V | _ | 50.0 | μΑ | | I <sub>IH</sub> | Input HIGH current | $V_{IN} = V_{DD}$ | _ | 100.0 | μΑ | | V <sub>OL</sub> | Output LOW voltage <sup>[4]</sup> | I <sub>OL</sub> = 8 mA (-1, -2) | - | 0.4 | V | | V <sub>OH</sub> | Output HIGH voltage <sup>[4]</sup> | I <sub>OH</sub> = -8 mA (-1, -2) | 2.4 | _ | V | | I <sub>DD</sub> (PD mode) | Power-down supply current | REF = 0 MHz | - | 12.0 | μΑ | | I <sub>DD</sub> | Supply current | Unloaded outputs, 100 MHz REF, Select inputs at V <sub>DD</sub> or GND | _ | 45.0 | mA | | | | Unloaded outputs, 66 MHz REF (-1,-2) | - | 32.0 | mA | | | | Unloaded outputs, 33 MHz REF (-1,-2) | - | 18.0 | mA | #### Notes Document Number: 38-07247 Rev. \*J Page 5 of 15 Applies to both REF clock and FBK. Parameter is guaranteed by design and characterization. Not 100% tested in production. # **Switching Characteristics for CY2304SXC Commercial Temperature Devices** | Parameter <sup>[5]</sup> | Name | Test Conditions | Min | Тур | Max | Unit | |--------------------------|-----------------------------------------------------------|-----------------------------------------------------------------|------|------|-------|------| | t <sub>1</sub> | Output frequency | 30 pF load, all devices | 10 | _ | 100 | MHz | | t <sub>1</sub> | Output frequency | 15 pF load, -1, -2 devices | 10 | _ | 133.3 | MHz | | t <sub>DC</sub> | Duty cycle <sup>[6]</sup> = $t_2 \div t_1$ (-1,-2) | Measured at 1.4 V,<br>F <sub>OUT</sub> = 66.66 MHz, 30-pF load | 40.0 | 50.0 | 60.0 | % | | t <sub>DC</sub> | Duty cycle <sup>[6]</sup> = $t_2 \div t_1$ (-2) | Measured at 1.4 V,<br>F <sub>OUT</sub> = 83.0 MHz, 15-pF load | 40.0 | 50.0 | 60.0 | % | | t <sub>DC</sub> | Duty cycle <sup>[6]</sup> = $t_2 \div t_1$ (-1,-2) | Measured at 1.4 V,<br>F <sub>OUT</sub> < 50 MHz, 15-pF load | 45.0 | 50.0 | 55.0 | % | | t <sub>3</sub> | Rise time <sup>[6]</sup><br>(-1, -2) | Measured between 0.8 V and 2.0 V, 30-pF load | _ | - | 2.20 | ns | | t <sub>3</sub> | Rise time <sup>[6]</sup><br>(-1, -2) | Measured between 0.8 V and 2.0 V,<br>15-pF load | _ | - | 1.50 | ns | | t <sub>4</sub> | Fall time <sup>[6]</sup><br>(–1, –2) | Measured between 0.8 V and 2.0 V, 30-pF load | _ | _ | 2.20 | ns | | t <sub>4</sub> | Fall time <sup>[6]</sup><br>(–1, –2) | Measured between 0.8 V and 2.0 V,<br>15 pF load | _ | _ | 1.50 | ns | | t <sub>5</sub> | Output-to-output skew on same Bank (–1,–2) <sup>[6]</sup> | All outputs equally loaded | _ | _ | 200 | ps | | | Output bank A to output bank B skew (–1) | All outputs equally loaded | _ | _ | 200 | ps | | | Output bank A to output bank B skew (–2) | All outputs equally loaded | - | _ | 400 | ps | | t <sub>6</sub> | Skew, REF rising edge to FBK rising edge <sup>[6]</sup> | Measured at V <sub>DD</sub> /2 | _ | 0 | ±250 | ps | | t <sub>7</sub> | Device-to-device skew <sup>[6]</sup> | Measured at $V_{DD}/2$ on the FBK pins of devices | - | 0 | 500 | ps | | tu | Cycle-to-cycle jitter <sup>[6]</sup><br>(–1) | Measured at 66.67 MHz, loaded outputs, 15-pF load | _ | 90 | 175 | ps | | | | Measured at 66.67 MHz, loaded outputs, 30-pF load | _ | _ | 200 | ps | | | | Measured at 133.3 MHz, loaded outputs, 15-pF load | _ | _ | 100 | ps | | t <sub>J</sub> | Cycle-to-cycle jitter <sup>[6]</sup><br>(–2) | Measured at 66.67 MHz, loaded outputs 30-pF load | - | _ | 400 | ps | | | | Measured at 66.67 MHz, loaded outputs 15-pF load | _ | _ | 375 | ps | | t <sub>LOCK</sub> | PLL lock time <sup>[6]</sup> | Stable power supply, valid clocks presented on REF and FBK pins | _ | _ | 1.0 | ms | <sup>5.</sup> All parameters are specified with loaded output.6. Parameter is guaranteed by design and characterization. Not 100% tested in production. # **Operating Conditions for CY2304SXI Industrial Temperature Devices** | Parameter | Description | Min | Max | Unit | |-----------------|---------------------------------------------|-----|-----|------| | $V_{DD}$ | Supply voltage | | 3.6 | V | | T <sub>A</sub> | Operating temperature (ambient temperature) | | 85 | °C | | C <sub>L</sub> | Load capacitance (below 100 MHz) | | 30 | pF | | | Load capacitance (from 100 MHz to 133 MHz) | | 15 | pF | | C <sub>IN</sub> | Input capacitance | _ | 7 | pF | # **Electrical Characteristics for CY2304SXI Industrial Temperature Devices** | Parameter | Description | Test Conditions | Min | Max | Unit | |---------------------------|------------------------------------|--------------------------------------------------------------------|-----|-------|------| | V <sub>IL</sub> | Input LOW voltage | | _ | 0.8 | V | | V <sub>IH</sub> | Input HIGH voltage | | 2.0 | _ | V | | I <sub>IL</sub> | Input LOW current | V <sub>IN</sub> = 0 V | _ | 50.0 | μА | | I <sub>IH</sub> | Input HIGH current | $V_{IN} = V_{DD}$ | _ | 100.0 | μΑ | | V <sub>OL</sub> | Output LOW voltage <sup>[7]</sup> | I <sub>OL</sub> = 8 mA (–1, –2) | _ | 0.4 | V | | V <sub>OH</sub> | Output HIGH voltage <sup>[7]</sup> | $I_{OH} = -8 \text{ mA } (-1, -2)$ | 2.4 | _ | V | | I <sub>DD</sub> (PD mode) | Power-down supply current | REF = 0 MHz | _ | 25.0 | μΑ | | I <sub>DD</sub> | Supply current | Unloaded outputs, 100 MHz, Select inputs at V <sub>DD</sub> or GND | _ | 45.0 | mA | | | | Unloaded outputs, 66 MHz REF (-1, -2) | _ | 35.0 | mA | | | | Unloaded outputs, 33 MHz REF (-1, -2) | _ | 20.0 | mA | #### Note Document Number: 38-07247 Rev. \*J Page 7 of 15 <sup>7.</sup> Parameter is guaranteed by design and characterization. Not 100% tested in production. # **Switching Characteristics for CY2304SXI Industrial Temperature Devices** | Parameter <sup>[8]</sup> | Name | Test Conditions | Min | Тур | Max | Unit | |--------------------------|-----------------------------------------------------------|-----------------------------------------------------------------|------|------|-------|------| | t <sub>1</sub> | Output frequency | 30-pF load, All devices | 10 | _ | 100 | MHz | | <sup>‡</sup> 1 | Output frequency | 15-pF load, All devices | 10 | _ | 133.3 | MHz | | t <sub>DC</sub> | Duty cycle <sup>[9]</sup> = $t_2 \div t_1$ (-1,-2) | Measured at 1.4 V, F <sub>OUT</sub> = 66.66 MHz, 30-pF load | 40.0 | 50.0 | 60.0 | % | | t <sub>DC</sub> | Duty cycle <sup>[9]</sup> = $t_2 \div t_1$ (-2) | Measured at 1.4 V,<br>F <sub>OUT</sub> = 83.0 MHz, 15-pF load | 40.0 | 50.0 | 60.0 | % | | DC | Duty cycle <sup>[9]</sup> = $t_2 \div t_1$ (-1,-2) | Measured at 1.4 V, F <sub>OUT</sub> < 50 MHz, 15-pF load | 45.0 | 50.0 | 55.0 | % | | t <sub>3</sub> | Rise time <sup>[9]</sup> (–1, –2) | Measured between 0.8 V and 2.0 V, 30-pF load | _ | _ | 2.50 | ns | | t <sub>3</sub> | Rise time <sup>[9]</sup> (–1, –2) | Measured between 0.8 V and 2.0 V, 15-pF load | _ | _ | 1.50 | ns | | t <sub>4</sub> | Fall time <sup>[9]</sup><br>(–1, –2) | Measured between 0.8 V and 2.0 V, 30-pF load | _ | _ | 2.50 | ns | | t <sub>4</sub> | Fall time <sup>[9]</sup><br>(–1, –2) | Measured between 0.8 V and 2.0 V, 15-pF load | - | _ | 1.50 | ns | | t <sub>5</sub> | Output-to-output skew on same bank (-1,-2) <sup>[9]</sup> | All outputs equally loaded | _ | _ | 200 | ps | | | Output bank A to output bank B skew (–1) | All outputs equally loaded | - | _ | 200 | ps | | | Output bank A to output bank B skew (–2) | All outputs equally loaded | _ | _ | 400 | ps | | <sup>t</sup> 6 | Skew, REF rising edge to FBK rising edge <sup>[9]</sup> | Measured at V <sub>DD</sub> /2 | - | 0 | ±250 | ps | | t <sub>7</sub> | Device-to-device skew <sup>[9]</sup> | Measured at V <sub>DD</sub> /2 on the FBK pins of devices | _ | 0 | 500 | ps | | tj | Cycle-to-cycle jitter <sup>[9]</sup> (–1) | Measured at 66.67 MHz, loaded outputs, 15-pF load | _ | _ | 180 | ps | | | | Measured at 66.67 MHz, loaded outputs, 30-pF load | _ | _ | 200 | ps | | | | Measured at 133.3 MHz, loaded outputs, 15-pF load | _ | _ | 100 | ps | | t <sub>J</sub> | Cycle-to-cycle jitter <sup>[9]</sup> (–2) | Measured at 66.67 MHz, loaded outputs, 30-pF load | _ | _ | 400 | ps | | | | Measured at 66.67 MHz, loaded outputs, 15-pF load | _ | _ | 380 | ps | | LOCK | PLL lock time <sup>[9]</sup> | Stable power supply, valid clocks presented on REF and FBK pins | _ | _ | 1.0 | ms | #### Notes <sup>8.</sup> All parameters are specified with loaded output. 9. Parameter is guaranteed by design and characterization. Not 100% tested in production. ## **Switching Waveforms** Figure 2. Duty Cycle Timing Figure 3. All Outputs Rise/Fall Time Figure 4. Output-Output Skew Figure 5. Input-Output Skew Figure 6. Device-Device Skew Figure 7. Test Circuit # 1 Test circuit for all parameters ## **Ordering Information** | Ordering Code | Package Type | Operating Range | |---------------|------------------------------------|-----------------| | Pb-free | | · | | CY2304SXC-1 | 8-pin 150-mil SOIC | Commercial | | CY2304SXC-1T | 8-pin 150-mil SOIC - Tape and Reel | Commercial | | CY2304SXI-1 | 8-pin 150-mil SOIC | Industrial | | CY2304SXI-1T | 8-pin 150-mil SOIC - Tape and Reel | Industrial | | CY2304SXC-2 | 8-pin 150-mil SOIC | Commercial | | CY2304SXC-2T | 8-pin 150-mil SOIC - Tape and Reel | Commercial | | CY2304SXI-2 | 8-pin 150-mil SOIC | Industrial | | CY2304SXI-2T | 8-pin 150-mil SOIC - Tape and Reel | Industrial | ## **Ordering Code Definitions** ## **Package Drawing and Dimensions** Figure 8. 8-pin (150-Mil) SOIC S8 Page 12 of 15 # **Acronyms** | Acronym | Description | | | |---------|------------------------------------------|--|--| | PCI | Personal computer interconnect | | | | PLL | Phase locked loop | | | | SDRAM | Synchronous dynamic random access memory | | | | SOIC | Small outline integrated circuit | | | | TSSOP | P Thin small outline package | | | | ZDB | Zero delay buffer | | | ## **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | | | |--------|-----------------|--|--| | °C | degree Celsius | | | | μΑ | micro Amperes | | | | mA | milli Amperes | | | | ms | milli seconds | | | | MHz | Mega Hertz | | | | ns | nano seconds | | | | pF | pico Farad | | | | ps | pico seconds | | | | V | Volts | | | # **Document History Page** | | ocument Title: CY2304 3.3 V Zero Delay Buffer<br>ocument Number: 38-07247 | | | | | | |------|---------------------------------------------------------------------------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Rev. | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | | ** | 110512 | SZV | 12/11/01 | Change from Spec number: 38-01010 to 38-07247 | | | | *A | 112294 | CKN | 03/04/02 | On Pin Configuration Diagram (p.1), swapped CLKA2 and CLKA1 | | | | *B | 113934 | CKN | 05/01/02 | Added Operating Conditions for CY2304SI-X Industrial Temperature Devices, p. 4 | | | | *C | 121851 | RBI | 12/14/02 | Power up requirements added to Operating Conditions Information | | | | *D | 308436 | RGL | 01/26/05 | Added Lead-free Devices | | | | *E | 2542331 | AESA | 09/18/08 | Updated template. Added Note "Not recommended for new designs." Removed part number CY2304SI-2 and CY2304SI-2T. Changed Lead-Free to Pb-Free. Changed IDD (PD mode) from 12.0 to 25.0 $\mu$ A. Deleted Duty Cycle parameters for F <sub>OUT</sub> < 50.0 MHz for commercial and industrial devices. | | | | *F | 2673353 | KVM/PYRS | 03/13/09 | Reverted IDD (PD mode) and Duty Cycle parameters back to the values in revision *D: Changed IDD (PD mode) from 25 to 12 $\mu$ A for commercial devices. Added Duty Cycle parameters for F <sub>OUT</sub> < 50.0 MHz for commercial and industrial devices. | | | | *G | 2906571 | KVM | 04/07/10 | Removed parts CY2304SC-1,<br>CY2304SC-1T,CY2304SC-2,CY2304SC-2T,CY2304SI-1,CY2304SI-1T<br>from the ordering information table.<br>Updated Package Diagram. | | | | *H | 3072674 | BASH | 10/27/2010 | Corrected part number in all table titles (pages 3 to 5) from CY2304SC-X and CY2304SI-X to CY2304SXC and CY2304SXI. Removed "except t <sub>8</sub> " from Figure 7 | | | | * | 3162681 | BASH | 02/04/2011 | Updated in new template. | | | | *J | 3204827 | CXQ | 03/24/2011 | Added duty cycle spec for 83.0 MHz output condition. | | | Page 14 of 15 ### Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless #### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2001-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 38-07247 Rev. \*J Revised March 24, 2011 Page 15 of 15