# 1-Mbit (64 K × 16) Static RAM #### **Features** ■ Very high speed: 45 ns ■ Wide voltage range: 2.2 V to 3.6 V and 4.5 V to 5.5 V ■ Ultra low standby power Typical standby current: 1 μA Maximum standby current: 4 μA ■ Ultra low active power □ Typical active current: 1.3 mA at f = 1 MHz ■ Easy memory expansion with CE, and OE features ■ Automatic power down when deselected Complementary metal oxide semiconductor (CMOS) for optimum speed and power Available in Pb-free 44-pin thin small outline package (TSOP) Type II package #### **Functional Description** The CY62126ESL is a high performance CMOS static RAM organized as 64K words by 16 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life™ (MoBL®) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption when addresses are not toggling. Placing the device into standby mode reduces power consumption by more than 99 percent when deselected ( $\overline{\text{CE}}$ HIGH). The input and output pins (I/O $_0$ through I/O $_{15}$ ) are placed in a high impedance state when the device is deselected ( $\overline{\text{CE}}$ HIGH), the outputs are disabled ( $\overline{\text{OE}}$ HIGH), both Byte High Enable and Byte Low Enable are disabled ( $\overline{\text{BHE}}$ , BLE HIGH) or during a write operation ( $\overline{\text{CE}}$ LOW and $\overline{\text{WE}}$ LOW). $\overline{\text{To}}$ write to the device, take Chip Enable $\overline{(CE)}$ and Write Enable $\overline{(WE)}$ inputs LOW. If Byte Low Enable $\overline{(BLE)}$ is LOW, then data from I/O pins $\overline{(I/O_0)}$ through I/O<sub>7</sub> is written into the location specified on the address pins $\overline{(A_0)}$ through A<sub>15</sub>. If Byte High Enable $\overline{(BHE)}$ is LOW, then data from I/O pins $\overline{(I/O_8)}$ through I/O<sub>15</sub> is written into the location specified on the address pins $\overline{(A_0)}$ through A<sub>15</sub>. To read from the device, take Chip Enable ( $\overline{\text{CE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable (BHE) is LOW, then data from memory appears on I/O<sub>8</sub> to I/O<sub>15</sub>. See the Truth Table on page 11 for a complete description of read and write modes. ### Logic Block Diagram **Cypress Semiconductor Corporation**Document Number: 001-45076 Rev. \*E 198 Champion Court San Jose, CA 95134-1709 • 408-943-2600 Revised January 20, 2012 #### **Contents** | Pin Configuration | 3 | |--------------------------------|---| | Product Portfolio | | | Maximum Ratings | 4 | | Operating Range | 4 | | Electrical Characteristics | | | Capacitance | 5 | | Thermal Resistance | | | AC Test Loads and Waveforms | 5 | | Data Retention Characteristics | | | Data Retention Waveform | | | Switching Characteristics | | | Switching Waveforms | | | Truth Table | 11 | |-----------------------------------------|----| | Ordering Information | 12 | | Ordering Code Definitions | 12 | | Package Diagram | 13 | | Acronyms | 14 | | Document Conventions | 14 | | Units of Measure | 14 | | Document History Page | 15 | | Sales, Solutions, and Legal Information | 16 | | Worldwide Sales and Design Support | 16 | | Products | 16 | | DSoC Solutions | 16 | ## **Pin Configuration** #### 44-pin TSOP II (Top View) [1] #### **Product Portfolio** | Product Range | | | | | Power Dissipation | | | | | | |---------------|---------|------------|------------------------------------------|-------|----------------------------------|-----|----------------------|---------------|--------------------------------|-----| | | | Range | V <sub>CC</sub> Range (V) <sup>[2]</sup> | Speed | Operating I <sub>CC</sub> , (mA) | | | Standby L (A) | | | | Produ | Product | | V <sub>CC</sub> Kange (V) · · | (ns) | f = 1MHz | | f = f <sub>max</sub> | | Standby, I <sub>SB2</sub> (μA) | | | | | | | | <b>Typ</b> [3] | Max | Typ <sup>[3]</sup> | Max | <b>Typ</b> [3] | Max | | CY62126 | SESL | Industrial | 2.2 V-3.6 V and 4.5 V-5.5 V | 45 | 1.3 | 2 | 11 | 16 | 1 | 4 | - NC pins are not connected on the die. - 2. Datasheet specifications are not guaranteed for $V_{CC}$ in the range of 3.6 V to 4.5 V. - 3. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at $V_{CC} = V_{CC(typ)}$ , $T_A = 25$ °C. ### **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. | dovido. Triboo door galaoiirioo d | io not tootou. | |------------------------------------------------------|------------------| | Storage temperature | 65 °C to +150 °C | | Ambient temperature with power applied | 55 °C to +125 °C | | Supply voltage to ground potential | –0.5 V to 6.0 V | | DC voltage applied to outputs in High Z State [4, 5] | 0.5 V to 6.0 V | | DC input voltage [4, 5] | –0.5 V to 6.0 V | | Output current into outputs (low) | 20 mA | |-----------------------------------------------------|----------| | Static discharge voltage (MIL-STD-883, Method 3015) | > 2001 V | | Latch up current | > 200 mA | ### **Operating Range** | Device | Range | Ambient<br>Temperature | <b>V</b> <sub>CC</sub> <sup>[6]</sup> | |------------|------------|------------------------|---------------------------------------| | CY62126ESL | Industrial | –40 °C to +85 °C | 2.2 V–3.6 V,<br>and<br>4.5 V–5.5 V | #### **Electrical Characteristics** Over the Operating Range | Davamatav | Description | Took Co. | Test Conditions | | | 45 ns | | | |---------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------|--------------------|-----------------------|------|--| | Parameter | Description | lest Coi | naitions | Min | Typ <sup>[7]</sup> | Max | Unit | | | V <sub>OH</sub> | Output high voltage | 2.2 ≤ V <sub>CC</sub> ≤ 2.7 | $I_{OH} = -0.1 \text{ mA}$ | 2.0 | _ | - | V | | | | | 2.7 ≤ V <sub>CC</sub> ≤ 3.6 | $I_{OH} = -1.0 \text{ mA}$ | 2.4 | _ | - | | | | | | 4.5 <u>&lt;</u> V <sub>CC</sub> <u>&lt;</u> 5.5 | $I_{OH} = -1.0 \text{ mA}$ | 2.4 | _ | - | | | | $V_{OL}$ | Output low voltage | 2.2 ≤ V <sub>CC</sub> ≤ 2.7 | I <sub>OL</sub> = 0.1 mA | - | _ | 0.4 | V | | | | | 2.7 ≤ V <sub>CC</sub> ≤ 3.6 | I <sub>OL</sub> = 2.1 mA | - | _ | 0.4 | | | | | | 4.5 ≤ V <sub>CC</sub> ≤ 5.5 | I <sub>OL</sub> = 2.1 mA | - | _ | 0.4 | | | | $V_{IH}$ | Input high voltage | 2.2 ≤ V <sub>CC</sub> ≤ 2.7 | | 1.8 | _ | V <sub>CC</sub> + 0.3 | V | | | | | 2.7 ≤ V <sub>CC</sub> ≤ 3.6 | | 2.2 | _ | V <sub>CC</sub> + 0.3 | | | | | | 4.5 ≤ V <sub>CC</sub> ≤ 5.5 | | 2.2 | _ | V <sub>CC</sub> + 0.5 | | | | V <sub>IL</sub> | Input low voltage | 2.2 ≤ V <sub>CC</sub> ≤ 2.7 | | -0.3 | _ | 0.6 | V | | | | | 2.7 ≤ V <sub>CC</sub> ≤ 3.6 | | -0.3 | _ | 0.8 | | | | | | 4.5 ≤ V <sub>CC</sub> ≤ 5.5 | | -0.5 | _ | 0.8 | | | | I <sub>IX</sub> | Input leakage current | $GND \le V_{IN} \le V_{CC}$ | | <b>–1</b> | _ | +1 | μΑ | | | I <sub>OZ</sub> | Output leakage current | GND $\leq$ V <sub>O</sub> $\leq$ V <sub>CC</sub> , Output | disabled | -1 | _ | +1 | μΑ | | | I <sub>CC</sub> | V <sub>CC</sub> operating supply | $f = f_{max} = 1/t_{RC}$ | $V_{CC} = V_{CCmax}$ | _ | 11 | 16 | mA | | | | current | f = 1 MHz | I <sub>OUT</sub> = 0 mA,<br>CMOS levels | - | 1.3 | 2.0 | | | | I <sub>SB1</sub> <sup>[8]</sup> | Automatic CE power down current – CMOS Inputs | $\overrightarrow{OE} \ge V_{CC} - 0.2 \text{ V}, V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V},$<br>= $f_{max}$ (address and data only), $f = 0$ ( $\overrightarrow{OE}$ and $\overrightarrow{WE}$ ),<br>$V_{CC} = V_{CC(max)}$ | | - | 1 | 4 | μА | | | I <sub>SB2</sub> [8] | Automatic CE power down current – CMOS inputs | $\overline{CE} \ge V_{CC} - 0.2 \text{ V}, V_{IN} \ge V$ $f = 0, V_{CC} = V_{CC(max)}$ | $V_{\rm CC} - 0.2 \text{V} \text{ or } V_{\rm IN} \le 0.2 \text{V},$ | _ | 1 | 4 | μА | | - Notes 4. V<sub>IL(min)</sub> = -2.0 V for pulse durations less than 20 ns. 5. V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns. 6. Full device AC operation assumes a minimum of 100 μs ramp time from 0 to V<sub>CC(min)</sub> and 200 μs wait time after V<sub>CC</sub> stabilization. 7. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. 8. Chip enable (CE) must be HIGH at CMOS level to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating. ## Capacitance | Parameter [9] | Description | Test Conditions | Max | Unit | |------------------|--------------------|---------------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}$ , $f = 1 \text{MHz}$ , $V_{CC} = V_{CC(typ)}$ | 10 | pF | | C <sub>OUT</sub> | Output capacitance | | 10 | pF | #### **Thermal Resistance** | Parameter [9] | Description | Test Conditions | 44-pin TSOP II | Unit | |-------------------|------------------------------------------|------------------------------------------------------------------------|----------------|------| | UA | Thermal resistance (junction to ambient) | Still air, soldered on a 3 × 4.5 inch, two-layer printed circuit board | 28.2 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | | 3.4 | °C/W | #### **AC Test Loads and Waveforms** Figure 1. AC Test Loads and Waveforms | Parameters | 2.50 V | 3.0 V | 5.0 V | Unit | |-----------------|--------|-------|-------|------| | R1 | 16600 | 1103 | 1800 | Ω | | R2 | 15400 | 1554 | 990 | Ω | | R <sub>TH</sub> | 8000 | 645 | 639 | Ω | | V <sub>TH</sub> | 1.2 | 1.75 | 1.77 | V | Note 9. Tested initially and after any design or process changes that may affect these parameters. #### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions | | Min | <b>Typ</b> [10] | Max | Unit | |----------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------|-----|-----------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | | 1.5 | - | - | V | | I <sub>CCDR</sub> [11] | Data retention current | $\overline{CE} \ge V_{CC} - 0.2 \text{ V},$ $V_{IN} \ge V_{CC} - 0.2 \text{ V or}$ $V_{IN} \le 0.2 \text{ V}$ | V <sub>CC</sub> = 1.5 V | - | _ | 3 | μА | | t <sub>CDR</sub> <sup>[12]</sup> | Chip deselect to data retention time | | | 0 | _ | _ | ns | | t <sub>R</sub> <sup>[13]</sup> | Operation recovery time | | | 45 | - | - | ns | #### **Data Retention Waveform** Figure 2. Data Retention Waveform <sup>10.</sup> Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. 11. Chip enable (CE) must be HIGH at CMOS level to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating. 12. Tested initially and after any design or process changes that may affect these parameters. 13. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs. ### **Switching Characteristics** Over the Operating Range | Parameter [14] | Description | 45 | ns | 11!4 | |-------------------|-----------------------------------|-----|-----|------| | Parameter | Description | Min | Max | Unit | | Read Cycle | | · | | | | t <sub>RC</sub> | Read cycle time | 45 | _ | ns | | t <sub>AA</sub> | Address to data valid | _ | 45 | ns | | t <sub>OHA</sub> | Data hold from address change | 10 | _ | ns | | t <sub>ACE</sub> | CE LOW to data valid | - | 45 | ns | | t <sub>DOE</sub> | OE LOW to data valid | - | 22 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z [15] | 5 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to High Z [15, 16] | _ | 18 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z [15] | 10 | _ | ns | | t <sub>HZCE</sub> | CE HIGH to High Z [15, 16] | _ | 18 | ns | | t <sub>PU</sub> | CE LOW to power up | 0 | _ | ns | | t <sub>PD</sub> | CE HIGH to power up | - | 45 | ns | | t <sub>DBE</sub> | BHE / BLE LOW to data valid | - | 22 | ns | | t <sub>LZBE</sub> | BHE / BLE LOW to Low Z [15] | 5 | _ | ns | | t <sub>HZBE</sub> | BHE / BLE HIGH to High Z [15, 16] | _ | 18 | ns | | Write Cycle [17] | Ì | · | | | | t <sub>WC</sub> | Write cycle time | 45 | _ | ns | | t <sub>SCE</sub> | CE LOW to write end | 35 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 35 | _ | ns | | t <sub>HA</sub> | Address Hold from write end | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | _ | ns | | t <sub>PWE</sub> | WE pulse width | 35 | _ | ns | | t <sub>BW</sub> | BHE / BLE pulse width | 35 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 25 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | _ | ns | | t <sub>HZWE</sub> | WE LOW to High Z [15, 16] | _ | 18 | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z [15] | 10 | _ | ns | <sup>14.</sup> Test Conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns or less (1 V/ns), timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in the Figure 1 on page 5. 15. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZDE</sub>, t<sub>HZDE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> for any given device. <sup>16.</sup> t<sub>HZOE</sub>, t<sub>HZOE</sub>, t<sub>HZDE</sub>, and t<sub>HZWE</sub> transitions are measured when the <u>output</u> enter a high impedance state. 17. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write. ### **Switching Waveforms** Figure 3. Read Cycle No. 1 (Address Transition Controlled) [18, 19] Figure 4. Read Cycle No. 2 (OE Controlled) [19, 20] #### Note <sup>18. &</sup>lt;u>Device</u> is continuously selected. $\overline{OE}$ , $\overline{CE} = V_{IL}$ . <sup>19.</sup> WE is high for read cycles. <sup>20.</sup> Address valid before or similar to $\overline{\text{CE}}$ transition low. ### Switching Waveforms (continued) Figure 5. Write Cycle No. 1 (WE Controlled, OE HIGH during Write) [21, 22] Figure 6. Write Cycle No. 2 (CE Controlled) [21, 22] - 21. Data I/O is high impedance if $\overline{\text{OE}}$ = V<sub>IH</sub>. 22. If $\overline{\text{CE}}$ goes high simultaneously with WE high, the output remains in high impedance state. 23. During this period, the I/Os are in output state. Do not apply input signals. ### Switching Waveforms (continued) Figure 7. Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) [24] Figure 8. Write Cycle No. 4 ( $\overline{\rm BHE/BLE}$ Controlled, $\overline{\rm OE}$ LOW) $^{[24]}$ <sup>24.</sup> If CE goes high simultaneously with WE high, the output remains in high impedance state. 25. During this period, the I/Os are in output state. Do not apply input signals. #### **Truth Table** | <b>CE</b> [26] | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | |----------------|----|----|-----|-----|--------------------------------------------------------------------------------------------------|------------------------|----------------------------| | Н | Х | X | Х | Х | High Z | Deselect or power down | Standby (I <sub>SB</sub> ) | | L | X | X | Н | Н | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | L | L | L | Data out (I/O <sub>0</sub> –I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | L | Н | L | Data out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Read | Active (I <sub>CC</sub> ) | | L | Н | L | L | Н | Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | L | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Η | Η | Н | Ш | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Η | Η | L | Η | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | L | X | L | Ш | Data in (I/O <sub>0</sub> –I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | Г | Х | Н | L | Data in (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Write | Active (I <sub>CC</sub> ) | | L | L | Х | L | Н | Data in (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Write | Active (I <sub>CC</sub> ) | Note 26. Chip enable must be at CMOS levels (not floating). Intermediate voltage levels on this pin is not permitted. ## **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating Range | |------------|-------------------|--------------------|--------------------------|-----------------| | 45 | CY62126ESL-45ZSXI | 51-85087 | 44-pin TSOP II (Pb-free) | Industrial | Contact your local Cypress sales representative for availability of these parts. #### **Ordering Code Definitions** ### **Package Diagram** Figure 9. 44-pin TSOP Z44-II Package Outline, 51-85087 51-85087 \*D ## **Acronyms** | Acronym | Description | | | | |---------|-----------------------------------------|--|--|--| | BHE | byte high enable | | | | | BLE | byte low enable | | | | | CE | chip enable | | | | | CMOS | complementary metal oxide semiconductor | | | | | I/O | input/output | | | | | OE | output enable | | | | | SRAM | static random access memory | | | | | TSOP | thin small outline package | | | | | WE | write enable | | | | ### **Document Conventions** #### **Units of Measure** | Symbol | Unit of Measure | |--------|-----------------| | °C | degree Celsius | | MHz | megahertz | | μΑ | microampere | | μS | microsecond | | mA | milliampere | | mm | millimeter | | ns | nanosecond | | Ω | ohm | | % | percent | | pF | picofarad | | V | volt | | W | watt | # **Document History Page** | Revision | ECN | Submission<br>Date | Orig. of<br>Change | Description of Change | |----------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 2610988 | 11/21/08 | VKN /<br>PYRS | New data sheet | | *A | 2718906 | 06/15/2009 | VKN | Post to external web | | *B | 2944332 | 06/04/2010 | VKN | Added Contents Updated Electrical Characteristics (Added Note 8 and referred the same note in I <sub>SB2</sub> parameter). Updated Truth Table (Added Note 26 and referred the same note in $\overline{\text{CE}}$ column). Updated Package Diagram. Updated links in Sales, Solutions, and Legal Information. | | *C | 3113720 | 12/17/2010 | PRAS | Added Ordering Code Definitions. | | *D | 3292276 | 06/24/2011 | RAME | Updated Functional Description (Removed "For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines."). Updated Data Retention Characteristics (Changed the minimum value of $t_R$ parameter). Updated in new template. | | *E | 3503697 | 01/20/2012 | TAVA | Updated Electrical Characteristics (Replaced $V_I$ with $V_{IN}$ in Test Conditions of $I_{IX}$ parameter). Updated Switching Waveforms. Updated Package Diagram. | #### Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless #### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2008-2012. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-45076 Rev. \*E Revised January 20, 2012