# 2-Mbit (128 K × 16) Static RAM #### **Features** ■ Very high speed: 45 ns ■ Wide voltage range: 2.2 V to 3.6 V and 4.5 V to 5.5 V ■ Ultra low standby power Typical standby current: 1 μA Maximum standby current: 7 μA ■ Ultra low active power □ Typical active current: 2 mA at f = 1 MHz ■ Easy memory expansion with CE and OE features ■ Automatic power-down when deselected Complementary metal oxide semiconductor (CMOS) for optimum speed and power Available in Pb-free 44-pin thin small outline package (TSOP) II package ### **Functional Description** The CY62136ESL is a high performance CMOS static RAM organized as 128K words by 16 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life $^{\text{TM}}$ (MoBL $^{\text{\tiny B}}$ ) in portable applications such as cellular telephones. The device also has an automatic power down feature that reduces power consumption when addresses are not toggling. Placing the device into standby mode reduces power consumption by more than 99% when deselected (CE HIGH). The input and output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH) or during a write operation (CE LOW and WE LOW). To write to the device, take Chip Enable $(\overline{CE})$ and Write Enable $(\overline{WE})$ inputs LOW. If Byte Low Enable $(\overline{BLE})$ is LOW, then data from I/O pins $(I/O_0$ through I/O<sub>7</sub>) is written into the location specified on the address pins $(A_0$ through $A_{16}$ ). If Byte High Enable $(\overline{BHE})$ is LOW, then data from I/O pins $(I/O_8$ through I/O<sub>15</sub>) is written into the location specified on the address pins $(A_0$ through $A_{16}$ ). To read from the device, take Chip Enable ( $\overline{\text{CE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins appears on I/O $_0$ to I/O $_7$ . If Byte High Enable (BHE) is LOW, then data from memory appears on I/O $_8$ to I/O $_{15}$ . See the Truth Table on page 11 for a complete description of read and write modes. ## Logic Block Diagram ### Contents | Pin Configuration | 3 | |--------------------------------|---| | Product Portfolio | | | Maximum Ratings | 4 | | Operating Range | 4 | | Electrical Characteristics | | | Capacitance | | | Thermal Resistance | 5 | | AC Test Loads and Waveforms | 5 | | Data Retention Characteristics | 6 | | Data Retention Waveform | 6 | | Switching Characteristics | 7 | | Switching Waveforms | | | Truth Table | 11 | |-----------------------------------------|----| | Ordering Information | 12 | | Ordering Code Definitions | 12 | | Package Diagram | 13 | | Acronyms | 14 | | Document Conventions | 14 | | Units of Measure | 14 | | Document History Page | 15 | | Sales, Solutions, and Legal Information | 16 | | Worldwide Sales and Design Support | 16 | | Products | 16 | | DSoC Solutions | 16 | # **Pin Configuration** Figure 1. 44-pin TSOP II (Top View) [1] ## **Product Portfolio** | | Panga | V <sub>CC</sub> Range (V) <sup>[2]</sup> | | Power Dissipation | | | | | | | |------------|------------|------------------------------------------|-------|----------------------------------|-----|----------------|-----|---------------------------|---------------|--| | Product | | | Speed | Operating I <sub>CC</sub> , (mA) | | | | Standby, I <sub>SB2</sub> | | | | Floudet | Range | ACC Manage (A) | (ns) | f = 1MHz | | | | 1 | (μ <b>Ă</b> ) | | | | | | | <b>Typ</b> [3] | Max | <b>Typ</b> [3] | Max | <b>Typ</b> [3] | Max | | | CY62136ESL | Industrial | 2.2 V to 3.6 V and 4.5 V to 5.5 V | 45 | 2 | 2.5 | 15 | 20 | 1 | 7 | | - 1. NC pins are not connected on the die. - No pins are not connected on the dic. Datasheet specifications are not guaranteed for V<sub>CC</sub> in the range of 3.6 V to 4.5 V. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 3 V, and V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. # **Maximum Ratings** Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested. Ambient temperature with Supply voltage to ground potential .....-0.5 V to 6.0 V DC voltage applied to outputs in High Z State $^{[4,\ 5]}$ .....-0.5 V to 6.0 V DC input voltage<sup>[4, 5]</sup> .....-0.5 V to 6.0 V | Output current into outputs (LOW) | 20 mA | |-------------------------------------------------------|--------| | Static discharge voltage (MIL-STD-883, Method 3015)>2 | 2001 V | | Latch up current> 20 | 00 mA | ## **Operating Range** | Device | vice Range Ambient Temperature | | V <sub>CC</sub> <sup>[6]</sup> | | |------------|--------------------------------|------------------|---------------------------------|--| | CY62136ESL | Industrial | –40 °C to +85 °C | 2.2 V–3.6 V, and<br>4.5 V–5.5 V | | #### **Electrical Characteristics** Over the Operating Range | Davamatav | Description | Description Test Conditions | | | 45 ns | | Unit | |---------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------------|--------------------|-----------------------|------| | Parameter | Description | | | Min | Typ <sup>[7]</sup> | Max | Unit | | V <sub>OH</sub> | Output HIGH voltage | 2.2 ≤ V <sub>CC</sub> ≤ 2.7 | I <sub>OH</sub> = -0.1 mA | 2.0 | - | _ | V | | | | 2.7 ≤ V <sub>CC</sub> ≤ 3.6 | $I_{OH} = -1.0 \text{ mA}$ | 2.4 | _ | _ | | | | | 4.5 ≤ V <sub>CC</sub> ≤ 5.5 | I <sub>OH</sub> = -1.0 mA | 2.4 | _ | _ | | | $V_{OL}$ | Output LOW voltage | 2.2 <u>&lt;</u> V <sub>CC</sub> <u>&lt;</u> 2.7 | I <sub>OL</sub> = 0.1 mA | _ | - | 0.4 | V | | | | 2.7 ≤ V <sub>CC</sub> ≤ 3.6 | I <sub>OL</sub> = 2.1 mA | _ | _ | 0.4 | | | | | 4.5 <u>&lt;</u> V <sub>CC</sub> <u>&lt;</u> 5.5 | I <sub>OL</sub> = 2.1 mA | _ | - | 0.4 | | | V <sub>IH</sub> | Input HIGH voltage | 2.2 <u>&lt;</u> V <sub>CC</sub> <u>&lt;</u> 2.7 | | 1.8 | - | V <sub>CC</sub> + 0.3 | V | | | | 2.7 ≤ V <sub>CC</sub> ≤ 3.6 | | 2.2 | - | V <sub>CC</sub> + 0.3 | | | | | 4.5 <u>&lt;</u> V <sub>CC</sub> <u>&lt;</u> 5.5 | | 2.2 | - | V <sub>CC</sub> + 0.5 | | | V <sub>IL</sub> | Input LOW voltage | $2.2 \le V_{CC} \le 2.7$<br>$2.7 \le V_{CC} \le 3.6$ | | -0.3 | - | 0.6 | V | | | | | | -0.3 | - | 0.8 | | | | | 4.5 ≤ V <sub>CC</sub> ≤ 5.5 | | -0.5 | - | 0.8 | | | I <sub>IX</sub> | Input leakage current | $GND \le V_{in} \le V_{CC}$ | | <b>–</b> 1 | - | +1 | μΑ | | I <sub>OZ</sub> | Output leakage current | GND $\leq V_O \leq V_{CC}$ , Outp | out disabled | <b>–</b> 1 | - | +1 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> Operating supply | $f = f_{max} = 1/t_{RC}$ | $V_{CC} = V_{CCmax}$ | _ | 15 | 20 | mA | | | current | f = 1 MHz | I <sub>OUT</sub> = 0 mA,<br>CMOS levels | - | 2 | 2.5 | | | I <sub>SB1</sub> <sup>[8]</sup> | power-down current — | $\overline{\text{CE}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V}, \text{V}_{\text{IN}}$<br>f = f <sub>max</sub> (Address and<br>f = 0 ( $\overline{\text{OE}}$ , $\overline{\text{BHE}}$ , $\overline{\text{BLE}}$ s | - | 1 | 7 | μА | | | I <sub>SB2</sub> <sup>[8]</sup> | | $\overline{CE} \ge V_{CC} - 0.2 \text{ V, } V_{IN}$ | $\geq$ V <sub>CC</sub> – 0.2 V or V <sub>IN</sub> $\leq$ 0.2 V, | - | 1 | 7 | μА | #### Notes - 4. $V_{IL}$ (min) = -2.0 V for pulse durations less than 20 ns. 5. $V_{IH}$ (max) = $V_{CC}$ + 0.75 V for pulse durations less than 20 ns. - Tull Device AC operation assumes at 100 µs ramp time from 0 to V<sub>CC</sub> (min) and 200 µs wait time after V<sub>CC</sub> stabilization. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 3 V, and V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. Chip enable (CE) and byte enables (BHE and BLE) need to be tied to CMOS levels to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating. # Capacitance | Parameter [9] | [9] Description Test Conditions | | Max | Unit | |------------------|---------------------------------|---------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = V_{CC(typ)}$ | 10 | pF | | C <sub>OUT</sub> | Output capacitance | | 10 | pF | # **Thermal Resistance** | Parameter [9] | Description | Test Conditions | 44-pin TSOP II | Unit | |-----------------|------------------------------------------|------------------------------------------------------------------------|----------------|------| | $\Theta_{JA}$ | Thermal resistance (Junction to ambient) | Still Air, soldered on a 3 × 4.5 inch, two-layer printed circuit board | 77 | °C/W | | Θ <sub>JC</sub> | Thermal resistance (Junction to case) | | 13 | °C/W | # **AC Test Loads and Waveforms** Figure 2. AC Test Loads and Waveforms | Parameters | 2.5 V | 3.0 V | 5.0 V | Unit | |-----------------|-------|-------|-------|------| | R1 | 16667 | 1103 | 1800 | Ω | | R2 | 15385 | 1554 | 990 | Ω | | R <sub>TH</sub> | 8000 | 645 | 639 | Ω | | V <sub>TH</sub> | 1.20 | 1.75 | 1.77 | V | #### Note <sup>9.</sup> Tested initially and after any design or process changes that may affect these parameters. ### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions | Min | <b>Typ</b> [10] | Max | Unit | | |-----------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------|-----|------|----| | $V_{DR}$ | V <sub>CC</sub> for data retention | | | 1.0 | - | - | V | | I <sub>CCDR</sub> <sup>[11]</sup> | Data retention current | $\overline{\text{CE}} \ge V_{\text{CC}} - 0.2 \text{ V},$<br>$V_{\text{IN}} \ge V_{\text{CC}} - 0.2 \text{ V or } V_{\text{IN}} \le 0.2 \text{ V}$ | V <sub>CC</sub> = 1.0 V | _ | 0.8 | 3 | μА | | t <sub>CDR</sub> <sup>[12]</sup> | Chip deselect to data retention time | | | 0 | _ | _ | ns | | t <sub>R</sub> <sup>[13]</sup> | Operation recovery time | | | 45 | _ | _ | ns | ### **Data Retention Waveform** Figure 3. Data Retention Waveform #### Notes <sup>10.</sup> Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. 11. Chip enable (CE) and byte enables (BHE and BLE) need to be tied to CMOS levels to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> specification. Other inputs can be left floating. 12. Tested initially and after any design or process changes that may affect these parameters. 13. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs. # **Switching Characteristics** Over the Operating Range | Parameter [14, 15] | Description | 45 | ns | | |--------------------|---------------------------------|----------|-----|------| | Parameter [11, 10] | Description | Min | Max | Unit | | Read Cycle | | • | | | | t <sub>RC</sub> | Read cycle time | 45 | _ | ns | | t <sub>AA</sub> | Address to data valid | _ | 45 | ns | | t <sub>OHA</sub> | Data hold from address change | 10 | _ | ns | | t <sub>ACE</sub> | CE LOW to data valid | - | 45 | ns | | t <sub>DOE</sub> | OE LOW to data valid | - | 22 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z [16] | 5 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to High Z [16, 17] | - | 18 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z [16] | 10 | _ | ns | | t <sub>HZCE</sub> | CE HIGH to High Z [16, 17] | - | 18 | ns | | t <sub>PU</sub> | CE LOW to power-up | 0 | _ | ns | | t <sub>PD</sub> | CE HIGH to ower-down | - | 45 | ns | | t <sub>DBE</sub> | BLE/BHE LOW to data valid | - | 22 | ns | | t <sub>LZBE</sub> | BLE/BHE LOW to Low Z [16] | 5 | _ | ns | | t <sub>HZBE</sub> | BLE/BHE HIGH to High Z [16, 17] | _ | 18 | ns | | Write Cycle [18] | | <u>.</u> | | | | t <sub>WC</sub> | Write cycle time | 45 | _ | ns | | t <sub>SCE</sub> | CE LOW to write end | 35 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 35 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | _ | ns | | t <sub>PWE</sub> | WE pulse width | 35 | _ | ns | | t <sub>BW</sub> | BLE/BHE LOW to write end | 35 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 25 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | _ | ns | | t <sub>HZWE</sub> | WE LOW to High Z [16, 17] | _ | 18 | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z [16] | 10 | _ | ns | <sup>14.</sup> Test conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3 V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in the Figure 2 on page 5. 15. AC timing parameters are subject to byte enable signals (BHE or BLE) not switching when chip is disabled. See application note AN13842 for further clarification. 16. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZDE</sub>, t<sub>HZDE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device. 17. t<sub>HZOE</sub>, t<sub>HZCE</sub>, t<sub>HZBE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high-impedance state. 18. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>II</sub>, BHE, BLE or both = V<sub>IL</sub>. All signals must be active to initiate a write and any of these signals can terminate a write by going inactive. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write. # **Switching Waveforms** Figure 4. Read Cycle No.1: Address Transition Controlled [19, 20] Figure 5. Read Cycle No. 2: $\overline{\text{OE}}$ Controlled [20, 21] <sup>19.</sup> The device is continuously selected. $\overline{OE}$ , $\overline{CE} = V_{IL}$ , $\overline{BHE}$ , $\overline{BLE}$ , or both = $V_{IL}$ . 20. $\overline{WE}$ is HIGH for read cycle. 21. Address valid before or similar to $\overline{CE}$ , $\overline{BHE}$ , $\overline{BLE}$ transition LOW. ## Switching Waveforms (continued) Figure 6. Write Cycle No 1: WE Controlled [22, 23, 24] Figure 7. Write Cycle 2: CE Controlled [22, 23, 24] #### Notes <sup>22.</sup> The internal write time of the memory is defined by the overlap of WE, $\overline{CE} = V_{|L}$ , $\overline{BHE}$ and/or $\overline{BLE} = V_{|L}$ . All signals are ACTIVE to initiate a write and any of these signals terminate a write by going INACTIVE. The data input setup and hold timing are referenced to the edge of the signal that terminates the write. 23. Data I/O is high impedance if $\overline{OE} = V_{|L|}$ . 24. If $\overline{CE}$ goes HIGH simultaneously with $\overline{WE} = V_{|H|}$ , the output remains in a high impedance state. 25. During this period, the I/Os are in output state. Do not apply input signals. # Switching Waveforms (continued) Figure 8. Write Cycle 3: WE Controlled, OE LOW [26] Figure 9. Write Cycle 4: BHE/BLE Controlled, OE LOW [26] <sup>26.</sup> If $\overline{\text{CE}}$ goes HIGH simultaneously with $\overline{\text{WE}}$ = V<sub>IH</sub>, the output remains in a high impedance state. 27. During this period, the I/Os are in output state. Do not apply input signals. # **Truth Table** | <b>CE</b> [28] | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | |----------------|----|-----|-------------------|-------------------|--------------------------------------------------------------------------------------------------|---------------------|----------------------------| | Н | Х | Х | X <sup>[28]</sup> | X <sup>[28]</sup> | High Z | Deselect/power-down | Standby (I <sub>SB</sub> ) | | L | X | X | Н | Η | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Ι | L | L | L | Data out (I/O <sub>0</sub> -I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Ι | ــا | Н | ┙ | Data out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Read | Active (I <sub>CC</sub> ) | | L | Н | L | L | Н | Data out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | L | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Ι | Η | Н | L | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Ι | Η | L | Η | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | L | X | L | L | Data in (I/O <sub>0</sub> –I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | Ĺ | Х | Н | L | Data in (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Write | Active (I <sub>CC</sub> ) | | L | L | Х | L | Н | Data in (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Write | Active (I <sub>CC</sub> ) | Note 28. The 'X' (Don't care) state for the Chip enable ( $\overline{\text{CE}}$ ) and Byte enables ( $\overline{\text{BHE}}$ and $\overline{\text{BLE}}$ ) in the truth table refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted. # **Ordering Information** | | Speed<br>(ns) | Ordering Code | Package<br>Diagram | Package Type | Operating Range | |---|---------------|-------------------|--------------------|-------------------------------|-----------------| | ſ | 45 | CY62136ESL-45ZSXI | 51-85087 | 44-pin TSOP Type II (Pb-free) | Industrial | ## **Ordering Code Definitions** ## **Package Diagram** Figure 10. 44-pin TSOP Z44-II Package Outline, 51-85087 51-85087 \*E # **Acronyms** | Acronym | Description | | | | |---------|-----------------------------------------|--|--|--| | BLE | byte low enable | | | | | BHE | byte high enable | | | | | CE | chip enable | | | | | CMOS | complementary metal oxide semiconductor | | | | | I/O | input/output | | | | | ŌĒ | output enable | | | | | SRAM | static random access memory | | | | | TSOP | thin small outline package | | | | | WE | write enable | | | | # **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | | | | | |--------|-----------------|--|--|--|--| | °C | degree Celsius | | | | | | MHz | megahertz | | | | | | μΑ | microampere | | | | | | μS | microsecond | | | | | | mA | milliampere | | | | | | mm | millimeter | | | | | | ns | nanosecond | | | | | | Ω | ohm | | | | | | % | percent | | | | | | pF | picofarad | | | | | | V | volt | | | | | | W | watt | | | | | # **Document History Page** | | Document Title: CY62136ESL MoBL <sup>®</sup> , 2-Mbit (128 K × 16) Static RAM Document Number: 001-48147 | | | | | | |------|----------------------------------------------------------------------------------------------------------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | | | ** | 2615537 | VKN/PYRS | 12/03/08 | New data sheet | | | | *A | 2718906 | VKN | 06/15/2009 | Post to external web | | | | *B | 2944332 | VKN | 06/04/2010 | Added Contents Added footnote for I <sub>SB2</sub> parameter in Electrical Characteristics Added Footnote 2 in Switching Characteristics Added footnote related to Chip enable and Byte enables in Truth Table Updated Package Diagram | | | | *C | 3126445 | RAME | 01/03/2011 | Updated datasheet as per new template Added Acronyms and Units of Measure. Added Ordering Code Definitions Converted all table note to footnote. | | | | *D | 3283711 | RAME | 06/15/2011 | Updated Functional Description (Removed "For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines."). Updated in new template. | | | | *E | 3499186 | TAVA | 01/17/2012 | Updated Product Portfolio<br>Updated Package Diagram | | | | *F | 3874351 | NILE | 01/18/2013 | Updated Package Diagram: spec 51-85087 – Changed revision from *D to *E. | | | ### Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive cypress.com/go/automotive cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless #### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2008-2013. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-48147 Rev. \*F Revised January 18, 2013