# Automotive 2-Mbit (128 K × 16) Static RAM ### **Features** ■ Very high speed: 45 ns ■ Temperature ranges $\hfill \square$ Automotive-A: –40 °C to +85 °C $\hfill \square$ Automotive-E: –40 °C to +125 °C ■ Wide voltage range: 2.20 V-3.60 V ■ Pin compatible with CY62137CV/CV25/CV30/CV33, CY62137V, and CY62137EV30 ■ Ultra low standby power Typical standby current: 1 μA (Automotive-A) Maximum standby current: 5 μA (Automotive-A) ■ Ultra low active power ☐ Typical active current: 1.6 mA at f = 1 MHz (45 ns speed) ■ Easy memory expansion with CE and OE features ■ Automatic power down when deselected Complementary metal oxide semiconductor (CMOS) for optimum speed and power ■ Byte power down feature Available in 44-pin thin small outline package (TSOP) II package ## **Functional Description** The CY62137FV30 is a high performance CMOS static RAM organized as 128K words by 16 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life (MoBL®) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption when addresses are not toggling. Placing the device into standby mode reduces power consumption by more than 99% when deselected ( $\overline{CE}$ HIGH or both $\overline{BLE}$ and $\overline{BHE}$ are HIGH). The input and output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high impedance state in the following conditions when the device is deselected ( $\overline{CE}$ HIGH), the outputs are disabled ( $\overline{OE}$ HIGH), both the Byte High Enable and the Byte Low Enable are disabled ( $\overline{BHE}$ , $\overline{BLE}$ HIGH), or during an active write operation ( $\overline{CE}$ LOW and $\overline{WE}$ LOW). Write to the device by taking Chip Enable $(\overline{CE})$ and Write Enable $(\overline{WE})$ inputs LOW. If Byte Low Enable $(\overline{BLE})$ is LOW, then data from I/O pins $(I/O_0$ through I/O<sub>7</sub>) is written into the location specified on the address pins $(A_0$ through $A_{16}$ ). If Byte High Enable $(\overline{BHE})$ is LOW, then data from I/O pins $(I/O_8$ through I/O<sub>15</sub>) is written into the location specified on the address pins $(A_0$ through $A_{16}$ ). Read from the device by taking Chip Enable (CE) and Output Enable ( $\overline{\text{OE}}$ ) LOW, while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins appear on I/O $_0$ to I/O $_7$ . If Byte High Enable (BHE) is LOW, then data from memory appears on I/O $_8$ to I/O $_{15}$ . See the Truth Table on page 11 for a complete description of read and write modes. Cypress Semiconductor Corporation Document Number: 001-66190 Rev. \*A 198 Champion Court San Jose, CA 95134-1709 • 408-943-2600 Revised January 20, 2012 ### Contents | Product Portfolio | . 3 | |--------------------------------|-----| | Pin Configuration | . 3 | | Maximum Ratings | . 4 | | Operating Range | . 4 | | Electrical Characteristics | | | Capacitance | . 5 | | Thermal Resistance | . 5 | | AC Test Loads and Waveforms | . 5 | | Data Retention Characteristics | . 6 | | Data Retention Waveform | . 6 | | Switching Characteristics | . 7 | | Switching Waveforms | | | Truth Table | 11 | |-----------------------------------------|----| | Ordering Information | 12 | | Ordering Code Definitions | 12 | | Package Diagrams | 13 | | Acronyms | 14 | | Document Conventions | 14 | | Units of Measure | 14 | | Document History Page | 15 | | Sales, Solutions, and Legal Information | 16 | | Worldwide Sales and Design Support | 16 | | Products | 16 | | PSoC Solutions | 16 | ### **Product Portfolio** | Power Diss | | | ssipation | on | | | | | | | | |---------------------------------------------|--------------|-------|--------------------------------|-------|------|----------------|---------------|----------------------|-----|--------------------------------|-----| | Product Porms V <sub>CC</sub> Range (V) Spe | | Speed | Operating I <sub>CC</sub> (mA) | | | | Standby L (A) | | | | | | Product | Range | | | | (ns) | f = 1MHz | | f = f <sub>max</sub> | | —Standby I <sub>SB2</sub> (μΑ) | | | | | Min | <b>Typ</b> [1] | Max | | <b>Typ</b> [1] | Max | <b>Typ</b> [1] | Max | <b>Typ</b> [1] | Max | | CY62137FV30LL | Automotive-A | 2.2 V | 3.0 V | 3.6 V | 45 | 1.6 | 2.5 | 13 | 18 | 1 | 5 | | | Automotive-E | 2.2 V | 3.0 V | 3.6 V | 55 | 2 | 3 | 15 | 25 | 1 | 20 | # **Pin Configuration** Figure 1. 44-pin TSOP II pinout [2] Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. NC pins are not connected on the die. # **Maximum Ratings** Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage temperature ......-65 °C to + 150 °C Ambient temperature with power applied ......-55 °C to + 125 °C Supply voltage to ground potential ......-0.3 V to 3.9 V DC voltage applied to outputs in High Z state $^{[3,\ 4]}$ .....-0.3 V to 3.9 V | DC input voltage [4] | 0.3 V to 3.9 V | |-----------------------------------------------------|----------------| | Output current into outputs (LOW) | 20 mA | | Static discharge voltage (MIL-STD-883, method 3015) | > 2001 V | | Latch up current | > 200 mA | # **Operating Range** | Device | Range | Ambient<br>Temperature | <b>V</b> cc <sup>[5]</sup> | |---------------|--------------|------------------------|----------------------------| | CY62137FV30LL | Automotive-A | –40 °C to +85 °C | | | | Automotive-E | –40 °C to +125 °C | 3.6 V | ### **Electrical Characteristics** Over the Operating Range | D | Dan and a thoro | Test Conditions | | 45 ns (Automotive-A) | | | 55 ns (Automotive-E) | | | 11:4 | |---------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------|---------|----------------|----------------------|---------|----------------|------| | Parameter | Description | | | Min | Typ [6] | Max | Min | Typ [6] | Max | Unit | | V <sub>OH</sub> | Output high voltage | $2.2 \le V_{CC} \le 2.7$ | $I_{OH} = -0.1 \text{ mA}$ | 2.0 | _ | _ | 2.0 | _ | - | V | | | | $2.7 \le V_{CC} \le 3.6$ | $I_{OH} = -1.0 \text{ mA}$ | 2.4 | _ | _ | 2.4 | _ | _ | V | | V <sub>OL</sub> | Output low voltage | 2.2 ≤ V <sub>CC</sub> ≤ 2.7 | $I_{OL} = 0.1 \text{ mA}$ | - | _ | 0.4 | - | _ | 0.4 | V | | | | $2.7 \le V_{CC} \le 3.6$ | I <sub>OL</sub> = 2.1 mA | - | _ | 0.4 | - | _ | 0.4 | V | | $V_{IH}$ | Input high voltage | $2.2 \le V_{CC} \le 2.7$ | | 1.8 | _ | $V_{CC} + 0.3$ | 1.8 | _ | $V_{CC} + 0.3$ | V | | | | $2.7 \le V_{CC} \le 3.6$ | | 2.2 | _ | $V_{CC} + 0.3$ | 2.2 | _ | $V_{CC} + 0.3$ | V | | $V_{IL}$ | Input low voltage | $2.2 \le V_{CC} \le 2.7$ | | -0.3 | _ | 0.6 | -0.3 | _ | 0.6 | V | | | | 2.7 ≤ V <sub>CC</sub> ≤ 3.6 | | -0.3 | _ | 0.8 | -0.3 | _ | 0.8 | V | | I <sub>IX</sub> | Input leakage current | $GND \leq V_I \leq V_CC$ | | -1 | _ | +1 | -4 | _ | +4 | μΑ | | I <sub>OZ</sub> | Output leakage current | $GND \leq V_O \leq V_{CC}$ | Output disabled | -1 | _ | +1 | -4 | _ | +4 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> operating supply | $f = f_{max} = 1/t_{RC}$ | $V_{CC} = V_{CC(max)}$ | _ | 13 | 18 | _ | 15 | 25 | mA | | | current | f = 1 MHz | I <sub>OUT</sub> = 0 mA<br>CMOS levels | _ | 1.6 | 2.5 | _ | 2 | 3 | | | I <sub>SB1</sub> <sup>[7]</sup> | Automatic power down current – CMOS inputs | $\frac{\overline{CE} > V_{CC} - 0.2 V_{IN} \geq V_{CC} - 0.2 V_{IN} \geq V_{CC} - 0.2 V_{IN} \geq V_{CC} - 0.2 V_{CC} = $ | ≥ V <sub>CC</sub> – 0.2 V,<br>V, V <sub>IN</sub> ≤ 0.2 V,<br>_and data only), | _ | 1 | 5 | - | 1 | 20 | μΑ | | I <sub>SB2</sub> <sup>[7]</sup> | Automatic power down current – CMOS inputs | $\frac{\overline{CE} \ge V_{CC} - 0.2 \text{ N}}{(\overline{BHE} \text{ and } \overline{BLE}) \ge 0}$ $V_{IN} \ge V_{CC} - 0.2 \text{ N}$ $f = 0, V_{CC} = V_{CC}$ | $\geq$ V <sub>CC</sub> $-0.2$ V,<br>V or V <sub>IN</sub> $\leq$ 0.2 V, | _ | 1 | 5 | - | 1 | 20 | μА | ### Notes - Notes 3. V<sub>IL(min)</sub> = -2.0 V for pulse durations less than 20 ns. 4. V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns. 5. Full device AC operation assumes a minimum of 100 μs ramp time from 0 to V<sub>CC(min)</sub> and 200 μs wait time after V<sub>CC</sub> stabilization. 6. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. 7. Chip enable (CE) and byte enables (BHE and BLE) need to be tied to CMOS levels to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> specification. Other inputs can be left floating. # Capacitance | Parameter [8] | Description | Test Conditions | Max | Unit | |------------------|--------------------|---------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = V_{CC(typ)}$ | 10 | pF | | C <sub>OUT</sub> | Output capacitance | | 10 | pF | # **Thermal Resistance** | Parameter [8] | Description | Test Conditions | TSOP II | Unit | |-------------------|------------------------------------------|------------------------------------------------------------------------|---------|------| | U/A | Thermal resistance (junction to ambient) | Still air, soldered on a 3 × 4.5 inch, two layer printed circuit board | 77 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | | 13 | °C/W | ## **AC Test Loads and Waveforms** Figure 2. AC Test Loads and Waveforms | Parameters | 2.5 V (2.2 V to 2.7 V) | 3.0 V (2.7 V to 3.6 V) | Unit | |-----------------|------------------------|------------------------|------| | R1 | 16667 | 1103 | Ω | | R2 | 15385 | 1554 | Ω | | R <sub>TH</sub> | 8000 | 645 | Ω | | $V_{TH}$ | 1.20 | 1.75 | V | ### Note <sup>8.</sup> Tested initially and after any design or process changes that may affect these parameters. ### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions | Min | <b>Typ</b> [9] | Max | Unit | | |-----------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------|-----|------|----| | $V_{DR}$ | V <sub>CC</sub> for data retention | | | 1.5 | _ | _ | V | | I <sub>CCDR</sub> <sup>[10]</sup> | Data retention current | $V_{CC}$ = 1.5 V,<br>CE $\geq$ V <sub>CC</sub> - 0.2 V or | Automotive-A | _ | _ | 4 | μΑ | | | | $\frac{\text{CE} \ge \text{V}_{\text{CC}} - 0.2 \text{ V or}}{(\text{BHE and BLE}) \ge \text{V}_{\text{CC}} - 0.2 \text{ V}}$ $\text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V or V}_{\text{IN}} \le 0.2 \text{ V}$ | Automotive-E | - | _ | 12 | - | | t <sub>CDR</sub> <sup>[11]</sup> | Chip deselect to data retention time | | | 0 | _ | - | ns | | t <sub>R</sub> <sup>[12]</sup> | Operation recovery time | | CY62137FV30LL-45 | 45 | _ | _ | ns | | | | | CY62137FV30LL-55 | 55 | | | | ### **Data Retention Waveform** Figure 3. Data Retention Waveform [13] - 9. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C 10. Chip enable (CE) and byte enables (BHE and BLE) need to be tied to CMOS levels to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> specification. Other inputs can be left floating. 11. Tested initially and after any design or process changes that may affect these parameters. 12. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs. 13. BHE.BLE is the AND of both BHE and BLE. Deselect the chip by either disabling chip enable signals or by disabling both BHE and BLE. # **Switching Characteristics** | Parameter [14, 15] | D | 45 ns (Aut | omotive-A) | 55 ns (Aut | 11.24 | | |--------------------|---------------------------------|------------|------------|------------|-------|------| | Parameter [11, 19] | Description | Min | Max | Min | Max | Unit | | Read Cycle | | • | | | | • | | t <sub>RC</sub> | Read cycle time | 45 | _ | 55 | _ | ns | | t <sub>AA</sub> | Address to data valid | _ | 45 | _ | 55 | ns | | t <sub>OHA</sub> | Data hold from address change | 10 | _ | 10 | _ | ns | | t <sub>ACE</sub> | CE LOW to data valid | _ | 45 | _ | 55 | ns | | t <sub>DOE</sub> | OE LOW to data valid | - | 22 | _ | 25 | ns | | t <sub>LZOE</sub> | OE LOW to low Z [16] | 5 | _ | 5 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to high Z [16, 17] | _ | 18 | _ | 20 | ns | | t <sub>LZCE</sub> | CE LOW to low Z [16] | 10 | _ | 10 | _ | ns | | t <sub>HZCE</sub> | CE HIGH to high Z [16, 17] | _ | 18 | _ | 20 | ns | | t <sub>PU</sub> | CE LOW to power-up | 0 | _ | 0 | _ | ns | | t <sub>PD</sub> | CE HIGH to power-down | - | 45 | _ | 55 | ns | | t <sub>DBE</sub> | BLE/BHE LOW to data valid | _ | 45 | _ | 55 | ns | | t <sub>LZBE</sub> | BLE/BHE LOW to low Z [16, 18] | 5 | _ | 10 | _ | ns | | t <sub>HZBE</sub> | BLE/BHE HIGH to high Z [16, 17] | _ | 18 | _ | 20 | ns | | Write Cycle [19] | | | | | | | | t <sub>WC</sub> | Write cycle time | 45 | _ | 55 | _ | ns | | t <sub>SCE</sub> | CE LOW to write end | 35 | _ | 40 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 35 | _ | 40 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | _ | 0 | _ | ns | | t <sub>PWE</sub> | WE pulse width | 35 | _ | 40 | _ | ns | | t <sub>BW</sub> | BLE/BHE LOW to write end | 35 | _ | 40 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 25 | _ | 25 | - | ns | | t <sub>HD</sub> | Data hold from write end | 0 | _ | 0 | _ | ns | | t <sub>HZWE</sub> | WE LOW to high Z [16, 17] | _ | 18 | - | 20 | ns | | t <sub>LZWE</sub> | WE HIGH to low Z [16] | 10 | _ | 10 | _ | ns | <sup>Notes 14. Test conditions for all parameters, other than tristate parameters, assume signal transition time of 3 ns (1 V/ns) or less, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified I<sub>OL</sub> I<sub>OH</sub> as shown in Figure 2 on page 5. 15. AC timing parameters are subject to byte enable signals (BHE or BLE) not switching when chip is disabled. Please see application note AN13842 for further clarification. 16. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZDE</sub>, t<sub>HZDE</sub> is less than t<sub>LZDE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device. 17. t<sub>HZCE</sub>, t<sub>HZCE</sub>, t<sub>HZCE</sub>, t<sub>HZCE</sub>, t<sub>HZCE</sub>, tansitions are measured when the outputs enter a high impedance state. 18. If both byte enables are toggled together, this value is 10 ns. 19. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>|L</sub>, BHE and/or BLE = V<sub>|L</sub>. All signals are ACTIVE to initiate a write and any of these signals terminate a write by going INACTIVE. The data input setup and hold timing are referenced to the edge of the signal that terminates the write.</sup> # **Switching Waveforms** Figure 4. Read Cycle 1: Address Transition Controlled [20, 21] Figure 5. Read Cycle 2: $\overline{\text{OE}}$ Controlled [21, 22] <sup>20.</sup> The device is continuously selected. $\overline{OE}$ , $\overline{CE} = V_{\parallel L}$ , $\overline{BHE}$ and/or $\overline{BLE} = V_{\parallel L}$ . 21. $\overline{WE}$ is HIGH for read cycle. <sup>22.</sup> Address valid before or similar to CE and BHE, BLE transition LOW. ## Switching Waveforms (continued) Figure 6. Write Cycle 1: WE Controlled [23, 24, 25] Figure 7. Write Cycle 2: $\overline{\text{CE}}$ Controlled [23, 24, 25] ### Notes - 23. The internal write time of the memory is defined by the overlap of WE, $\overline{CE} = V_{IL}$ , $\overline{BHE}$ and/or $\overline{BLE} = V_{IL}$ . All signals are ACTIVE to initiate a write and any of these signals terminate a write by going INACTIVE. The data input setup and hold timing are referenced to the edge of the signal that terminates the write. 24. Data I/O is high impedance if $\overline{OE} = V_{IL}$ . 25. If $\overline{CE}$ goes HIGH simultaneously with $\overline{WE} = V_{IH}$ , the output remains in a high impedance state. 26. During this period, the I/Os are in output state. Do not apply input signals. # Switching Waveforms (continued) Figure 8. Write Cycle 3: WE Controlled, OE LOW [27] Figure 9. Write Cycle 4: BHE/BLE Controlled, OE LOW [27] Notes 27. If $\overline{\text{CE}}$ goes HIGH simultaneously with $\overline{\text{WE}}$ = V<sub>IH</sub>, the output remains in a high impedance state. 28. During this period, the I/Os are in output state. Do not apply input signals. # **Truth Table** | CE | WE | OE | BHE | BLE | Inputs or Outputs | Mode | Power | |-------------------|----|----|-------------------|-------------------|--------------------------------------------------------------------------------------------------|------------------------|----------------------------| | Н | Х | Х | X <sup>[29]</sup> | X <sup>[29]</sup> | High Z | Deselect or power-down | Standby (I <sub>SB</sub> ) | | X <sup>[29]</sup> | Х | Х | Н | Н | High Z | Deselect or power-down | Standby (I <sub>SB</sub> ) | | L | Н | L | L | L | Data out (I/O <sub>0</sub> -I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Η | L | Н | L | Data out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Read | Active (I <sub>CC</sub> ) | | L | Н | L | L | Н | Data out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | L | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Η | Ι | L | Н | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | L | Χ | L | L | Data in (I/O <sub>0</sub> –I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | L | Х | Н | L | Data in (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Write | Active (I <sub>CC</sub> ) | | L | L | Х | L | Н | Data in (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Write | Active (I <sub>CC</sub> ) | Note 29. The 'X' (Don't care) state for the Chip enable ( $\overline{CE}$ ) and Byte enables ( $\overline{BHE}$ and $\overline{BLE}$ ) in the truth table refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted. # **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |------------|----------------------|--------------------|--------------------------|--------------------| | 45 | CY62137FV30LL-45ZSXA | 51-85087 | 44-pin TSOP II (Pb-free) | Automotive-A | | 55 | CY62137FV30LL-55ZSXE | | | Automotive-E | Contact your local Cypress sales representative for availability of these parts. ### **Ordering Code Definitions** # **Package Diagrams** Figure 10. 44-pin TSOP Z44-II Package Outline, 51-85087 51-85087 \*D # **Acronyms** | Acronym | Description | | | | |-------------------------------------------|-----------------------------|--|--|--| | BHE | byte high enable | | | | | BLE byte low enable | | | | | | CE | chip enable | | | | | CMOS complementary metal oxide semiconduc | | | | | | I/O | input/output | | | | | OE | output enable | | | | | SRAM | static random access memory | | | | | TSOP thin small outline package | | | | | | WE | write enable | | | | # **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celsius | | | | | MHz | megahertz | | | | | μΑ | microampere | | | | | μs | microsecond | | | | | mA | milliampere | | | | | ns | nanosecond | | | | | Ω | ohm | | | | | pF | picofarad | | | | | V | volt | | | | | W | watt | | | | # **Document History Page** | Document Title: CY62137FV30 MoBL <sup>®</sup> , Automotive 2-Mbit (128 K × 16) Static RAM Document Number: 001-66190 | | | | | | | |----------------------------------------------------------------------------------------------------------------------|---------|------------|--------------------|------------------------------------------------------------------------------------|--|--| | Rev. | ECN No. | Issue Date | Orig. of<br>Change | Description of Change | | | | ** | 3124003 | 01/12/2011 | RAME | Created new Automotive datasheet from document number 001-07141 Rev. *H | | | | *A | 3503362 | 01/20/2012 | TAVA | Updated Functional Description. Updated Package Diagrams. Updated in new template. | | | # Sales, Solutions, and Legal Information ### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. ### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless ### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2011-2012. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-66190 Rev. \*A Revised January 20, 2012 Page 16 of 16