# 8-Mbit (512K x 16) Static RAM #### **Features** ■ Very high speed: 45 ns ■ Wide voltage range: 2.2 V to 3.6 V and 4.5 V to 5.5 V ■ Ultra low standby power $\hfill \square$ Typical Standby current: 2 $\mu A$ Maximum Standby current: 8 μA ■ Ultra low active power □ Typical active current: 1.8 mA at f = 1 MHz ■ Easy memory expansion with CE and OE features ■ Automatic power down when deselected Complementary metal oxide semiconductor (CMOS) for optimum speed and power Available in Pb-free 44-pin thin small outline package (TSOP) II package ### **Functional Description** The CY62157ESL is a high performance CMOS static RAM organized as 512K words by 16 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life™ (MoBL®) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption when addresses are not toggling. Place the device into standby mode when deselected (CE HIGH or both BHE and BLE are HIGH). The input or output pins (I/O $_0$ through I/O $_{15}$ ) are placed in a high impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), both the Byte High Enable and the Byte Low Enable are disabled (BHE, BLE HIGH), or during an active write operation (CE LOW and WE LOW). To write to the device, take Chip Enable $(\overline{CE})$ and Write Enable $(\overline{WE})$ inputs LOW. If Byte Low Enable $(\overline{BLE})$ is LOW, then data from I/O pins $(I/O_0$ through $I/O_7)$ is written into the location specified on the address pins $(A_0$ through $A_{18})$ . If Byte High Enable $(\overline{BHE})$ is LOW, then data from I/O pins $(I/O_8$ through $I/O_{15})$ is written into the location specified on the address pins $(A_0$ through $A_{18})$ . To read from the device, take Chip Enable $(\overline{CE})$ and Output Enable $(\overline{OE})$ LOW while forcing the Write Enable $(\overline{WE})$ HIGH. If Byte Low Enable $(\overline{BLE})$ is LOW, then data from the memory location specified by the address pins appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable $(\overline{BHE})$ is LOW, then data from memory appears on I/O<sub>8</sub> to I/O<sub>15</sub>. See the Truth Table on page 11 for a complete description of read and write modes. ## Contents | Pin Configuration | 3 | |--------------------------------|---| | Product Portfolio | 3 | | Maximum Ratings | | | Operating Range | | | Electrical Characteristics | | | Capacitance | | | Thermal Resistance | | | Data Retention Characteristics | | | Switching Characteristics | | | Switching Waveforms | | | Truth Table | | | Ordering Information | 12 | |-----------------------------------------|----| | Package Diagram | 13 | | Acronyms | 14 | | Document Conventions | 14 | | Units of Measure | 14 | | Document History Page | 15 | | Sales, Solutions, and Legal Information | 16 | | Worldwide Sales and Design Support | 16 | | Products | 16 | | PSoC Solutions | 16 | ## **Pin Configuration** Figure 1. 44-Pin TSOP II (Top View) #### **Product Portfolio** | | | | | | Power Dissipation | | | | | | | |--|------------|------------|------------------------------------------|-------|---------------------------|----------|------------------------|--------------------------|---------------------------|---------------|--| | | Product | Range | V <sub>CC</sub> Range (V) <sup>[1]</sup> | Speed | Operating I <sub>O</sub> | | I <sub>CC</sub> , (mA) | | Standby, I <sub>SB2</sub> | | | | | Floudet | Kange | ACC Lande (A) | (ns) | f = 1 | f = 1MHz | | MHz f = f <sub>max</sub> | | (μ <b>Ă</b> ) | | | | | | | | <b>Typ</b> <sup>[2]</sup> | Max | <b>Typ</b> [2] | Max | <b>Typ</b> [2] | Max | | | | CY62157ESL | Industrial | 2.2 V-3.6 V and 4.5 V-5.5 V | 45 | 1.8 | 3 | 18 | 25 | 2 | 8 | | #### Notes Datasheet specifications are not guaranteed for V<sub>CC</sub> in the range of 3.6 V to 4.5 V. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 3 V, and V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. ## **Maximum Ratings** Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage Temperature.....-65 °C to +150 °C Ambient Temperature with Power Applied ......–55 °C to +125 °C Supply Voltage to Ground Potential .....-0.5 V to 6.0 V DC Voltage Applied to Outputs in High-Z State $^{[3,\ 4]}$ .....-0.5 V to 6.0 V DC Input Voltage<sup>[3, 4]</sup>.....-0.5 V to 6.0 V | Output Current into Outputs (LOW) | 20 mA | |----------------------------------------------------|---------| | Static Discharge Voltage(MIL-STD-883, Method 3015) | >2001 V | | Latch up Current | >200 mA | ### **Operating Range** | Device | Range | <b>V</b> <sub>CC</sub> <sup>[5]</sup> | | | |------------|------------|---------------------------------------|---------------------------------|--| | CY62157ESL | Industrial | –40 °C to +85 °C | 2.2 V-3.6 V,<br>and 4.5 V-5.5 V | | #### **Electrical Characteristics** Over the Operating Range | | | | | | 45 ns | 5 | | |---------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------|---------------------------|-----------------------|------| | Parameter | Description | Test Co | onditions | Min | <b>Typ</b> <sup>[6]</sup> | Max | Unit | | V <sub>OH</sub> | Output high voltage | $2.2 \le V_{CC} \le 2.7$ | $I_{OH} = -0.1 \text{ mA}$ | 2.0 | - | - | V | | | | $2.7 \le V_{CC} \le 3.6$ | $I_{OH} = -1.0 \text{ mA}$ | 2.4 | _ | - | | | | | $4.5 \le V_{CC} \le 5.5$ | $I_{OH} = -1.0 \text{ mA}$ | 2.4 | _ | - | | | $V_{OL}$ | Output low voltage | 2.2 ≤ V <sub>CC</sub> ≤ 2.7 | I <sub>OL</sub> = 0.1 mA | _ | _ | 0.4 | V | | | | 2.7 ≤ V <sub>CC</sub> ≤ 3.6 | I <sub>OL</sub> = 2.1 mA | _ | _ | 0.4 | | | | | 4.5 ≤ V <sub>CC</sub> ≤ 5.5 | I <sub>OL</sub> = 2.1 mA | _ | _ | 0.4 | | | V <sub>IH</sub> | Input high voltage | 2.2 ≤ V <sub>CC</sub> ≤ 2.7 | 1 | 1.8 | _ | V <sub>CC</sub> + 0.3 | V | | | | 2.7 ≤ V <sub>CC</sub> ≤ 3.6 | | 2.2 | _ | V <sub>CC</sub> + 0.3 | | | | | 4.5 ≤ V <sub>CC</sub> ≤ 5.5 | | 2.2 | _ | V <sub>CC</sub> + 0.5 | | | $V_{IL}$ | Input low voltage | 2.2 ≤ V <sub>CC</sub> ≤ 2.7 | | -0.3 | _ | 0.6 | V | | | | $2.7 \le V_{CC} \le 3.6$ | | | _ | 0.8 | | | | | 4.5 ≤ V <sub>CC</sub> ≤ 5.5 | | -0.5 | _ | 0.8 | | | I <sub>IX</sub> | Input leakage current | $GND \le V_1 \le V_{CC}$ | | -1 | _ | +1 | μΑ | | I <sub>OZ</sub> | Output leakage current | $GND \le V_O \le V_{CC}$ , Output D | Disabled | -1 | _ | +1 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> operating supply | $f = f_{max} = 1/t_{RC}$ | $V_{CC} = V_{CCmax}$ | _ | 18 | 25 | mA | | | current | f = 1 MHz | | | 1.8 | 3 | | | I <sub>SB1</sub> <sup>[7]</sup> | Automatic CE power down current — CMOS inputs | $\overline{\text{CE}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V}, \text{V}_{\text{IN}} \ge \text{V}$<br>$f = f_{\text{max}}$ (address and data<br>f = 0 (OE, BHE, BLE and | - | 2 | 8 | μА | | | I <sub>SB2</sub> <sup>[7]</sup> | Automatic CE power down current — CMOS inputs | $\overline{CE} \ge V_{CC} - 0.2 \text{ V}, V_{IN} \ge V_{CE}$ | $V_{\rm CC} - 0.2 \text{ V or V}_{\rm IN} \le 0.2 \text{ V},$ | - | 2 | 8 | μА | - 3. $V_{IL}$ (min) = -2.0 V for pulse durations less than 20 ns. - V<sub>IL</sub> (min) = -2.0 V for pulse durations less trian 20 ns. V<sub>IH</sub> (max) = V<sub>CC</sub> + 0.75 V for pulse durations less trian 20 ns. V<sub>IH</sub> (max) = V<sub>CC</sub> + 0.75 V for pulse durations less trian 20 ns. Full device AC operation assumes a 100 μs ramp time from 0 to V<sub>CC</sub> (min) and 200 μs wait time after V<sub>CC</sub> stabilization. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 3 V, and V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. Chip enable (CE) needs to be tied to CMOS levels to meet the I<sub>SB1</sub>/I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating. ## Capacitance | Parameter <sup>[8]</sup> | Description | Test Conditions | Max | Unit | |--------------------------|--------------------|----------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25$ °C, $f = 1$ MHz, $V_{CC} = V_{CC(typ)}$ | 10 | pF | | C <sub>OUT</sub> | Output capacitance | | 10 | pF | #### **Thermal Resistance** | Parameter <sup>[8]</sup> | Description | Test Conditions | TSOP II | Unit | |--------------------------|------------------------------------------|------------------------------------------------------------------------|---------|------| | $\Theta_{JA}$ | Thermal resistance (Junction to ambient) | Still Air, soldered on a 3 × 4.5 inch, two-layer printed circuit board | 77 | °C/W | | Θ <sub>JC</sub> | Thermal resistance (Junction to case) | | 13 | °C/W | Figure 2. AC Test Loads and Waveforms | Parameters | 2.5 V | 3.0 V | 5.0 V | Unit | |-----------------|-------|-------|-------|------| | R1 | 16667 | 1103 | 1800 | Ω | | R2 | 15385 | 1554 | 990 | Ω | | R <sub>TH</sub> | 8000 | 645 | 639 | Ω | | V <sub>TH</sub> | 1.20 | 1.75 | 1.77 | V | #### Note <sup>8.</sup> Tested initially and after any design or process changes that may affect these parameters. #### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions | | | <b>Typ</b> <sup>[9]</sup> | Max | Unit | |-----------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------|-----|---------------------------|-----|------| | V <sub>DR</sub> | V <sub>CC</sub> for data retention | | | 1.5 | _ | _ | V | | I <sub>CCDR</sub> <sup>[10]</sup> | Data retention current | $\overline{CE} \ge V_{CC} - 0.2 \text{ V},$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$ | / <sub>CC</sub> = 1.5 V | _ | 2 | 5 | μΑ | | | | $V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$ | / <sub>CC</sub> = 2.0 V | _ | 2 | 8 | | | t <sub>CDR</sub> [11] | Chip deselect to data retention time | | | 0 | - | - | ns | | t <sub>R</sub> <sup>[12]</sup> | Operation recovery time | | | 45 | _ | _ | ns | Figure 3. Data Retention Waveform Notes Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 3 V, and V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. 10. 10Chip enable (CE) needs to be tied to CMOS levels to meet the l<sub>SB1</sub>/l<sub>SB2</sub> / l<sub>CCDR</sub> spec. Other inputs can be left floating. 11. Tested initially and after any design or process changes that may affect these parameters. 12. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs. 13. BHE.BLE is the AND of both BHE and BLE. Deselect the chip by either disabling chip enable signals or by disabling both BHE and BLE. ### **Switching Characteristics** Over the Operating Range | Parameter <sup>[14]</sup> | Description | 45 | ns | 11 | | |-----------------------------|--------------------------------------------|-----|-----|------|--| | Parameter | Description | Min | Max | Unit | | | Read Cycle | | - | | | | | t <sub>RC</sub> | Read cycle time | 45 | _ | ns | | | t <sub>AA</sub> | Address to data valid | - | 45 | ns | | | t <sub>OHA</sub> | Data hold from address change | 10 | - | ns | | | t <sub>ACE</sub> | CE LOW to data valid | _ | 45 | ns | | | t <sub>DOE</sub> | OE LOW to data valid | _ | 22 | ns | | | t <sub>LZOE</sub> | OE LOW to LOW-Z <sup>[15]</sup> | 5 | - | ns | | | t <sub>HZOE</sub> | OE HIGH to High-Z <sup>[15, 16]</sup> | _ | 18 | ns | | | t <sub>LZCE</sub> | CE LOW to Low-Z <sup>[15]</sup> | 10 | _ | ns | | | t <sub>HZCE</sub> | CE HIGH to High-Z <sup>[15, 16]</sup> | - | 18 | ns | | | t <sub>PU</sub> | CE LOW to power up | 0 | _ | ns | | | t <sub>PD</sub> | CE HIGH to power down | _ | 45 | ns | | | t <sub>DBE</sub> | BLE/BHE LOW to data valid | _ | 45 | ns | | | t <sub>LZBE</sub> | BLE/BHE LOW to Low-Z <sup>[15, 17]</sup> | 5 | _ | ns | | | t <sub>HZBE</sub> | BLE/BHE HIGH to HIGH-Z <sup>[15, 16]</sup> | _ | 18 | ns | | | Write Cycle <sup>[18]</sup> | | · | | | | | t <sub>WC</sub> | Write cycle time | 45 | _ | ns | | | t <sub>SCE</sub> | CE LOW to write end | 35 | _ | ns | | | t <sub>AW</sub> | Address setup to write end | 35 | - | ns | | | t <sub>HA</sub> | Address hold from write end | 0 | _ | ns | | | t <sub>SA</sub> | Address setup to write start | 0 | _ | ns | | | t <sub>PWE</sub> | WE pulse width | 35 | _ | ns | | | t <sub>BW</sub> | BLE/BHE LOW to write end | 35 | _ | ns | | | t <sub>SD</sub> | Data setup to write end | 25 | _ | ns | | | t <sub>HD</sub> | Data hold from write end | 0 | _ | ns | | | t <sub>HZWE</sub> | WE LOW to High-Z <sup>[15, 16]</sup> | _ | 18 | ns | | | t <sub>LZWE</sub> | WE HIGH to Low-Z <sup>[15]</sup> | 10 | _ | ns | | <sup>14.</sup> Test conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3 V, and output loading of the specified IOL/IOH as shown in the AC Test Loads and Waveforms on page 5. 15. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZBE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device. 16. t<sub>HZOE</sub>, t<sub>HZCE</sub>, t<sub>HZBE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high-impedance state. 17. If both byte enables are toggled together, this value is 10 ns. 18. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE, BLE or both = V<sub>IL</sub>. All signals must be active to initiate a write and any of these signals can terminate a write by going inactive. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write. ## **Switching Waveforms** Figure 4. Read Cycle No.1: Address Transition Controlled. [19, 20] Figure 5. Read Cycle No. 2: $\overline{\text{OE}}$ Controlled [20, 21] #### Notes <sup>19.</sup> The device is continuously selected. $\overline{OE}$ , $\overline{CE} = V_{IL}$ , $\overline{BHE}$ , $\overline{BLE}$ , or both = $V_{IL}$ . <sup>20.</sup> WE is HIGH for read cycle. <sup>21.</sup> Address valid before or similar to $\overline{\text{CE}}$ , $\overline{\text{BHE}}$ , $\overline{\text{BLE}}$ transition LOW. ### Switching Waveforms (continued) Figure 6. Write Cycle No 1: WE Controlled [22, 23, 24] Figure 7. Write Cycle 2: CE Controlled [22, 23, 24] #### Notes - 22. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE, BLE or both = V<sub>IL</sub>. All signals must be active to initiate a write and any of these signals can terminate a write <u>by</u> going inactive. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write. 23. Data I/O is high impedance if OE = V<sub>IL</sub>. 24. If CE goes HIGH simultaneously with WE = V<sub>IH</sub>, the output remains in a high impedance state. 25. During this period, the I/Os are in output state. Do not apply input signals. ### Switching Waveforms (continued) Figure 8. Write Cycle 3: WE controlled, OE LOW [26, 27, 28] Figure 9. Write Cycle 4: BHE/BLE Controlled, OE LOW [26, 27, 28] - 26. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE, BLE or both = V<sub>IL</sub>. All signals must be active to initiate a write and any of these signals can terminate a write by going inactive. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write. - 27. Data I/O is high impedance if $\overrightarrow{OE} = V_{IH}$ . 28. If $\overrightarrow{CE}$ goes HIGH simultaneously with $\overrightarrow{WE} = V_{IH}$ , the output remains in a high impedance state. - 29. During this period, the I/Os are in output state. Do not apply input signals. ### **Truth Table** | CE | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | |-------------------|----|----|-----|-----|--------------------------------------------------------------------------------------------------|---------------------|----------------------------| | Н | Х | Х | Х | Х | High-Z | Deselect/power down | Standby (I <sub>SB</sub> ) | | X <sup>[30]</sup> | Х | Х | Н | Н | High-Z | Deselect/power down | Standby (I <sub>SB</sub> ) | | L | Н | L | L | L | Data Out (I/O <sub>0</sub> -I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | L | Н | L | Data Out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High-Z | Read | Active (I <sub>CC</sub> ) | | L | Н | L | L | Н | Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High-Z | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | L | High-Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | High-Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | L | Н | High-Z | Output disabled | Active (I <sub>CC</sub> ) | | L | L | Х | L | L | Data In (I/O <sub>0</sub> -I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | L | Х | Н | L | Data In (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High-Z | Write | Active (I <sub>CC</sub> ) | | L | L | Х | L | Н | Data In (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High-Z | Write | Active (I <sub>CC</sub> ) | Note 30. The 'X' (Don't care) state for the Chip enable in the truth table refers to the logic state (either HIGH or LOW). Intermediate voltage levels on this pin is not permitted. ## **Ordering Information** | Speed (ns) | | Ordering Code | Package<br>Diagram | Package Type | Operating Range | |------------|----|-------------------|--------------------|-----------------------------------------------------|-----------------| | | 45 | CY62157ESL-45ZSXI | 51-85087 | 44-pin thin small outline package type II (Pb-free) | Industrial | ### **Ordering Code Definitions** ## **Package Diagram** Figure 10. 44-Pin TSOP II, 51-85087 # **Acronyms** | Acronym | Description | | | |---------|-----------------------------------------|--|--| | BHE | byte high enable | | | | BLE | byte low enable | | | | CE | chip enable | | | | CMOS | complementary metal oxide semiconductor | | | | I/O | input/output | | | | OE | output enable | | | | SRAM | static random access memory | | | | TSOP | thin small outline package | | | | WE | write enable | | | ## **Document Conventions** #### **Units of Measure** | Symbol | Unit of Measure | | |--------|-----------------|--| | °C | degrees Celsius | | | μА | microamperes | | | mA | milliamperes | | | MHz | megahertz | | | ns | nanoseconds | | | pF | picofarads | | | V | volts | | | Ω | ohms | | | W | watts | | # **Document History Page** | Document Title: CY62157ESL MoBL® 8-Mbit (512K x 16) Static RAM Document Number: 001-43141 | | | | | | | | |-------------------------------------------------------------------------------------------|---------|------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | | | | ** | 1875228 | See ECN | VKN/AESA | New Data Sheet | | | | | *A | 2943752 | 06/03/2010 | VKN | Added Contents Added footnote for the ISB2 parameter in Electrical Characteristics Added footnote related to chip enable in Truth Table Updated Package Diagram Added Sales, Solutions, and Legal Information | | | | | *B | 3109266 | 12/13/2010 | PRAS | Changed Table Footnotes to Footnotes. Added Ordering Code Definitions. | | | | | *C | 3295175 | 06/29/2011 | RAME | Remove reference to AN1064 SRAM system guidelines. Added I <sub>SB1</sub> and I <sub>CCDR</sub> to footnotes 7 and 10. Added footnote 8 for Capacitance and Thermal Resistance section. Updated Ordering Code Definitions. Added Document Conventions. Updated Table of Contents. | | | | ## Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless #### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2008–2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.