SCCS032B - SEPTEMBER 1994 - REVISED OCTOBER 2001 - Function, Pinout, and Drive Compatible With FCT and F Logic - Reduced V<sub>OH</sub> (Typically = 3.3 V) Version of Equivalent FCT Functions - Edge-Rate Control Circuitry for Significantly Improved Noise Characteristics - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Matched Rise and Fall Times - Fully Compatible With TTL Input and Output Logic Levels - 64-mA Output Sink Current 32-mA Output Source Current - Independent Register for A and B Buses - Multiplexed Real-Time and Stored Data Transfer - 3-State Outputs #### (TOP VIEW) CPAB [ 24 VCC SAB [] 2 23 CPBA GAB [] 3 22 T SBA 21 GBA $A_1 \prod 4$ 20 B<sub>1</sub> A<sub>2</sub> [] 5 19 B<sub>2</sub> A<sub>3</sub> 🛮 6 Α₄Γ 18∏ B<sub>3</sub> A<sub>5</sub> 🛮 8 17 B₄ A<sub>6</sub> 🛮 9 16 B<sub>5</sub> 15 B<sub>6</sub> A<sub>7</sub> 🛮 10 14 🛮 B<sub>7</sub> A<sub>8</sub> 📙 11 GND **1**12 13 B<sub>8</sub> Q OR SO PACKAGE #### description The CY74FCT652T consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal storage registers. GAB and GBA inputs control the transceiver functions. Select-control (SAB and SBA) inputs select either real-time or stored-data transfer. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. A low input level selects real-time data, and a high input level selects stored data. Data on the A or B data bus, or both, can be stored in the internal D-type flip-flops by low-to-high transitions of the appropriate clock (CPAB or CPBA) inputs, regardless of the select or enable levels of the control pins. When SAB and SBA are in the real-time transfer mode, it also is possible to store data without using the internal D-type flip-flops by simultaneously enabling GAB and $\overline{\text{GBA}}$ . In this configuration, each output reinforces its input. Thus, when all other data sources to the two sets of bus lines are at high impedance, each set of bus lines remains at its last state. This device is fully specified for partial-power-down applications using $I_{off}$ . The $I_{off}$ circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### **ORDERING INFORMATION** | TA | PACI | (AGE <sup>†</sup> | SPEED<br>(ns) | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-----------|-----------------------|---------------|--------------------------|---------------------| | | QSOP - Q | Tape and reel | 5.4 | CY74FCT652CTQCT | FCT652C | | | SOIC - SO | | 5.4 | CY74FCT652CTSOC | FCT652C | | | 3010 - 30 | Tape and reel | 5.4 | CY74FCT652CTSOCT | FC1052C | | –40°C to 85°C | QSOP - Q | SOP – Q Tape and reel | | CY74FCT652ATQCT | FCT652A | | | SOIC - SO | Tube | 6.3 | CY74FCT652ATSOC | FCT652A | | | 3010 - 30 | Tape and reel | 6.3 | CY74FCT652ATSOCT | FC1052A | | | QSOP - Q | Tape and reel | 9 | CY74FCT652TQCT | FCT652 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **FUNCTION TABLE** | _ | | | | | | | | | |-----|-----|------------|------------|-----|-----|--------------------------------|--------------------------------|------------------------------------------------------| | | | INP | UTS | | | DAT | A I/O | OPERATION OR | | GAB | GBA | CPAB | СРВА | SAB | SBA | A <sub>1</sub> -A <sub>8</sub> | B <sub>1</sub> -B <sub>8</sub> | FUNCTION | | L | Н | H or L | H or L | Χ | Х | Input | Input | Isolation | | L | Н | 1 | 1 | X | X | Input | Input | Store A and B data | | Х | Н | 1 | H or L | Х | Х | Input | Unspecified§ | Store A, hold B | | Н | Н | $\uparrow$ | $\uparrow$ | χ‡ | X | Input | Output | Store A in both registers | | L | Х | H or L | 1 | Χ | Х | Unspecified§ | Input | Hold A, store B | | L | L | 1 | 1 | Χ | χ‡ | Output | Input | Store B in both registers | | L | L | Х | Х | Χ | L | Output | Input | Real-time B data to A bus | | L | L | Χ | H or L | Χ | Н | Output | Input | Stored B data to A bus | | Н | Н | Х | Х | L | Х | Input | Output | Real-time A data to B bus | | Н | Н | H or L | Χ | Н | Χ | Input | Output | Stored A data to B bus | | Н | L | H or L | H or L | Н | Н | Output | Output | Stored A data to B bus and<br>Stored B data to A bus | H = High logic level, L = Low logic level, X = Don't care, ↑ = Low-to-high transition <sup>‡</sup> Select control = L: clocks can occur simultaneously. Select control = H: clocks must be staggered in order to load both registers. <sup>§</sup> The data output functions can be enabled or disabled by various signals at the GAB and GBA inputs. Data input functions always are enabled, i.e., data at the bus pins are stored on every low-to-high transition of the clock inputs. Figure 1. Bus-Management Functions ## logic diagram (positive logic) POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 SCCS032B - SEPTEMBER 1994 - REVISED OCTOBER 2001 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range to ground potential | | 0.5 | $\mbox{V}$ to 7 $\mbox{V}$ | |---------------------------------------------------------|-------------------|-----------|----------------------------| | DC input voltage range | | 0.5 | $\mbox{V}$ to 7 $\mbox{V}$ | | DC output voltage range | | 0.5 | $\mbox{V}$ to 7 $\mbox{V}$ | | DC output current (maximum sink current/pin) | | | 120 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 1) | ): Q package | | 61°C/W | | | SO package | | 46°C/W | | Ambient temperature range with power applied | d, T <sub>A</sub> | . −65°C t | to 135°C | | Storage temperature range, T <sub>stq</sub> | | . −65°C t | to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 2) | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------|------|-----|------|------| | VCC | Supply voltage | 4.75 | 5 | 5.25 | V | | VIH | High-level input voltage | 2 | | | V | | VIL | Low-level input voltage | | | 8.0 | V | | ІОН | High-level output current | | | -32 | mA | | loL | Low-level output current | | | 64 | mA | | TA | Operating free-air temperature | -40 | | 85 | °C | NOTE 2: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. NOTES: 1. The package thermal impedance is calculated in accordance with JESD 51-7. SCCS032B - SEPTEMBER 1994 - REVISED OCTOBER 2001 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | S | MIN | TYP <sup>†</sup> | MAX | UNIT | |--------------------|----------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------|-----|------------------|------|------------| | VIK | V <sub>CC</sub> = 4.75 V, | I <sub>IN</sub> = -18 mA | | | -0.7 | -1.2 | V | | V/ | Vaa 4.75.V | I <sub>OH</sub> = -32 mA | | 2 | | | V | | Voн | V <sub>CC</sub> = 4.75 V | I <sub>OH</sub> = -15 mA | | 2.4 | 3.3 | | V | | VoL | V <sub>CC</sub> = 4.75 V, | I <sub>OL</sub> = 64 mA | | | 0.3 | 0.55 | V | | V <sub>hys</sub> | All inputs | | | | 0.2 | | V | | lį | V <sub>CC</sub> = 5.25 V, | V <sub>IN</sub> = V <sub>CC</sub> | | | | 5 | μΑ | | lін | V <sub>CC</sub> = 5.25 V, | V <sub>IN</sub> = 2.7 V | | | | ±1 | μΑ | | I <sub>IL</sub> | V <sub>CC</sub> = 5.25 V, | V <sub>IN</sub> = 0.5 V | | | | ±1 | μΑ | | lozh | V <sub>CC</sub> = 5.25 V, | V <sub>OUT</sub> = 2.7 V | | | | 10 | μΑ | | l <sub>OZL</sub> | V <sub>CC</sub> = 5.25 V, | V <sub>OUT</sub> = 0.5 V | | | | -10 | μΑ | | l <sub>OS</sub> ‡ | V <sub>CC</sub> = 5.25 V, | V <sub>OUT</sub> = 0 V | | -60 | -120 | -225 | mA | | I <sub>off</sub> | V <sub>CC</sub> = 0 V, | V <sub>OUT</sub> = 4.5 V | | | | ±1 | μΑ | | Icc | $V_{CC} = 5.25 \text{ V},$ | $V_{IN} \le 0.2 V$ , | $V_{IN} \ge V_{CC} - 0.2 \text{ V}$ | | 0.1 | 0.2 | mA | | ΔlCC | $V_{CC} = 5.25 \text{ V}, V_{IN} = 3$ | .4 $V$ , $f_1 = 0$ , Outputs op | en | | 0.5 | 2 | mA | | I <sub>CCD</sub> ¶ | | out switching at 50% duty $I_{N} \le 0.2 \text{ V or } I_{N} \ge V_{CC}$ | | | 0.06 | 0.12 | mA/<br>MHz | | | $V_{CC} = 5.25 \text{ V},$ $f_0 = 10 \text{ MHz},$ | One bit switching at f <sub>1</sub> = 5 MHz | $V_{IN} \le 0.2 \text{ V or}$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V}$ | | 0.7 | 1.4 | | | 1 - # | Outputs open, | at 50% duty cycle | $V_{IN} = 3.4 \text{ V or GND}$ | | 1.2 | 3.4 | mA | | IC# | $GAB = \overline{GBA} = GND,$<br>SAB = CPAB = GND, | Eight bits switching at f <sub>1</sub> = 5 MHz | $V_{IN} \le 0.2 \text{ V or}$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V}$ | | 2.8 | 5.6 | IIIA | | | SBA = V <sub>CC</sub> | at 50% duty cycle | V <sub>IN</sub> = 3.4 V or GND | | 5.1 | 14.6 | | | C <sub>i</sub> | | | | | 5 | 10 | pF | | Co | | | | | 9 | 12 | pF | <sup>&</sup>lt;sup>†</sup> Typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . IC = Total supply current ICC = Power-supply current with CMOS input levels $\Delta I_{CC}$ = Power-supply current for a TTL high input ( $V_{IN} = 3.4 \text{ V}$ ) $D_H$ = Duty cycle for TTL inputs high $N_T$ = Number of TTL inputs at $D_H$ $I_{CCD}$ = Dynamic current caused by an input transition pair (HLH or LHL) f<sub>0</sub> = Clock frequency for registered devices, otherwise zero f<sub>1</sub> = Input signal frequency N<sub>1</sub> = Number of inputs changing at f<sub>1</sub> All currents are in milliamperes and all frequencies are in megahertz. Values for these conditions are examples of the I<sub>CC</sub> formula. Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample-and-hold techniques are preferable to minimize internal chip heating and more accurately reflect operational values. Otherwise, prolonged shorting of a high output can raise the chip temperature well above normal and cause invalid readings in other parametric tests. In any sequence of parameter tests, IOS tests should be performed last. $<sup>\</sup>$ Per TTL-driven input ( $V_{IN} = 3.4 \text{ V}$ ); all other inputs at $V_{CC}$ or GND $<sup>\</sup>P$ This parameter is derived for use in total power-supply calculations. <sup>#</sup> I<sub>C</sub> = I<sub>CC</sub> + $\Delta$ I<sub>CC</sub> × D<sub>H</sub> × N<sub>T</sub> + I<sub>CCD</sub> (f<sub>0</sub>/2 + f<sub>1</sub> × N<sub>1</sub>) Where: # CY74FCT652T **8-BIT REGISTERED TRANSCEIVER** WITH 3-STATE OUTPUTS SCCS032B – SEPTEMBER 1994 – REVISED OCTOBER 2001 # timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2) | | C | | | | CY74FCT652AT | | CY74FCT652CT | | UNIT | |-----------------|-----------------------------------|--------|-----|-----|--------------|-----|--------------|-----|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>W</sub> | Pulse duration, clock high or low | | 6 | | 5 | | 5 | | ns | | t <sub>su</sub> | Setup time, before CPAB↑ or CPBA↑ | A or B | 4 | | 2 | | 2 | | ns | | th | Hold time, after CPAB↑ or CPBA↑ | A or B | 2 | | 1.5 | | 1.5 | | ns | ## switching characteristics over operating free-air temperature range (see Figure 2) | PARAMETER | FROM | то | CY74FC | T652T | CY74FC | Г652AT | CY74FC1 | 652CT | UNIT | |------------------|--------------|----------|--------|-------|--------|--------|---------|-------|------| | PARAMETER | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | <sup>t</sup> PLH | A or B | B or A | 1.5 | 9 | 1.5 | 6.3 | 1.5 | 5.4 | no | | <sup>t</sup> PHL | AOIB | BULA | 1.5 | 9 | 1.5 | 6.3 | 1.5 | 5.4 | ns | | <sup>t</sup> PZH | GAB or GBA | A or B | 1.5 | 14 | 1.5 | 9.8 | 1.5 | 7.8 | ns | | t <sub>PZL</sub> | GAD OF GBA | AOIB | 1.5 | 14 | 1.5 | 9.8 | 1.5 | 7.8 | 113 | | <sup>t</sup> PHZ | GAB or GBA | A or B | 1.5 | 9 | 1.5 | 6.3 | 1.5 | 6.3 | ns | | t <sub>PLZ</sub> | GAB OF GBA | AUID | 1.5 | 9 | 1.5 | 6.3 | 1.5 | 6.3 | 115 | | <sup>t</sup> PLH | CPAB or CPBA | A or B | 1.5 | 9 | 1.5 | 6.3 | 1.5 | 5.7 | 200 | | <sup>t</sup> PHL | CPAB OI CPBA | AUID | 1.5 | 9 | 1.5 | 6.3 | 1.5 | 5.7 | ns | | <sup>t</sup> PLH | SBA or SAB | A or B | 1.5 | 11 | 1.5 | 7.7 | 1.5 | 6.2 | 200 | | <sup>t</sup> PHL | SDA UI SAB | AUIB | 1.5 | 11 | 1.5 | 7.7 | 1.5 | 6.2 | ns | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. The outputs are measured one at a time with one input transition per measurement. Figure 2. Load Circuit and Voltage Waveforms 6-Jan-2013 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Samples<br>(Requires Login) | |--------------------|----------|--------------|--------------------|------|-------------|----------------------------|------------------|---------------------|-----------------------------| | CY74FCT652ATQCT | ACTIVE | SSOP | DBQ | 24 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | | CY74FCT652ATQCTE4 | ACTIVE | SSOP | DBQ | 24 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | | CY74FCT652ATQCTG4 | ACTIVE | SSOP | DBQ | 24 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | | CY74FCT652ATSOC | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CY74FCT652ATSOCE4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CY74FCT652ATSOCG4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CY74FCT652ATSOCT | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CY74FCT652ATSOCTE4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CY74FCT652ATSOCTG4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CY74FCT652CTQCT | ACTIVE | SSOP | DBQ | 24 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | | CY74FCT652CTQCTE4 | ACTIVE | SSOP | DBQ | 24 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | | CY74FCT652CTQCTG4 | ACTIVE | SSOP | DBQ | 24 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | | CY74FCT652CTSOC | OBSOLETE | SOIC | DW | 24 | | TBD | Call TI | Call TI | | | CY74FCT652CTSOCE4 | OBSOLETE | SOIC | DW | 24 | | TBD | Call TI | Call TI | | | CY74FCT652CTSOCG4 | OBSOLETE | SOIC | DW | 24 | | TBD | Call TI | Call TI | | | CY74FCT652CTSOCT | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CY74FCT652CTSOCTE4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CY74FCT652CTSOCTG4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | www.ti.com 6-Jan-2013 | Orderable Device | Status | Package Type | _ | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Samples | |------------------|--------|--------------|---------|------|-------------|----------------------------|------------------|---------------------|------------------| | | (1) | | Drawing | | | (2) | | (3) | (Requires Login) | | CY74FCT652TQCT | ACTIVE | SSOP | DBQ | 24 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | | CY74FCT652TQCTE4 | ACTIVE | SSOP | DBQ | 24 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | | CY74FCT652TQCTG4 | ACTIVE | SSOP | DBQ | 24 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION 16-Aug-2012 www.ti.com #### TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** #### **TAPE DIMENSIONS** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### TAPE AND REEL INFORMATION #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CY74FCT652ATQCT | SSOP | DBQ | 24 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CY74FCT652ATSOCT | SOIC | DW | 24 | 2000 | 330.0 | 24.4 | 10.75 | 15.7 | 2.7 | 12.0 | 24.0 | Q1 | | CY74FCT652CTQCT | SSOP | DBQ | 24 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CY74FCT652CTSOCT | SOIC | DW | 24 | 2000 | 330.0 | 24.4 | 10.75 | 15.7 | 2.7 | 12.0 | 24.0 | Q1 | | CY74FCT652TQCT | SSOP | DBQ | 24 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | www.ti.com 16-Aug-2012 \*All dimensions are nominal | 7 til diffictiolorio are florilifiai | | | | | | | | |--------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | CY74FCT652ATQCT | SSOP | DBQ | 24 | 2500 | 367.0 | 367.0 | 38.0 | | CY74FCT652ATSOCT | SOIC | DW | 24 | 2000 | 367.0 | 367.0 | 45.0 | | CY74FCT652CTQCT | SSOP | DBQ | 24 | 2500 | 367.0 | 367.0 | 38.0 | | CY74FCT652CTSOCT | SOIC | DW | 24 | 2000 | 367.0 | 367.0 | 45.0 | | CY74FCT652TQCT | SSOP | DBQ | 24 | 2500 | 367.0 | 367.0 | 38.0 | DW (R-PDSO-G24) ## PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. DBQ (R-PDSO-G24) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side. - D. Falls within JEDEC MO-137 variation AE. DBQ (R-PDSO-G24) # PLASTIC SMALL OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>