# 256 K × 16 Static RAM #### **Features** - High speed □ t<sub>AA</sub> = 12 ns - Low active power ☐ 612 mW (max.) - Low CMOS standby power □ 1.8 mW (max.) - 2.0 V Data Retention (660 µW at 2.0 V retention) - Automatic power-down when deselected - TTL-compatible inputs and outputs - Easy memory expansion with CE and OE features #### **Functional Description** The CY7C1041BNV33 is a high-performance CMOS Static RAM organized as 262,144 words by 16 bits. Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O $_0$ through I/O $_7$ ), is written into the location specified on the address pins (A $_0$ through A $_1$ 7). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O $_8$ through I/O $_1$ 5) is written into the location specified on the address pins (A $_0$ through A $_1$ 7). Reading from the device is accomplished by taking Chip Enable (CE) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O0 to I/O7. If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O8 to I/O15. See the truth table at the back of this data sheet for a complete description of read and write modes. The input/output pins (I/O $_0$ through I/O $_{15}$ ) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation (CE LOW, and WE LOW). The CY7C1041BNV33 is available in a standard 44-pin 400-mil-wide body width SOJ and 44-pin TSOP II package with center power and ground (revolutionary) pinout. ## **Logic Block Diagram** ## CY7C1041BNV33 ## Contents | Pin Configuration | 3 | |--------------------------------|---| | Selection Guide | 3 | | Maximum Ratings | 4 | | Operating Range | 4 | | Electrical Characteristics | | | Capacitance | | | AC Test Loads and Waveforms | | | Switching Characteristics | 5 | | Data Retention Characteristics | 6 | | Data Retention Waveform | 6 | | Switching Waveforms | 7 | | Truth Table | | | Ordering information | 10 | |-----------------------------------------|----| | Ordering Code Definitions | 10 | | Package Diagrams | 11 | | Acronyms | 12 | | Document Conventions | 12 | | Units of Measure | 12 | | Document History Page | 13 | | Sales, Solutions, and Legal Information | 14 | | Worldwide Sales and Design Support | 14 | | Products | 14 | | PSoC Solutions | 14 | ## **Pin Configuration** #### **Selection Guide** | | | -12 | |-------------------------------------------|------------|-----| | Maximum Access Time (ns) | 12 | | | Maximum Operating Current (mA) Commercial | | 190 | | Maximum CMOS Standby Current (mA) | Commercial | 0.5 | #### **Maximum Ratings** Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage Temperature ......-65 °C to +150 °C Ambient Temperature with Power Applied ...... –55 °C to +125 °C V<sub>CC</sub> to Relative GND<sup>[1]</sup> .....–0.5 V to +4.6 V | DC Voltage Applied to Outputs | | |---------------------------------|----------------------------------| | in High Z State <sup>[1]</sup> | 0.5 V to V <sub>CC</sub> + 0.5 V | | DC Input Voltage <sup>[1]</sup> | 0.5 V to V <sub>CC</sub> + 0.5 V | | Current into Outputs (LOW) | 20 mA | ## **Operating Range** | Range | Ambient<br>Temperature <sup>[2]</sup> | V <sub>cc</sub> | | |------------|---------------------------------------|-----------------|--| | Commercial | 0 °C to +70 °C | 3.3 V ± 0.3 V | | #### **Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Conditions | | | Unit | | |------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------|-----------------------|-------| | Farailletei | Description | | | Min | Max | Ullit | | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = Min, I <sub>OH</sub> = -4.0 mA | | 2.4 | - | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8.0 mA | | - | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.2 | V <sub>CC</sub> + 0.5 | V | | V <sub>IL</sub> | Input LOW Voltage <sup>[1]</sup> | | | -0.5 | 0.8 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_I \le V_{CC}$ | | <b>–</b> 1 | +1 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | $GND \le V_{OUT} \le V_{CC}$ , Output Disable | ed | <b>–</b> 1 | +1 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply Current | $V_{CC}$ = Max., f = f <sub>MAX</sub> = 1/t <sub>RC</sub> | Commercial | - | 190 | mA | | I <sub>SB1</sub> | Automatic CE Power-Down Current —TTL Inputs | Max. $V_{CC}$ , $\overline{CE} \ge V_{IH}$ , $V_{IN} \ge V_{IH}$ or $V_{IN}$ | $\leq V_{IL}, f = f_{MAX}$ | _ | 40 | mA | | I <sub>SB2</sub> | Automatic CE Power-Down Current —CMOS Inputs | $\begin{aligned} &\text{Max. V}_{\text{CC}}, \overline{\text{CE}} \geq \text{V}_{\text{CC}} - 0.3\text{V}, \\ &\text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.3\text{V}, \text{or V}_{\text{IN}} \leq 0.3\text{V}, \text{f} = 0 \end{aligned}$ | Commercial | - | 0.5 | mA | ## Capacitance | Parameter [3] | Description | Test Conditions | Max | Unit | |------------------|-------------------|----------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = 3.3 \text{V}$ | 8 | pF | | C <sub>OUT</sub> | I/O Capacitance | | 8 | pF | #### **AC Test Loads and Waveforms** #### Notes - 1. $V_{IL}$ (min.) = -2.0 V for pulse durations of less than 20 ns. 2. $T_A$ is the "Instant On" case temperature. - 3. Tested initially and after any design or process changes that may affect these parameters. ## **Switching Characteristics** Over the Operating Range | Parameter [4] | Description | - | 12 | 11!4 | |--------------------------------------|-------------------------------------|----------|-----|------| | Parameter | Description | Min | Max | Unit | | READ CYCLE | | | | | | t <sub>RC</sub> | Read Cycle Time | 12 | _ | ns | | t <sub>AA</sub> | Address to Data Valid | - | 12 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | _ | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | _ | 12 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | _ | 6 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z | 0 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[5, 6]</sup> | _ | 6 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z <sup>[6]</sup> | 3 | - | ns | | t <sub>HZCE</sub> | CE HIGH to High Z <sup>[5, 6]</sup> | _ | 6 | ns | | t <sub>PU</sub> | CE LOW to Power-Up | 0 | - | ns | | t <sub>PD</sub> | CE HIGH to Power-Down | _ | 12 | ns | | t <sub>DBE</sub> | Byte Enable to Data Valid | _ | 6 | ns | | t <sub>LZBE</sub> | Byte Enable to Low Z | 0 | - | ns | | t <sub>HZBE</sub> | Byte Disable to High Z | _ | 6 | ns | | WRITE CYCLE <sup>[7, 8]</sup> | | <u>.</u> | | | | t <sub>WC</sub> | Write Cycle Time | 12 | _ | ns | | t <sub>SCE</sub> | CE LOW to Write End | 10 | _ | ns | | t <sub>AW</sub> | Address Set-Up to Write End | 10 | - | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | _ | ns | | t <sub>SA</sub> | Address Set-Up to Write Start | 0 | _ | ns | | t <sub>PWE</sub> | WE Pulse Width | 10 | _ | ns | | t <sub>SD</sub> | Data Set-Up to Write End | 7 | _ | ns | | $t_{HD}$ | Data Hold from Write End | 0 | _ | ns | | IZWE WE HIGH to Low Z <sup>[6]</sup> | | 3 | _ | ns | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[5, 6]</sup> | _ | 6 | ns | | t <sub>BW</sub> | Byte Enable to End of Write | 10 | - | ns | #### Notes - At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device. The internal write time of the memory is defined by the overlap of CE LOW, and WE LOW. CE and WE must be LOW to initiate a write, and the transition of either of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write. The minimum write cycle time for Write Cycle No. 3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. #### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions <sup>[9]</sup> | Min | Max | Unit | |----------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | | 2.0 | _ | V | | I <sub>CCDR</sub> | Data Retention Current | $V_{CC} = V_{DR} = 2.0 \text{ V},$<br>$CE \ge V_{CC} - 0.3 \text{ V},$ | _ | 330 | μА | | t <sub>CDR</sub> <sup>[10]</sup> | Chip Deselect to Data<br>Retention Time | $V_{IN} \ge V_{CC} - 0.3 \text{ V},$<br>$V_{IN} \ge V_{CC} - 0.3 \text{ V or } V_{IN} \le 0.3 \text{ V}$ | 0 | _ | ns | | t <sub>R</sub> <sup>[11]</sup> | Operation Recovery Time | | t <sub>RC</sub> | _ | ns | #### **Data Retention Waveform** <sup>9.</sup> No input may exceed $V_{\rm CC}$ + 0.5V. 10. Tested initially and after any design or process changes that may affect these parameters. 11. $t_{\rm r} \le 3$ ns for the -12 and -15 speeds. ## **Switching Waveforms** Figure 1. Read Cycle No. 1 [12, 13] Figure 2. Read Cycle No. 2 (OE Controlled) [13, 14] #### Notes <sup>12. &</sup>lt;u>Device</u> is continuously selected. <u>OE</u>, <u>CE</u>, <u>BHE</u> and/or <u>BHE</u> = V<sub>IL</sub>. 13. WE is HIGH for read cycle. <sup>14.</sup> Address valid prior to or coincident with $\overline{\text{CE}}$ transition LOW. ## Switching Waveforms (continued) Figure 3. Write Cycle No. 1 (CE Controlled) [15, 16] Figure 4. Write Cycle No. 2 (BLE or BHE Controlled) Notes 15. Data I/O is high-impedance if $\overline{OE}$ or $\overline{BHE}$ and/or $\overline{BLE}$ = $V_{IH}$ . 16. If $\overline{CE}$ goes HIGH simultaneously with $\overline{WE}$ going HIGH, the output remains in a high-impedance state. ## Switching Waveforms (continued) Figure 5. Write Cycle No. 3 (WE Controlled, OE LOW) ## **Truth Table** | CE | OE | WE | BLE | BHE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> –I/O <sub>15</sub> | Mode | Power | |----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------| | Н | Х | Χ | Χ | Х | High Z | High Z | Power Down | Standby (I <sub>SB</sub> ) | | L | L | Н | L | L | Data Out | Data Out | Read All Bits | Active (I <sub>CC</sub> ) | | L | L | Н | L | Н | Data Out | High Z | Read Lower Bits Only | Active (I <sub>CC</sub> ) | | L | L | Н | Н | L | High Z | Data Out | Read Upper Bits Only | Active (I <sub>CC</sub> ) | | L | Χ | L | L | L | Data In | Data In | Write All Bits | Active (I <sub>CC</sub> ) | | L | Χ | L | L | Н | Data In | High Z | Write Lower Bits Only | Active (I <sub>CC</sub> ) | | L | Χ | L | Н | L | High Z | Data In | Write Upper Bits Only | Active (I <sub>CC</sub> ) | | L | Н | Н | Х | Х | High Z | High Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | ## **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |---------------|----------------------|--------------------|--------------------------|--------------------| | 12 | CY7C1041BNV33L-12ZXC | 51-85087 | 44-pin TSOP II (Pb-free) | Commercial | #### **Ordering Code Definitions** Please contact local sales representative regarding availability of these parts. ## **Package Diagrams** Figure 6. 44-pin SOJ (400 Mils) V44.4 Package Outline, 51-85082 Figure 7. 44-pin TSOP Z44-II Package Outline, 51-85087 ## **Acronyms** | Acronym | Description | |---------|-----------------------------------------| | CMOS | complementary metal oxide semiconductor | | CE | chip enable | | I/O | input/output | | OE | output enable | | SRAM | static random access memory | | SOJ | small outline J-lead | | TTL | transistor-transistor logic | | TSOP | thin small-outline package | | WE | write enable | ## **Document Conventions** #### **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celsius | | | | | μΑ | microampere | | | | | μF | microfarad | | | | | μS | microsecond | | | | | μW | microwatt | | | | | mA | milliampere | | | | | ms | millisecond | | | | | mW | milliwatt | | | | | ns | nanosecond | | | | | Ω | ohm | | | | | % | percent | | | | | pF | picofarad | | | | | V | volt | | | | | W | watt | | | | # **Document History Page** | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | |----------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------| | ** | 423877 | NXR | See ECN | New Data Sheet | | *A | 2899016 | VKN | See ECN | Removed Industrial grade Removed 15ns speed Updated Ordering Information table Updated Package Diagrams | | *B | 3109184 | AJU | 12/13/2010 | Added Ordering Code Definitions. | | *C | 3210222 | PRAS | 03/30/2011 | Updated Selection Guide. Added Acronyms and Units of Measure. Updated in new template. | | *D | 3232637 | PRAS | 05/04/2011 | Fixed unit for Input Leakage current and Output Leakage current under Electrical Characteristics table from mA to μA. | | *E | 3403051 | AJU | 10/12/2011 | Updated Ordering Information (Removed prune part number CY7C1041BNV33L-12VXC). Updated Package Diagrams. | #### Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless #### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2006-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document #: 001-06434 Rev. \*E Revised October 12, 2011 Page 14 of 14