# 4-Mbit (256 K × 16) Static RAM #### **Features** - Temperature ranges - ☐ Automotive-A: -40 °C to 85 °C - □ Automotive-E: -40 °C to 125 °C - Pin and function compatible with CY7C1041BNV33 - High speed - $\exists t_{AA} = 10 \text{ ns (Automotive-A)}$ - $\Box$ t<sub>AA</sub> = 10 ns (Automotive-E) - Low active power - □ 432 mW (max) - Automatic power down when deselected - TTL-compatible inputs and outputs - Easy memory expansion with $\overline{\text{CE}}$ and $\overline{\text{OE}}$ features - Available in Pb-free and non Pb-free 44-pin 400 Mil SOJ, 44-pin TSOP II and 48-ball FBGA packages ### **Functional Description** The CY7C1041CV33 Automotive is a high performance CMOS static RAM organized as 262,144 words by 16 bits. $\overline{\text{To w}}$ rite to the device, take Chip Enable $\overline{(CE)}$ and Write Enable $\overline{(WE)}$ inputs LOW. If Byte Low Enable $\overline{(BLE)}$ is LOW, then data from I/O pins $\overline{(I/O_0)}$ through $\overline{I/O_7}$ , is written into the location specified on the address pins $\overline{(A_0)}$ through $\overline{A_{17}}$ ). If Byte High Enable $\overline{(BHE)}$ is LOW, then data from I/O pins $\overline{(I/O_8)}$ through $\overline{I/O_{15}}$ is written into the location specified on the address pins $\overline{(A_0)}$ through $\overline{A_{17}}$ . To read from the device, take Chip Enable ( $\overline{\text{CE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable (BHE) is LOW, then data from memory appears on I/O<sub>8</sub> to I/O<sub>15</sub>. For more information, see the Truth Table on page 11 for a complete description of Read and Write modes. The input and output pins (I/O $_0$ through I/O $_{15}$ ) are <u>placed</u> in a high impedance state when <u>the</u> device is des<u>elected</u> (C<u>E HIGH</u>), the outputs are <u>disabled</u> (OE HIGH), the BHE and <u>BLE</u> are <u>disabled</u> (BHE, BLE HIGH), or during a write operation (CE LOW and WE LOW). ## **Logic Block Diagram** ### Contents | Selection Guide | 3 | |-----------------------------|---| | Pin Configuration | 3 | | Pin Definitions | 4 | | Maximum Ratings | 5 | | Operating Range | 5 | | Electrical Characteristics | | | Capacitance | 6 | | Thermal Resistance | | | AC Test Loads and Waveforms | | | Switching Characteristics | 7 | | Switching Waveforms | | | Truth Table | | | Ordering information | 12 | |-----------------------------------------|----| | Ordering Code Definitions | 12 | | Package Diagrams | 13 | | Acronyms | 16 | | Document Conventions | 16 | | Units of Measure | 16 | | Document History Page | 17 | | Sales, Solutions, and Legal Information | 18 | | Worldwide Sales and Design Support | 18 | | Products | 18 | | PSoC Solutions | 18 | ### **Selection Guide** | Description | -10 | -12 | -20 | Unit | | |----------------------------------------|--------------|-----|-----|------|----| | Maximum Access Time | | 10 | 12 | 20 | ns | | Maximum Operating Current Automotive-A | | 100 | - | 85 | mA | | | Automotive-E | 130 | 120 | 90 | mA | | Maximum CMOS Standby Current | Automotive-A | 10 | - | 10 | mA | | | Automotive-E | 15 | 15 | 15 | mA | # **Pin Configuration** Figure 1. 44-pin SOJ/TSOP II (Top View) [1] Figure 2. 48-ball FBGA Pinout (Top View) [1] #### Note <sup>1.</sup> NC pins are not connected on the die. # **Pin Definitions** | Pin Name | SOJ, TSOP<br>Pin Number | BGA<br>Pin Number | I/O Type | Description | |-------------------------------------|-------------------------|------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> -A <sub>17</sub> | 1–5, 18–27,<br>42–44 | A3, A4, A5, B3,<br>B4, C3, C4, D4,<br>H2, H3, H4, H5,<br>G3, G4, F3, F4,<br>E4, D3 | Input | Address Inputs. Used to select one of the address locations. | | I/O <sub>0</sub> –I/O <sub>15</sub> | | B1, C1, C2, D2,<br>E2, F2, F1, G1,<br>B6, C6, C5, D5,<br>E5, F5, F6, G6 | Input or Output | <b>Bidirectional Data I/O lines</b> . Used as input or output lines depending on operation. | | NC | 28 | A6, E3, G2, H1,<br>H6 | No Connect | No Connects. Not connected to the die. | | WE | 17 | G5 | Input or Control | Write Enable Input, Active LOW. When selected LOW, a write is conducted. When deselected HIGH, a read is conducted. | | CE | 6 | B5 | Input or Control | Chip Enable Input, Active LOW. When LOW, selects the chip. When HIGH, deselects the chip. | | BHE, BLE | 40, 39 | B2, A1 | Input or Control | | | ŌĒ | 41 | A2 | Input or Control | Output Enable, Active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins are allowed to behave as outputs. When deasserted HIGH, the I/O pins are tri-stated and act as input data pins. | | V <sub>SS</sub> | 12, 34 | D1, E6 | Ground | Ground for the Device. Connected to ground of the system. | | V <sub>CC</sub> | 11, 33 | D6, E1 | Power Supply | Power Supply Inputs to the Device. | # **Maximum Ratings** | DC Input Voltage [2] | 0.5 V to V <sub>CC</sub> + 0.5 V | |-----------------------------------------------------|----------------------------------| | Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage (MIL-STD-883, Method 3015) | > 2001 V | | Latch Up Current | > 200 mA | ### **Operating Range** | Range | Ambient Temperature (T <sub>A</sub> ) | V <sub>CC</sub> | |--------------|---------------------------------------|-----------------| | Automotive-A | –40 °C to +85 °C | $3.3~V\pm10\%$ | | Automotive-E | –40 °C to +125 °C | | ### **Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Conditions | | | -10 | | -12 | -20 | | Unit | |---------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------|------|----------------|------|----------------|------|----------------|-------| | raiailietei | Description | rest conditions | rest Conditions | | Max | Min | Max | Min | Max | Oilit | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC}$ = Min, $I_{OH}$ = -4.0 r | mΑ | 2.4 | _ | 2.4 | - | 2.4 | _ | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8.0 m. | A | _ | 0.4 | - | 0.4 | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.0 | $V_{CC} + 0.3$ | 2.0 | $V_{CC} + 0.3$ | 2.0 | $V_{CC} + 0.3$ | V | | V <sub>IL</sub> [2] | Input LOW Voltage | | | -0.3 | 0.8 | -0.3 | 0.8 | -0.3 | 0.8 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_1 \le V_{CC}$ | Auto-A | -1 | +1 | - | - | -1 | +1 | μА | | | | | Auto-E | -20 | +20 | -20 | +20 | -20 | +20 | | | I <sub>OZ</sub> | Output Leakage Current | $GND \leq V_{OUT} \leq V_{CC},$ | Auto-A | -1 | +1 | - | - | -1 | +1 | μΑ | | | | Output disabled | Auto-E | -20 | +20 | -20 | +20 | -20 | +20 | | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply | V <sub>CC</sub> = Max, | Auto-A | - | 100 | - | - | _ | 85 | mA | | | Current | $f = f_{MAX} = 1/t_{RC}$ | Auto-E | _ | 130 | - | 120 | _ | 90 | | | I <sub>SB1</sub> | Automatic CE Power Down | Max $V_{CC}$ , $\overline{CE} \ge V_{IH}$ , | Auto-A | - | 40 | - | _ | _ | 40 | mA | | | Current –TTL Inputs | $V_{IN} \ge V_{IH}$ , or $V_{IN} \le V_{IL}$ ,<br>f = f <sub>MAX</sub> | Auto-E | - | 45 | | 45 | _ | 45 | | | I <sub>SB2</sub> | | Max V <sub>CC</sub> , | Auto-A | _ | 10 | - | - | _ | 10 | mA | | | Current – CMOS Inputs | $CE \ge V_{CC} - 0.3 \text{ V},$<br>$V_{IN} \ge V_{CC} - 0.3 \text{ V},$<br>or $V_{IN} \le 0.3 \text{ V}, f = 0$ | Auto-E | - | 15 | - | 15 | _ | 15 | | #### Note Document Number: 001-67307 Rev. \*B <sup>2.</sup> $V_{IL(min)} = -2.0 \text{ V}$ and $V_{IH(max)} = V_{CC} + 0.5 \text{ V}$ for pulse durations of less than 20 ns. # Capacitance | Parameter [3] | Description | Test Conditions | Max | Unit | |------------------|--------------------|----------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = 3.3 \text{V}$ | 8 | pF | | C <sub>OUT</sub> | Output Capacitance | | 8 | pF | ### **Thermal Resistance** | Parameter [3] | Description | Test Conditions | 44-pin SOJ | 44-pin TSOP II | 48-ball FBGA | Unit | |-------------------|---------------------------------------|-----------------------------------------------------------------|------------|----------------|--------------|------| | $\Theta_{JA}$ | | Test conditions follow standard test methods and procedures for | 25.99 | 42.96 | 38.15 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | measuring thermal impedance, per EIA/JESD51 | 18.8 | 10.75 | 9.15 | °C/W | ### **AC Test Loads and Waveforms** Figure 3. AC Test Loads and Waveforms [4] ### Notes - Tested initially and after any design or process changes that may affect these parameters. AC characteristics (except High Z) for 10 ns parts are tested using the load conditions shown in Figure 3 (a). All other speeds are tested using the Thevenin load shown in Figure 3 (b). High Z characteristics are tested for all speeds using the test load shown in Figure 3 (d). ### **Switching Characteristics** Over the Operating Range | Parameter [5] | <b>5</b> | | 10 | | 12 | -20 | | | | |-----------------------------------|----------------------------------------------|--------|-----|-----|-----|-----|-----|-----|------| | Parameter [9] | Description | | Min | Max | Min | Max | Min | Max | Unit | | Read Cycle | • | | | | | | | | | | t <sub>power</sub> <sup>[6]</sup> | V <sub>CC</sub> (Typical) to the First Acces | 100 | _ | 100 | _ | 100 | _ | μS | | | t <sub>RC</sub> | Read Cycle Time | | 10 | _ | 12 | _ | 20 | _ | ns | | t <sub>AA</sub> | Address to Data Valid | | _ | 10 | - | 12 | _ | 20 | ns | | t <sub>OHA</sub> | Data Hold from Address Chang | ge | 3 | _ | 3 | _ | 3 | _ | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | _ | 10 | _ | 12 | _ | 20 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | Auto-A | _ | 5 | _ | 6 | _ | 8 | ns | | | | Auto-E | _ | 6 | _ | 7 | _ | 8 | | | t <sub>LZOE</sub> | OE LOW to Low Z [7] | | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to High Z [7, 8] | | _ | 5 | _ | 6 | _ | 8 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z [7] | | 3 | _ | 3 | _ | 3 | _ | ns | | t <sub>HZCE</sub> | CE HIGH to High Z [7, 8] | | _ | 5 | _ | 6 | _ | 8 | ns | | t <sub>PU</sub> | CE LOW to Power Up | 0 | _ | 0 | _ | 0 | _ | ns | | | t <sub>PD</sub> | CE HIGH to Power Down | | _ | 10 | _ | 12 | _ | 20 | ns | | t <sub>DBE</sub> | Byte Enable to Data Valid | Auto-A | _ | 5 | _ | 6 | _ | 8 | ns | | | | Auto-E | _ | 6 | _ | 7 | _ | 8 | | | t <sub>LZBE</sub> | Byte Enable to Low Z | | 0 | _ | 0 | _ | 0 | - | ns | | t <sub>HZBE</sub> | Byte Disable to High Z | | _ | 6 | _ | 6 | _ | 8 | ns | | Write Cycle [9, | 10] | | | | | | | | | | t <sub>WC</sub> | Write Cycle Time | | 10 | _ | 12 | _ | 20 | - | ns | | t <sub>SCE</sub> | CE LOW to Write End | | 7 | _ | 8 | _ | 10 | - | ns | | t <sub>AW</sub> | Address Setup to Write End | | 7 | _ | 8 | _ | 10 | _ | ns | | t <sub>HA</sub> | Address Hold from Write End | | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>SA</sub> | Address Setup to Write Start | | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>PWE</sub> | WE Pulse Width | | 7 | _ | 8 | _ | 10 | _ | ns | | t <sub>SD</sub> | Data Setup to Write End | | 5 | _ | 6 | _ | 8 | _ | ns | | t <sub>HD</sub> | Data Hold from Write End | | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z [7] | 3 | _ | 3 | _ | 3 | _ | ns | | | t <sub>HZWE</sub> | WE LOW to High Z [7, 8] | | _ | 5 | _ | 6 | _ | 8 | ns | | t <sub>BW</sub> | Byte Enable to End of Write | | 7 | _ | 8 | _ | 10 | - | ns | #### Notes - 5. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, and input pulse levels of 0 to 3.0 V. 6. t<sub>POWER</sub> gives the minimum amount of time that the power supply is at typical V<sub>CC</sub> values until the first memory access is performed. 7. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZDE</sub>, t<sub>HZDE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device. 8. t<sub>HZCE</sub>, t<sub>HZCE</sub>, t<sub>HZBE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (d) of Figure 3 on page 6. Transition is measured ±500 mV from steady state voltage. 9. The internal write time of the memory is defined by the remark of the memory is defined by the remark. - 9. The internal write time of the memory is defined by the overlap of CE LOW, WE LOW, and BHE/BLE LOW. CE, WE, and BHE/BLE must be LOW to initiate a write. The transition of these signals terminate the write. The input data setup and hold timing is referenced to the leading edge of the signal that terminates the write. 10. The minimum Write cycle time for Write Cycle No. 3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. # **Switching Waveforms** Figure 4. Read Cycle No. 1 (Address Transition Controlled) [11, 12] Figure 5. Read Cycle No. 2 (OE Controlled) [12, 13] #### Notes <sup>11. &</sup>lt;u>Device</u> is continuously selected. $\overline{OE}$ , $\overline{CE}$ , $\overline{BHE}$ , and/or $\overline{BLE} = V_{IL}$ . <sup>12.</sup> WE is HIGH for read cycle. <sup>13.</sup> Address valid prior to or coincident with CE transition LOW. # Switching Waveforms (continued) Figure 6. Write Cycle No. 1 (CE Controlled) [14, 15] Figure 7. Write Cycle No. 2 (BLE or BHE Controlled) <sup>14.</sup> Data IO is high impedance if OE, BHE, and/or BLE = V<sub>IH</sub>. 15. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high impedance state. # Switching Waveforms (continued) Figure 8. Write Cycle No. 3 (WE Controlled, OE LOW) # **Truth Table** | CE | OE | WE | BLE | BHE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> -I/O <sub>15</sub> | Mode | Power | |----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------| | Н | X | Х | X | X | High Z | High Z | Power Down | Standby (I <sub>SB</sub> ) | | L | L | Н | L | L | Data Out | Data Out | Read – All Bits | Active (I <sub>CC</sub> ) | | | | | L | Н | Data Out | High Z | Read – Lower Bits Only | Active (I <sub>CC</sub> ) | | | | | Н | L | High Z | Data Out | Read – Upper Bits Only | Active (I <sub>CC</sub> ) | | L | Х | L | L | L | Data In | Data In | Write – All Bits | Active (I <sub>CC</sub> ) | | | | | L | Н | Data In | High Z | Write – Lower Bits Only | Active (I <sub>CC</sub> ) | | | | | Н | L | High Z | Data In | Write – Upper Bits Only | Active (I <sub>CC</sub> ) | | L | Н | Н | Х | Х | High Z | High Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | | L | Х | Х | Н | Н | High Z | High Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | ### **Ordering Information** Cypress offers other versions of this type of product in many different configurations and features. The below table contains only the list of parts that are currently available. For a complete listing of all options, visit the Cypress website at <a href="https://www.cypress.com/products">www.cypress.com/products</a> or contact your local sales representative. Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices. | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |------------|---------------------|--------------------|---------------------------------------|--------------------| | 10 | CY7C1041CV33-10BAXA | 51-85106 | 48-ball FBGA (Pb-free) | Automotive-A | | | CY7C1041CV33-10ZSXA | 51-85087 | 44-pin TSOP II (Pb-free) | | | | CY7C1041CV33-10BAXE | 51-85106 | 48-ball FBGA (Pb-free) | Automotive-E | | 12 | CY7C1041CV33-12BAXE | 51-85106 | 48-ball FBGA (Pb-free) | Automotive-E | | | CY7C1041CV33-12ZSXE | 51-85087 | 44-pin TSOP II (Pb-free) | | | 20 | CY7C1041CV33-20ZSXA | 51-85087 | 44-pin TSOP II (Pb-free) | Automotive-A | | | CY7C1041CV33-20VXE | | 44-pin (400-mil) Molded SOJ (Pb-free) | Automotive-E | | | CY7C1041CV33-20ZSXE | | 44-pin TSOP II (Pb-free) | | Please contact your local Cypress sales representative for availability of these parts ### **Ordering Code Definitions** # **Package Diagrams** Figure 9. 44-pin SOJ 400 Mils V44.4 Package Outline, 51-85082 51-85082 \*D ### Package Diagrams (continued) Figure 10. 44-pin TSOP Z44-II Package Outline, 51-85087 51-85087 \*D # Package Diagrams (continued) Figure 11. 48-ball FBGA (7.0 × 8.5 × 1.2 mm) BA48A Package Outline, 51-85106 51-85106 \*G # Acronyms | Acronym | Description | | | | |---------|-----------------------------------------|--|--|--| | CE | chip enable | | | | | CMOS | complementary metal oxide semiconductor | | | | | FBGA | fine-pitch ball grid array | | | | | I/O | input/output | | | | | OE | output enable | | | | | SOJ | small outline J-lead | | | | | SRAM | static random access memory | | | | | TSOP | thin small outline package | | | | | TTL | transistor-transistor logic | | | | | WE | Write Enable | | | | # **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celsius | | | | | MHz | megahertz | | | | | μΑ | microampere | | | | | μs | microsecond | | | | | mA | milliampere | | | | | mm | millimeter | | | | | ms | millisecond | | | | | mW | milliwatt | | | | | ns | nanosecond | | | | | Ω | ohm | | | | | % | percent | | | | | pF | picofarad | | | | | V | volt | | | | | W | watt | | | | # **Document History Page** | Rev. | ECN No. | Issue Date | Orig. of<br>Change | Description of Change | |------|---------|------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 3187164 | 03/03/2011 | PRAS | Separation of the automotive datasheet from CY7C1041CV33 spec no 38-05134 Rev. *K. Further rev of 38-05134 would include only industrial commercial parts. | | *A | 3265070 | 05/24/2011 | PRAS | Updated Functional Description (Removed "For best practice recommendations, refer to the Cypress application note AN1064, SRAN System Guidelines."). | | *B | 3507652 | 01/24/2012 | TAVA | Updated Features. Updated Selection Guide. Updated Electrical Characteristics. Updated Switching Characteristics. Updated Ordering Information. Updated Package Diagrams. | ### Sales, Solutions, and Legal Information ### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface Lighting & Power Control cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless #### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2011-2012. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.