# 1-Mbit (1M x 1) Static RAM #### **Features** - Pin- and function-compatible with CY7C107B/CY7C1007B - High speed - $t_{AA} = 10 \text{ ns}$ - Low active power - $I_{CC} = 80 \text{ mA} @ 10 \text{ ns}$ - Low complementary metal oxide semiconductor (CMOS) standby power - $I_{SB2} = 3 \text{ mA}$ - 2.0 V data retention - Automatic power-down when deselected - CMOS for optimum speed/power - Transistor transistor logic (TTL) compatible inputs and outputs - CY7C107D available in Pb-free 28-pin 400-Mil wide Molded SOJ package. CY7C1007D available in Pb-free 28-pin 300-Mil wide Molded SOJ package ## Functional Description [1] The CY7C107D and CY7C1007D are high-performance CMOS static RAMs organized as 1,048,576 words by 1 bit. Easy memory expansion is provided by an active LOW Chip Enable $(\overline{CE})$ and tri-state drivers. These devices have an automatic power-down feature that reduces power consumption by more than 65% when deselected. The output pin $(D_{OUT})$ is placed in a high-impedance state when: - Deselected (CE HIGH) - When the write operation is active (CE and WE LOW) Write to the device by taking Chip Enable ( $\overline{\text{CE}}$ ) and Write Enable ( $\overline{\text{WE}}$ ) inputs LOW. Data on the input pin (D<sub>IN</sub>) is written into the memory location specified on the address pins (A<sub>0</sub> through A<sub>19</sub>). Read from the device by taking Chip Enable $(\overline{CE})$ LOW while while forcing Write Enable $(\overline{WE})$ HIGH. Under these conditions, the contents of the memory location specified by the address pins appears on the data output $(D_{OUT})$ pin. ## **Logic Block Diagram** Note [+] Feedback <sup>1.</sup> For guidelines on SRAM system design, please refer to the 'System Design Guidelines' Cypress application note, available on the internet at www.cypress.com. ## **Contents** | Pin Configuration | 3 | |--------------------------------|---| | Selection Guide | 3 | | Maximum Ratings | 4 | | Operating Range | 4 | | Electrical Characteristics | 4 | | Capacitance | 5 | | Thermal Resistance | | | AC Test Loads and Waveforms | 5 | | Switching Characteristics | 6 | | Data Retention Characteristics | | | Data Retention Waveform | 7 | | Switching Waveforms | | | Truth Table | 8 | |-----------------------------------------|-----| | Ordering Information | 9 | | Ordering Code Definitions | | | Package Diagrams | | | Acronyms | 12 | | Document Conventions | | | Units of Measure | 12 | | Document History Page | 13 | | Sales, Solutions, and Legal Information | 14 | | Worldwide Sales and Design Support | 14 | | Products | 14 | | DCoC Colutions | 1.1 | ## Pin Configuration [2] ### **Selection Guide** | | CY7C107D-10<br>CY7C1007D-10 | Unit | |------------------------------------------------|-----------------------------|------| | Maximum access time | 10 | ns | | Maximum operating current | 80 | mA | | Maximum CMOS standby current, I <sub>SB2</sub> | 3 | mA | Note 2. NC pins are not connected on the die. ## **Maximum Ratings** Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage temperature .......-65 °C to +150 °C Ambient temperature with power applied......-55 °C to +125 °C Supply voltage on V $_{CC}$ relative to GND $^{[3]}$ ... -0.5 V to +6.0 V DC voltage applied to outputs in High-Z state $^{[3]}$ .....-0.5 V to V $_{CC}$ + 0.5 V | DC input voltage [3] | 0.5 V to V <sub>CC</sub> + 0.5 V | |--------------------------------------------------------|----------------------------------| | Current into outputs (LOW) | 20 mA | | Static discharge voltage(per MIL-STD-883, Method 3015) | > 2001 V | | Latch-up current | > 200 mA | ## **Operating Range** | Range | Range Ambient Temperature | | Speed | |------------|---------------------------|---------------|-------| | Industrial | –40 °C to +85 °C | $5~V\pm0.5~V$ | 10 ns | ## **Electrical Characteristics** (Over the Operating Range) | Parameter | Description | Test Conditions | | | 07D-10<br>007D-10 | Unit | |------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-----------------------|------| | | · | | | Min | Max | | | V <sub>OH</sub> | Output HIGH voltage | I <sub>OH</sub> = -4.0 mA | | 2.4 | - | V | | V <sub>OL</sub> | Output LOW voltage | I <sub>OL</sub> = 8.0 mA | | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH voltage | | | 2.2 | V <sub>CC</sub> + 0.5 | V | | V <sub>IL</sub> | Input LOW voltage [3] | | | -0.5 | 0.8 | V | | I <sub>IX</sub> | Input leakage current | $GND \le V_1 \le V_{CC}$ | | -1 | +1 | μА | | I <sub>OZ</sub> | Output leakage current | GND $\leq V_1 \leq V_{CC}$ , output disabled | | -1 | +1 | μА | | I <sub>CC</sub> | V <sub>CC</sub> operating supply current | V <sub>CC</sub> = Max, | 100 MHz | _ | 80 | mA | | | | $I_{OUT} = 0 \text{ mA},$<br>$f = f_{max} = 1/t_{RC}$ | 83 MHz | _ | 72 | mA | | | | | 66 MHz | _ | 58 | mA | | | | | 40 MHz | _ | 37 | mA | | I <sub>SB1</sub> | Automatic CE Power-down current— TTL Inputs | $\begin{aligned} &\text{Max V}_{CC}, \overline{CE} \geq V_{IH}, \\ &V_{IN} \geq V_{IH} \text{ or } V_{IN} \leq V_{IL}, f = f_{max} \end{aligned}$ | | - | 10 | mA | | I <sub>SB2</sub> | Automatic CE Power-down current— CMOS Inputs | $\begin{aligned} &\text{Max V}_{CC}, \overline{CE} \ge V_{CC} - 0.3V, \\ &V_{IN} \ge V_{CC} - 0.3V \text{ or } V_{IN} \le 0.3V, f = 0 \end{aligned}$ | | - | 3 | mA | Note <sup>3.</sup> $V_{IL}$ (min) = -2.0 V and $V_{IH}$ (max) = $V_{CC}$ + 1 V for pulse durations of less than 5 ns. ## Capacitance [4] | Parameter | Description | Test Conditions | Max | Unit | |-----------------------------|--------------------|----------------------------------------------------------------------|-----|------| | C <sub>IN</sub> : Addresses | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = 5.0 \text{V}$ | 7 | pF | | C <sub>IN</sub> : Controls | | | 10 | pF | | C <sub>OUT</sub> | Output capacitance | | 10 | pF | #### Thermal Resistance [4] | Parameter | Description | Test Conditions | 300-Mil<br>Wide SOJ | 400-Mil<br>Wide SOJ | Unit | |-------------------|---------------------------------------|-------------------------------------------------------------------------|---------------------|---------------------|------| | $\Theta_{\sf JA}$ | | Still Air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 59.16 | 58.76 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | | 40.84 | 40.54 | °C/W | ### AC Test Loads and Waveforms [5] #### High-Z characteristics: #### Notes Tested initially and after any design or process changes that may affect these parameters. AC characteristics (except High-Z) are tested using the load conditions shown in Figure (a). High-Z characteristics are tested for all speeds using the test load shown in Figure (c). ## Switching Characteristics (Over the Operating Range) [6] | Parameter | Description | 7C107D-10<br>7C1007D-10 | | Unit | |---------------------------------|-----------------------------------------------|-------------------------|-----|------| | | · | Min | Max | | | Read Cycle | | | | | | t <sub>power</sub> [7] | V <sub>CC</sub> (typical) to the first access | 100 | ı | μS | | t <sub>RC</sub> | Read cycle time | 10 | _ | ns | | t <sub>AA</sub> | Address to data valid | _ | 10 | ns | | t <sub>OHA</sub> | Data hold from address change | 3 | | ns | | t <sub>ACE</sub> | CE LOW to data valid | _ | 10 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z [8] | 3 | _ | ns | | t <sub>HZCE</sub> | CE HIGH to High Z [8, 9] | _ | 5 | ns | | t <sub>PU</sub> <sup>[10]</sup> | CE LOW to power-up | 0 | _ | ns | | t <sub>PD</sub> <sup>[10]</sup> | CE HIGH to power-down | _ | 10 | ns | | Write Cycle [11] | | | | | | t <sub>WC</sub> | Write cycle time | 10 | _ | ns | | t <sub>SCE</sub> | CE LOW to write end | 7 | _ | ns | | t <sub>AW</sub> | Address set-up to write end | 7 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | ns | | t <sub>SA</sub> | Address set-up to write start | 0 | _ | ns | | t <sub>PWE</sub> | WE pulse width | 7 | _ | ns | | t <sub>SD</sub> | Data set-up to write end | 6 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | _ | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z [8] | 3 | _ | ns | | t <sub>HZWE</sub> | WE LOW to High Z [8, 9] | - | 6 | ns | - Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance. - the owner and the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed. At any given temperature and voltage condition, the that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed. At any given temperature and voltage condition, the that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed. At any given temperature and voltage condition, the that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed. At any given temperature and voltage condition, the that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed. At any given temperature and voltage condition, the that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed. At any given temperature and voltage condition, the theory access that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed. At any given temperature and voltage condition, the theory access that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed. At any given temperature and voltage condition, the theory access that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed. At any given temperature and voltage condition, the theory access that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed. At any given temperature and voltage condition, the theory access that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed. At any given temperature and voltage condition, the theory access the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed. At any given temperature and voltage condition that the power supply should be at typical V<sub>CC</sub> values until the first memory access the t - 10. This parameter is guaranteed by design and is not tested. 11. The internal write time of the memory is defined by the overlap of CE LOW and WE LOW. CE and WE must be LOW to initiate a write, and the transition of any of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write. ### Data Retention Characteristics (Over the Operating Range) | Parameter | Description | Conditions | Min | Max | Unit | |--------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | 2.0 | _ | V | | I <sub>CCDR</sub> | Data retention current | $V_{CC} = V_{DR} = 2.0 \text{ V}, \overline{CE} \ge V_{CC} - 0.3 \text{ V}, V_{IN} \ge V_{CC} - 0.3 \text{ V or } V_{IN} \le 0.3 \text{ V}$ | - | 3 | mA | | t <sub>CDR</sub> [12] | Chip deselect to data retention time | | 0 | - | ns | | t <sub>R</sub> <sup>[13]</sup> | Operation recovery time | | t <sub>RC</sub> | _ | ns | #### **Data Retention Waveform** ### **Switching Waveforms** Figure 1. Read Cycle No. 1 (Address Transition Controlled) [14, 15] Figure 2. Read Cycle No. 2 [15, 16] #### Notes - Notes 12. AC characteristics (except High-Z) are tested using the load conditions shown in Figure (a). High-Z characteristics are tested for all speeds using the test load shown in Figure (c) 13. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 50 μs or stable at V<sub>CC(min)</sub> ≥ 50 μs. 14. Device is continuously selected, CE = V<sub>IL</sub>. - 15. WE is HIGH for read cycle. - 16. Address valid prior to or coincident with $\overline{\text{CE}}$ transition LOW. ## **Switching Waveforms**(continued) Figure 3. Write Cycle No. 1 (CE Controlled) [17] Figure 4. Write Cycle No. 2 (WE Controlled) [17] ### **Truth Table** | CE | WE D <sub>OUT</sub> | | Mode | Power | |----|---------------------|----------|------------|----------------------------| | Н | Х | High Z | Power-down | Standby (I <sub>SB</sub> ) | | L | Н | Data out | Read | Active (I <sub>CC</sub> ) | | L | L | High Z | Write | Active (I <sub>CC</sub> ) | Note 17. If $\overline{\text{CE}}$ goes HIGH simultaneously with $\overline{\text{WE}}$ going HIGH, the output remains in a high-impedance state. ## **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |---------------|-----------------|--------------------|---------------------------------------|--------------------| | 10 | CY7C107D-10VXI | 51-85032 | 28-pin (400-Mil) Molded SOJ (Pb-free) | Industrial | | | CY7C1007D-10VXI | 51-85031 | 28-pin (300-Mil) Molded SOJ (Pb-free) | | #### **Ordering Code Definitions** Please contact your local Cypress sales representative for availability of these parts. ## **Package Diagrams** Figure 5. 28-pin (400-Mil) Molded SOJ, 51-85032 NOTES : 1. PACKAGE WEIGHT: 1,24g 2. JEDEC REFERENCE : MS-027 51-85032 \*E ## Package Diagrams(continued) ### Figure 6. 28-pin (300-Mil) Molded SOJ, 51-85031 #### NOTE : - 1. JEDEC STD REF MO088 - 2. BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.006 in (0.152 mm) PER SIDE - 3. DIMENSIONS IN INCHES $\underline{\text{MIN.}}$ 51-85031 \*D All product and company names mentioned in this document may be the trademarks of their respective holders. ## **Acronyms** | Acronym | Description | | | |---------|-----------------------------------------|--|--| | BGA | ball grid array | | | | CMOS | complementary metal oxide semiconductor | | | | FBGA | very fine ball gird array | | | | I/O | input/output | | | | JTAG | joint test action group | | | | SRAM | static random access memory | | | | TTL | Transistor transistor logic | | | ## **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | | | |--------|-----------------|--|--| | °C | degrees Celsius | | | | μΑ | microamperes | | | | mA | milliampere | | | | MHz | megahertz | | | | ns | nanoseconds | | | | pF | picofarads | | | | V | volts | | | | Ω | ohms | | | | W | watts | | | ## **Document History Page** | Document Title: CY7C107D/CY7C1007D, 1-Mbit (1M x 1) Static RAM Document Number: 38-05469 | | | | | | |------------------------------------------------------------------------------------------|---------|------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | | ** | 201560 | See ECN | SWI | Advance Information data sheet for C9 IPP | | | *A | 233722 | See ECN | RKF | DC parameters modified as per EROS (Spec # 01-02165) Pb-free offering in Ordering Information | | | *B | 263769 | See ECN | RKF | Added Data Retention Characteristics table Added T <sub>power</sub> Spec in Switching Characteristics Table Shaded Ordering Information | | | *C | 307601 | See ECN | RKF | Reduced Speed bins to -10 and -12 ns | | | *D | 560995 | See ECN | VKN | Converted from Preliminary to Final Removed Commercial Operating range Removed 12 ns speed bin Added I <sub>CC</sub> values for the frequencies 83MHz, 66MHz and 40MHz Updated Thermal Resistance table Updated Ordering Information Table Changed Overshoot spec from V <sub>CC</sub> +2V to V <sub>CC</sub> +1V in footnote #3 | | | *E | 802877 | See ECN | VKN | Changed $I_{CC}$ specs from 60 mA to 80 mA for 100MHz, 55 mA to 72 mA for 83MHz, 45 mA to 58 mA for 66MHz, 30 mA to 37 mA for 40MHz | | | *F | 2898399 | 03/24/2010 | AJU | Updated Package Diagrams | | | *G | 3104943 | 12/08/2010 | AJU | Added Ordering Code Definitions. | | | *H | 3218989 | 04/07/2011 | PRAS | Added TOC Added Acrnyms and Units of Measure table. Updated Package diagrams from *C to *D (51-85032) | | #### Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface Lighting & Power Control cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless #### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2007-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document #: 38-05469 Rev. \*H Revised April 7, 2011 Page 14 of 14