# 16-BIT, 1.0 GSPS 2x-4x INTERPOLATING DIGITAL-TO-ANALOG CONVERTER (DAC) Check for Samples: DAC5681Z #### **FEATURES** - 16-Bit Digital-to-Analog Converter (DAC) - 1.0 GSPS Update Rate - 16-Bit Wideband Input LVDS Data Bus - 8 Sample Input FIFO - High Performance - 73 dBc ACLR WCDMA TM1 at 180 MHz - 2x-32x Clock Multiplying PLL/VCO - 2x or 4x Interpolation Filters - Stopband Transition 0.4–0.6 Fdata - Filters Configurable in Either Low-Pass or High-Pass Mode - Allows Selection of Higher Order Image - On Chip 1.2 V Reference - Differential Scalable Output: 2 to 20 mA - Package: 64-Pin 9 x 9 mm QFN #### **APPLICATIONS** - Cellular Base Stations - Broadband Wireless Access (BWA) - WiMAX 802.16 - Fixed Wireless Backhaul - Cable Modem Termination System (CMTS) #### DESCRIPTION The DAC5681Z is a 16-bit 1.0 GSPS digital-to-analog converter (DAC) with wideband LVDS data input, integrated 2x/4x interpolation filters, on-board clock multiplier and internal voltage reference. The DAC5681Z offers superior linearity, noise, crosstalk and PLL phase noise performance. The DAC5681Z integrates a wideband LVDS port with on-chip termination. Full-rate input data can be transferred to a single DAC channel, or half-rate and 1/4-rate input data can be interpolated by on-board 2x or 4x FIR filters. Each interpolation FIR is configurable in either Low-Pass or High-Pass mode, allowing selection of a higher order output spectral image. An on-chip delay lock loop (DLL) simplifies LVDS interfacing by providing skew control for the LVDS input data clock. The DAC5681Z is characterized for operation over the industrial temperature range of -40°C to 85°C and is available in a 64-pin QFN package. Other members of the family include the dual-channel, interpolating DAC5682Z and the single-channel, non-interpolating DAC5681. #### ORDERING INFORMATION | T <sub>A</sub> | ORDER CODE | PACKAGE DRAWING/TYPE(1) (2) (3) | TRANSPORT MEDIA | QUANTITY | |----------------|---------------|------------------------------------|-----------------|----------| | –40°C to 85°C | DAC5681ZIRGCT | DCC / 640CN Over Flotpook No. Lond | Tape and Reel | 250 | | -40 C 10 65 C | DAC5681ZIRGCR | RGC / 64QFN Quad Flatpack No-Lead | Tape and Reel | 2000 | - (1) Thermal Pad Size: 7,4 mm x 7,4 mm - 2) MSL Peak Temperature: Level-3-260C-168 HR - (3) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### **FUNCTIONAL BLOCK DIAGRAM** #### DAC5681Z RGC PACKAGE (TOP VIEW) # **TERMINAL FUNCTIONS** | TER | MINAL | 1/0 | DECEDIDATION | | | | | |---------|------------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | | | AVDD | 51, 54, 55,<br>59–62 | ı | Analog supply voltage. (3.3V) | | | | | | BIASJ | 57 | 0 | Full-scale output current bias. For 20mA full-scale output current, connect a 960 $\Omega$ resistor to GND. | | | | | | CLKIN | 2 | ı | Positive external clock input with a self-bias of approximately CLKVDD/2. With the clock multiplier P nabled, CLKIN provides lower frequency reference clock. If the PLL is disabled, CLKIN directly prolock for DAC up to 1GHz. | | | | | | CLKINC | 3 | I | Complementary external clock input. (See the CLKIN description) | | | | | | CLKVDD | 1 | I | Internal clock buffer supply voltage. (1.8 V) | | | | | | D[150]P | 7, 11, 13,<br>15, 17, 19,<br>21, 23, 27,<br>29, 31, 33,<br>35, 37, 40, | ı | LVDS positive input data bits 0 through 15. Each positive/negative LVDS pair has an internal 100 Ω termination resistor. Order of bus can be reversed via <b>rev_bus</b> bit in CONFIG5 register. Data format relative to DCLKP/N clock is Double Data Rate (DDR) with two data samples input per DCLKP/N clock. In dual-channel mode, data for the A-channel is input while DCLKP is high. | | | | | | | 42 | | D15P is most significant data bit (MSB) – pin 7<br>D0P is least significant data bit (LSB) – pin 42 | | | | | | | 8, 12, 14,<br>16, 18, 20, | | LVDS negative input data bits 0 through 15. (See D[15:0]P description above) | | | | | | D[150]N | 22, 24, 28,<br>30, 32, 34,<br>36, 38, 41,<br>43 | I | D15N is most significant data bit (MSB) – pin 8<br>D0N is least significant data bit (LSB) – pin 43 | | | | | Copyright © 2007–2012, Texas Instruments Incorporated # **TERMINAL FUNCTIONS (continued)** | TERMINAL | | | DECODINE | |----------|-------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | DCLKP | 25 | I | LVDS positive input clock. Unlike the other LVDS inputs, the DCLKP/N pair is self-biased to approximately DVDD/2 and does <b>not</b> have an internal termination resistor in order to optimize operation of the DLL circuit. See the "DLL Operation" section. For proper external termination, connect a 100 $\Omega$ resistor across LVDS clock source lines followed by series 0.01 $\mu$ F capacitors connected to each of DCLKP and DCLKN pins (see Figure 26). For best performance, the resistor and capacitors should be placed as close as possible to these pins. | | DCLKN | 26 | ı | LVDS negative input clock. (See the DCLKP description) | | DVDD | 10, 39, 50,<br>63 | I | Digital supply voltage. (1.8 V) | | EXTIO | 56 | I/O | Used as external reference input when internal reference is disabled (i.e., EXTLO connected to AVDD). Used as 1.2V internal reference output when EXTLO = GND, requires a 0.1 µF decoupling capacitor to AGND when used as reference output. | | EXTLO | 58 | 0 | Connect to GND for internal reference, or AVDD for external reference. | | GND | 4, Thermal<br>Pad | Ι | Pin 4 and the Thermal Pad located on the bottom of the QFN package is ground for AVDD, DVDD and IOVDD supplies. | | IOUTA1 | 52 | 0 | DAC current output. An offset binary data pattern of 0x0000 at the DAC input results in a full scale current sink and the least positive voltage on the IOUTA1 pin. Similarly, a 0xFFFF data input results in a 0 mA current sink and the most positive voltage on the IOUTA1 pin. | | IOUTA2 | 53 | 0 | DAC complementary current output. The IOUTA2 has the opposite behavior of the IOUTA1 described above. An input data value of 0x0000 results in a 0mA sink and the most positive voltage on the IOUTA2 pin. | | IOVDD | 9 | ı | Digital I/O supply voltage (3.3V) for pins RESETB, SCLK, SDENB, SDIO, SDO. | | LPF | 64 | ı | PLL loop filter connection. If not using the clock multiplying PLL, the LPF pin may be left open. Set both PLL_bypass and PLL_sleep control bits for reduced power dissipation. | | RESETB | 49 | I | Resets the chip when low. Internal pull-up. | | SCLK | 47 | I | Serial interface clock. Internal pull-down. | | SDENB | 48 | I | Active low serial data enable, always an input to the DAC5681Z. Internal pull-up. | | SDIO | 46 | I/O | Bi-directional serial interface data in 3-pin mode (default). In 4-pin interface mode (CONFIG5 sif4), the SDIO pin is an input only. Internal pull-down. | | SDO | 45 | 0 | Uni-directional serial interface data in 4-pin mode (CONFIG5 sif4). The SDO pin is in high-impedance state in 3-pin interface mode (default), but can optionally be used as a status output pin via CONFIG14 SDO_func_sel(2:0). Internal pull-down. | | SYNCP | 5 | ı | LVDS SYNC positive input data. The SYNCP/N LVDS pair has an internal 100 $\Omega$ termination resistor. By default, the <b>SYNCP/N input must be logic '1' to enable a DAC analog output</b> . See the <i>LVDS SYNCP/N Operation</i> paragraph for a detailed description. | | SYNCN | 6 | I | LVDS SYNC negative input data. | | VFUSE | 44 | ı | Digital supply voltage. (1.8V) <b>Connect to DVDD pins for normal operation</b> . This supply pin is also used for factory fuse programming. | #### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range (unless otherwise noted) (1) | | | VALUE | UNIT | |-------------------------------|-----------------------------------------|----------------------|------| | | DVDD <sup>(2)</sup> | -0.5 to 2.3 | V | | Supply voltage range | VFUSE <sup>(2)</sup> | -0.5 to 2.3 | V | | | CLKVDD <sup>(2)</sup> | -0.5 to 2.3 | V | | | AVDD <sup>(2)</sup> | -0.5 to 4 | V | | | IOVDD <sup>(2)</sup> | -0.5 to 4 | V | | | AVDD to DVDD | -2 to 2.6 | V | | | CLKVDD to DVDD | -0.5 to 0.5 | V | | | IOVDD to AVDD | -0.5 to 0.5 | V | | | D[150]P ,D[150]N, SYNCP, SYNCN (2) | -0.5 to DVDD + 0.5 | V | | Terminal voltage range | DCLKP, DCLKN <sup>(2)</sup> | -0.3 to 2.1 | V | | | CLKIN, CLKINC <sup>(2)</sup> | -0.5 to CLKVDD + 0.5 | V | | | SDO, SDIO, SCLK, SDENB, RESETB (2) | -0.5 to IOVDD + 0.5 | V | | | IOUTA1, IOUTA2 (2) | -0.5 to AVDD + 0.5 | V | | | LPF, EXTIO, EXTLO, BIASJ <sup>(2)</sup> | -0.5 to AVDD + 0.5 | V | | Peak input current (any inpu | ut) | 20 | mA | | Peak total input current (all | inputs) | -30 | mA | | Operating free-air temperate | ure range, T <sub>A</sub> : DAC5681Z | -40 To 85 | °C | | Storage temperature range | | -65 To 150 | °C | <sup>(1)</sup> Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # THERMAL CHARACTERISTICS over operating free-air temperature range (unless otherwise noted) | | THERMAL CONDUCTIVITY | 64ld QFN | UNIT | |--------------------|---------------------------------------|----------|-------| | $T_{J}$ | Maximum junction temperature (1) (2) | 125 | °C | | 0 | Theta junction-to-ambient (still air) | 22 | °C/W | | $\theta_{JA}$ | Theta junction-to-ambient (200 lfm) | 15 | *C/VV | | $\Psi_{\text{JT}}$ | Psi junction-to-top of package | 0.2 | °C/W | | $\theta_{JB}$ | Theta junction-to-board | 3.5 | °C/W | <sup>(1)</sup> Air flow or heat sinking reduces θ<sub>JA</sub> and may be required for sustained operation at 85° under maximum operating conditions. <sup>(2)</sup> Measured with respect to GND. <sup>(2)</sup> It is strongly recommended to solder the device thermal pad to the board ground plane. # **ELECTRICAL CHARACTERISTICS — DC SPECIFICATION** over operating free-air temperature range , AVDD = 3.3 V, CLKVDD = 1.8 V, IOVDD = 3.3 V, DVDD = 1.8 V, lout\_{FS} = 20 mA $^{\circ}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------------------------|--------------------------------|---------------|-------|----------------|------------------| | RESOLU | JTION | | 16 | | | Bits | | DC ACC | URACY <sup>(1)</sup> | | | | | | | INL | Integral nonlinearity | 1 LSB = IOUTFS/2 <sup>16</sup> | | ±4 | | 1.00 | | DNL | Differential nonlinearity | | | ±2 | | LSB | | ANALOG | 3 OUTPUT | | | | | | | | Coarse gain linearity | | : | ±0.04 | | LSB | | | Offset error | Mid code offset | | 0.01 | | %FSR | | | Gain error | With external reference | | 1 | | %FSR | | | Gain error | With internal reference | | 0.7 | | %FSR | | | Minimum full scale output current <sup>(2)</sup> | | | 2 | | A | | | Maximum full scale output current (2) | | | 20 | | mA | | | Output Compliance range (3) | IOUTFS = 20 mA | AVDD<br>-0.5V | | AVDD<br>+ 0.5V | V | | | Output resistance | | | 300 | | kΩ | | | Output capacitance | | | 5 | | pF | | REFERE | NCE OUTPUT | | • | | • | | | V <sub>ref</sub> | Reference voltage | | 1.14 | 1.2 | 1.26 | V | | | Reference output current <sup>(4)</sup> | | | 100 | | nA | | REFERE | NCE INPUT | | · | | | | | $V_{\text{EXTIO}}$ | Input voltage range | | 0.1 | | 1.25 | V | | | Input resistance | | | 1 | | МΩ | | | Cmall signal handwidth | CONFIG6: BiasLPF_A = 0 | | 95 | | ld la | | | Small signal bandwidth | CONFIG6: BiasLPF_A = 1 | | 472 | | kHz | | | Input capacitance | | | 100 | | pF | | TEMPER | RATURE COEFFICIENTS | | | | | | | | Offset drift | | | ±1 | | ppm of<br>FSR/°C | | | Coin duit | With external reference | | ±15 | | ppm of | | | Gain drift | With internal reference | | ±30 | | FSR/°C | | | Reference voltage drift | | | ±8 | | ppm/°C | | POWER | SUPPLY | | | | | | | | Analog supply voltage, AVDD | | 3.0 | 3.3 | 3.6 | V | | | Digital supply voltage, DVDD | | 1.7 | 1.8 | 1.9 | V | | | Clock supply voltage, CLKVDD | | 1.7 | 1.8 | 1.9 | V | | | I/O supply voltage, IOVDD | | 3.0 | 3.3 | 3.6 | V | | I <sub>(AVDD)</sub> | Analog supply current | | | 68 | | mA | | I <sub>(DVDD)</sub> | Digital supply current | Made 4 (helew) | | 271 | | mA | | I <sub>(CLKVDD)</sub> | Clock supply current | Mode 4 (below) | | 41 | | mA | | I <sub>(IOVDD)</sub> | IO supply current | | | 13 | | mA | <sup>(1)</sup> Measured differential across IOUTA1 and IOUTA2 with 25 $\Omega$ each to AVDD. Product Folder Links: DAC5681Z Use an external buffer amplifier with high impedance input to drive any external load. (4) <sup>(2)</sup> Nominal full-scale current, loutFS, equals 16 x IBIAS current. The lower limit of the output compliance is determined by the CMOS process. Exceeding this limit may result in transistor breakdown, resulting in reduced reliability of the DAC5681Z device. The upper limit of the output compliance is determined by the load resistors and full-scale output current. Exceeding the upper limit adversely affects distortion performance and integral nonlinearity. # **ELECTRICAL CHARACTERISTICS — DC SPECIFICATION (continued)** over operating free-air temperature range , AVDD = 3.3 V, CLKVDD = 1.8 V, IOVDD = 3.3 V, DVDD = 1.8 V, lout<sub>FS</sub> = 20 mA (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-----------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------|-----|--------| | I <sub>(AVDD)</sub> | Sleep mode, AVDD supply current | | 1 | | mA | | $I_{(DVDD)}$ | Sleep mode, DVDD supply current | | | mA | | | I <sub>(CLKVDD)</sub> | Sleep mode, CLKVDD supply current | Mode 6 (below) | 2 | | mA | | I <sub>(IOVDD)</sub> | Sleep mode, IOVDD supply current | | 2 | | mA | | | AVDD + IOVDD current, 3.3V | Mode 1: 1X2, PLL = OFF, CLKIN = 983.04 MHz | 71 | | mA | | | DVDD + CLKVDD current, 1.8V | FDAC = 983.04MHz, IF = 184.32 MHz<br>4 carrier WCDMA | 267 | | mA | | | Power Dissipation | 4 Carrier Wooding | 715 | | mW | | | AVDD + IOVDD current, 3.3V | Mode 2: 1X2, PLL = ON (8X), CLKIN = 122.88 MHz | 81 | | mA | | | DVDD + CLKVDD current, 1.8V | FDAC = 983.04MHz, IF = 184.32 MHz<br>4 carrier WCDMA | 292 | | mA | | | Power Dissipation | 4 Carrier Wooding | 790 | | mW | | | AVDD + IOVDD current, 3.3V | Mode 3: 1X4, HP/HP, PLL = OFF, | 71 | | mA | | | DVDD + CLKVDD current, 1.8V | CLKIN = 983.04 MHz, FDAC = 983.04MHz,<br>IF = 215.04 MHz | 278 | | mA | | | Power Dissipation | 4 carrier WCDMA | 735 | | mW | | Р | AVDD + IOVDD current, 3.3V | Mode 4: 1X4, HP/HP, PLL = ON (8X), | 81 | | mA | | | DVDD + CLKVDD current, 1.8V | CLKIN = 122.88 MHz | 312 | | mA | | | Power Dissipation | FDAC = 983.04MHz, IF = 215.04 MHz<br>DACA on, 4 carrier WCDMA | 830 | 910 | mW | | + | AVDD + IOVDD current, 3.3V | Mode 5: PLL = OFF, | 3 | | mA | | | DVDD + CLKVDD current, 1.8V | CLKIN = 983.04 MHz, FDAC = 983.04MHz, | 117 | | mA | | | Power Dissipation | Digital Logic Disabled, DAC on SLEEP, Static Data Pattern | 220 | | mW | | | AVDD + IOVDD current, 3.3V | Mode 6: PLL = OFF, CLKIN = OFF | 3 | | mA | | | DVDD + CLKVDD current, 1.8V | FDAC = OFF, Digital Logic Disabled | 6 | | mA | | | Power Dissipation | DAC on SLEEP, Static Data Pattern | 20 | 30 | mW | | PSRR | Power supply rejection ratio | DC tested | -0.2 | 0.2 | %FSR/V | | Т | Operating range | | -40 | 85 | °C | | ANALOG | OUTPUT | | | | | | f <sub>CLK</sub> | Maximum output update rate | | 1000 | | MSPS | | t <sub>s(DAC)</sub> | Output settling time to 0.1% | Transition: Code 0x0000 to 0xFFFF | 10.4 | | ns | | t <sub>pd</sub> | Output propagation delay | DAC output is updated on falling edge of DAC clock. Does not include Digital Latency (see below). | 2.5 | | ns | | t <sub>r(IOUT)</sub> | Output rise time 10% to 90% | | 220 | | ps | | t <sub>f(IOUT)</sub> | Output fall time 90% to 10% | | 220 | | ps | | | | No interpolation, PLL Off | 76 | | DAC | | | Digital Latency | x2 interpolation, PLL Off | 158 | | clock | | | | x4 interpolation, PLL Off | 289 | | cycles | | Dower | DAC Wake-up Time | IOUT current settling to 1% of IOUT <sub>FS</sub> . Measured from SDENB; Register 0x06, toggle Bit 4 from 1 to 0. | 80 | | μs | | Power-up<br>Time | DAC Sleep Time | IOUT current settling to less than 1% of IOUT <sub>FS</sub> . Measured from SDENB; Register 0x06, toggle Bit 4 from 0 to 1. | 80 | | μs | # **ELECTRICAL CHARACTERISTICS — AC SPECIFICATION**(1) Over recommended operating free-air temperature range, AVDD, IOVDD = 3.3 V, CLKVDD, DVDD = 1.8 V, IOUT<sub>FS</sub> = 20 mA, 4:1 transformer output termination, $50\Omega$ doubly terminated load (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP MA | XX UNIT | |----------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------------|---------| | AC PERF | FORMANCE | | | | | | | 1X1, PLL off, CLKIN = 500 MHz, IF = 5.1 MHz, First Nyquist Zone < f <sub>DATA</sub> /2 | 81 | | | SFDR | Spurious free dynamic range | 1X2, PLL off, CLKIN = 1000 MHz, IF = 5.1 MHz, First Nyquist Zone < f <sub>DATA</sub> /2 | 80 | dBc | | | | 1X2, PLL off, CLKIN = 1000 MHz, IF = 20.1 MHz, First Nyquist Zone < f <sub>DATA</sub> /2 | 77 | | | | | 1X2, PLL off, CLKIN = 500 MHZ,<br>Single tone, 0 dBFS, IF = 20.1 MHz | 75 | | | | | 1X2, PLL off, CLKIN = 1000 MHZ,<br>Single tone, 0 dBFS, IF = 20.1 MHz | 70 | | | | | 1X2, PLL off, CLKIN = 1000 MHZ,<br>Single tone, 0 dBFS, IF = 70.1 MHz | 66 | | | SNR | Signal-to-noise ratio | 1X4, PLL off, CLKIN = 1000 MHZ,<br>Single tone, 0 dBFS, IF = 180 MHz | 60 | dBc | | | | 1X2 , PLL off, CLKIN = 1000 MHZ,<br>Single tone, 0 dBFS, IF = 300.2 MHz | 60 | | | | | 1X2, PLL off, CLKIN = 1000 MHZ,<br>Four tone, each -12 dBFS,<br>IF = 24.7, 24.9, 25.1 and 25.3 MHz | 73 | | | | | 1X2, PLL off, CLKIN = 1000 MHZ,<br>IF = 20.1 and 21.1 MHz | 88 | | | IMD3 | Third-order two-tone intermodulation (each tone at –6 dBFS) | 1X2, PLL off, CLKIN = 1000 MHZ,<br>IF = 70.1 and 71.1 MHz | 75 | dBc | | | (cach tone at 0 dbi 0) | 1X2, PLL off, CLKIN = 1000 MHZ,<br>IF = 150.1 and 151.1 MHz | 67 | | | IMD | Four-tone intermodulation (each tone at –12 dBFS) | 1X2, PLL off, CLKIN = 1000 MHz,<br>IF = 298.4, 299.2, 300.8 and 301.6 MHz | 64 | dBc | | | | Single carrier, baseband, 1X2, PLL off, CLKIN = 983.04 MHz | 80 83 | | | ACLR (2) | A disposat also anno I locales anno actio | Single carrier, IF = 180 MHz, 1X2, PLL off, CLKIN = 983.04 MHz | 73 | dD.c | | ACLR (=/ | Adjacent channel leakage ratio | Four carrier, IF = 180 MHz, 1X2, PLL off, CLKIN = 983.04 MHz | 68 | dBc | | | | Four carrier, IF = 275 MHz, 1X2, PLL off, CLKIN = 983.04 MHz | 66 | | | | Noise floor <sup>(3)</sup> | 50-MHz offset, 1-MHz BW, Single Carrier, baseband, 1X2, PLL off, CLKIN = 983.04 | 93 | 40.0 | | | Noise 11001 197 | 50-MHz offset, 1-MHz BW, Four Carrier, baseband, 1X2, PLL off, CLKIN = 983.04 | 85 | dBc | <sup>(1)</sup> Measured single-ended into 50 $\Omega$ load. (2) W-CDMA with 3.84 MHz BW, 5-MHz spacing, centered at IF. TESTMODEL 1, 10 ms Carrier power measured in 3.84 MHz BW. # **ELECTRICAL CHARACTERISTICS (DIGITAL SPECIFICATIONS)** over recommended operating free-air temperature range, AVDD, IOVDD = 3.3V, CLKVDD, DVDD = 1.8V. | | PARAMETER | TEST CONDITIONS | | | MIN | TYP | MAX | UNIT | |----------------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------|-----------------------------------------------------------------------------|------------|------|--------| | LVDS INTI | ERFACE: D[15:0]P/N, SYN | CP/N, DCLKP/N (1) | | <u>'</u> | | | | | | $V_{A,B+}$ | Logic high differential input voltage threshold | | | | 175 | | | mV | | $V_{A,B-}$ | Logic low differential input voltage threshold | | | -175 | | | mV | | | V <sub>COM1</sub> | Input Common Mode | SYNCP/N, D[15:0]P/N only | | 1.0 | | | V | | | V <sub>COM2</sub> | Input Common Mode | DCLKP/N only | | | | DVDD<br>÷2 | | V | | Z <sub>T</sub> | Internal termination | SYNCP/N, D[15:0]P/N only | | | 85 | 110 | 135 | Ω | | C <sub>L</sub> | LVDS Input capacitance | | | | | 2 | | pF | | | DCLK to Data | DCLKP/N: 0 to 125MHz (see Fig | | Setup_min | | 1100 | | | | t <sub>S</sub> , t <sub>H</sub> DCLK to Data | | CONFIG5 <b>DLL_bypass</b> = 1, CC | ONFIG10 = '000000000' | Hold_min | | -600 | | ps | | | | | DCLKP/N = 150 MHz | Positive | | 1000 | | | | | | | DOLKY/N = 130 WHZ | Negative | | -1800 | | | | | | | Positive Positive | | 800 | | | | | | | | DCLKP/N = 200 MHz | Negative | -600<br>1000<br>-1800<br>800<br>-1300<br>600<br>-1000<br>450<br>-800<br>400 | | | | | | | | DCLKP/N = 250 MHz | Positive | | 600 | | | | | | | DCLRF/N = 250 WII IZ | Negative | | -1000 | | | | | DCLK to Data Skew <sup>(2)</sup> | | DOLLADAN 200 MILE | Positive | | 450 | | ps | | t <sub>SKEW(A),</sub> | | DLL Enabled,<br>CONFIG5 <b>DLL_bypass</b> = 0, | DCLKP/N = 300 MHz | Negative | | -800 | | | | t <sub>SKEW(B)</sub> | DCLK to Data Skew - | DDR format | DCLKP/N = 350 MHz | Positive | | 400 | | | | | | | DCLRP/IN = 350 IVIAZ | Negative | | -700 | | | | | | | DCLKP/N = 400 MHz | Positive | | 300 | | | | | | | | Negative | | -600 | | | | | | | DCLKP/N = 450 MHz | Positive | | 300 | | 1 | | | | | DOLKE/IN = 450 MHZ | Negative | | -500 | | | | | | | DOLKDIN FOO MUL | Positive | | 350 | | | | | | | DCLKP/N = 500 MHz | Negative | | -300 | | | | f | Input data rate | DLL Disabled, CONFIG5 <b>DLL_bypass</b> = 1, DDR format, DCLKP frequency: <125 MHz | | | | | 250 | MSPS | | f <sub>DATA</sub> | supported | | DLL Enabled, CONFIG5 <b>DLL_bypass</b> = 0, DDR format, DCLKP frequency: 125 to 500 MHz | | 250 | | 1000 | IVIOPO | | | | | CONFIG10 = '11001101 | ' = 0xCD | | 125-150 | | | | | DLL Operating | | CONFIG10 = '11001110' = 0xCE | | | 150-175 | | | | | Frequency (DCLKP/N | DLL Enabled, CONFIG5 <b>DLL_bypass</b> = 0, DDR format | LL Enabled, CONFIG5 | | | 175-200 | | MHz | | | Frequency) | CONFIG10 = '110 | | ' = 0xC8 | | 200-325 | | | | | | | CONFIG10 = '11000000' = 0xC0 | | | 325-500 | | | <sup>(1)</sup> See LVDS INPUTS section for terminology.(2) Positive skew: Clock ahead of data. Negative skew: Data ahead of clock. # **ELECTRICAL CHARACTERISTICS (DIGITAL SPECIFICATIONS) (continued)** over recommended operating free-air temperature range, AVDD, IOVDD = 3.3V, CLKVDD, DVDD = 1.8V. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------|--------------------------|----------------|--------------|-----|------| | CMOS INT | TERFACE: SDO, SDIO, SCL | K, SDENB, RESETB | <u>.</u> | | | | | V <sub>IH</sub> | High-level input voltage | | 2 | 3 | | V | | V <sub>IL</sub> | Low-level input voltage | | 0 | 0 | 0.8 | V | | I <sub>IH</sub> | High-level input current | | | ±20 | | μA | | I <sub>IL</sub> | Low-level input current | | | ±20 | | μΑ | | CI | CMOS Input capacitance | | | 5 | | pF | | V | SDO, SDIO | $I_{load} = -100 \mu A$ | IOVDD<br>-0.2 | | | V | | V <sub>OH</sub> | 300, 3010 | $I_{load} = -2mA$ | 0.8 x<br>IOVDD | | | V | | V | SDO, SDIO | $I_{load} = 100 \mu A$ | | | 0.2 | V | | V <sub>OL</sub> | 300, 3010 | I <sub>load</sub> = 2 mA | | | 0.5 | V | | t <sub>s(SDENB)</sub> | Setup time, SDENB to rising edge of SCLK | | 20 | | | ns | | t <sub>s(SDIO)</sub> | Setup time, SDIO valid to rising edge of SCLK | | 10 | | | ns | | t <sub>h(SDIO)</sub> | Hold time, SDIO valid to rising edge of SCLK | | 5 | | | ns | | t <sub>(SCLK)</sub> | Period of SCLK | | 100 | | | ns | | t <sub>(SCLKH)</sub> | High time of SCLK | | 40 | | | ns | | t <sub>(SCLKL)</sub> | Low time of SCLK | | 40 | | | ns | | t <sub>d(Data)</sub> | Data output delay after falling edge of SCLK | | | 10 | | ns | | t <sub>RESET</sub> | Minimum RESETB pulse width | | | 25 | | ns | | CLOCK IN | IPUT (CLKIN/CLKINC) | | | | | | | | Duty cycle | | | 50% | | | | | Differential voltage <sup>(3)</sup> | | 0.4 | 1 | | V | | | CLKIN/CLKINC input common mode | | | CLKVDD<br>÷2 | | V | <sup>(3)</sup> Driving the clock input with a differential voltage lower than 1V will result in degraded performance. 10 # **ELECTRICAL CHARACTERISTICS (DIGITAL SPECIFICATIONS) (continued)** over recommended operating free-air temperature range, AVDD, IOVDD = 3.3V, CLKVDD, DVDD = 1.8V. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | |--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|---------------|--|--|--| | HASE LOCKED LOOP | | - | | | | | | | | Dhan sain | DAC output at 600 kHz offset, 100 MHz, 0-dBFS tone, 1X4, f <sub>DATA</sub> = 250 MSPS, CLKIN/C = 250 MHz, PLL_m = '001111', PLL_n = '001', VCO_div2 = 0, PLL_range = '1111', PLL_gain = '00' | | -125 | | -ID - / I I - | | | | | Phase noise | DAC output at 6 MHz offset, 100 MHz, 0-dBFS tone, 1X4, f <sub>DATA</sub> = 250 MSPS, CLKIN/C = 250 MHz, PLL_m = '001111', PLL_n = '001', VCO_div2 = 0, PLL_range = '1111', PLL_gain = '00' | | -146 | | dBc/ Hz | | | | | | DLL coin 1001 DLL conce 100001 (0) | 160 | | 290 | MHz | | | | | | PLL_gain = '00', PLL_range = '0000' (0) | | 220 | | MHz/V | | | | | | DLL coin 1041 DLL conce 100041 (4) | 290 | | 460 | MHz | | | | | | PLL_gain = '01', PLL_range = '0001' (1) | | 300 | | MHz/V | | | | | | BLL 1041 BLL 100401/0) | 400 | | 520 | MHz | | | | | | PLL_gain = '01', PLL_range = '0010' (2) | | 260 | | MHz/V | | | | | | L coin 1041 PH rongo 100441 (2) | 480 | | 570 | MHz | | | | | | PLL_gain = '01', PLL_range = '0011' (3) | | 240 | | MHz/V | | | | | | PLL_gain = '01', PLL_range = '0100' (4) | 560 | | 620 | MHz | | | | | | PLL_gain = '01', PLL_range = '0100' (4) | | 210 | | MHz/V | | | | | | <b>3.1.</b> 1. 1/2/ <b>3.1.</b> 12/2/ (5) | 620 | | 740 | MHz | | | | | | PLL_gain = '10', PLL_range = '0101' (5) | | 270 | | MHz/V | | | | | PLL/VCO Operating | | 690 | | 780 | MHz | | | | | Frequency,<br>Typical VCO Gain | PLL_gain = '10', PLL_range = '0110' (6) | | 250 | | MHz/V | | | | | . , , , | | 740 | | 820 | MHz | | | | | | PLL_gain = '10', PLL_range = '0111' (7) | | 240 | | MHz/V | | | | | | | 790 | | 850 | MHz | | | | | | PLL_gain = '10', PLL_range = '1000' (8) | | 220 | | MHz/V | | | | | | | 840 | | 880 | MHz | | | | | | PLL_gain = '10', PLL_range = '1001' (9) | | 210 | | MHz/V | | | | | | | 880 | | 940 | MHz | | | | | | PLL_gain = '11', PLL_range = '1010' (A) | | 250 | | MHz/\ | | | | | | | 920 | | 990 | MHz | | | | | | PLL_gain = '11', PLL_range = '1011' (B) | | 230 | | MHz/V | | | | | | | 960 | | 1000 | MHz | | | | | | PLL_gain = '11', PLL_range = '1100' (C) | | 220 | | MHz/V | | | | | PFD Maximum<br>Frequency | | | 160 | | MHz | | | | #### TYPICAL CHARACTERISTICS Figure 1. Integral Nonlinearity Figure 3. Single-Tone Spectral Plot Figure 2. Differential Nonlinearity Figure 4. Single-Tone Spectral Plot Figure 7. Out-Of-Band SFDR vs IF Figure 6. In-Band SFDR vs IF Figure 8. Two Tone IMD vs Output Frequency Figure 9. Two Tone IMD vs Amplitude Figure 11. Two-Tone IMD Spectral Plot Figure 10. Two-Tone IMD Spectral Plot Figure 12. Single Carrier W-CDMA Test Model 1 Figure 13. Single Carrier W-CDMA Test Model 1 Carrier Power: -7.8 dBm, ACLR: 79.3 dB Figure 15. Single Carrier W-CDMA Test Model 1 Carrier Power: -8.9 dBm, ACLR: 72 dB Figure 14. Single Carrier W-CDMA Test Model 1 Carrier Power: -7.8 dBm, ACLR: 76.9 dB Figure 16. Single Carrier W-CDMA Test Model 1 Carrier Power: -8.9 dBm, ACLR: 68 dB Figure 17. Single Carrier W-CDMA Test Model 1 Carrier Power: -8.5 dBm, ACLR: 71.8 dB Figure 19. Two Carrier W-CDMA Test Model 1 Carrier Power: -12.5 dBm, ACLR: 68.3 dB Figure 18. Single Carrier W-CDMA Test Model 1 Carrier Power: -8.5 dBm, ACLR: 68.2 dB Figure 20. Two Carrier W-CDMA Test Model 1 Carrier Power: -12.5 dBm, ACLR: 65.9 dB Figure 21. Four Carrier W-CDMA Test Model 1 Carrier Power: -16.3 dBm, ACLR: 66.7 dB Figure 23. Three Carrier W-CDMA Test Model 1 with Gap Carrier Power: -15.7 dBm, ACLR: 67.5 dB Figure 22. Four Carrier W-CDMA Test Model 1 Carrier Power: -16.3 dBm, ACLR: 64.5 dB Figure 24. Three Carrier W-CDMA Test Model 1 with Gap Carrier Power: -15.7 dBm, ACLR: 65.9 dB #### TEST METHODOLOGY Typical AC specifications were characterized with the DAC5681ZEVM using the test configuration shown in Figure 25. A sinusoidal master clock frequency is generated by an HP8665B signal generator and into a splitter. One output drives an Agilent 8133A pulse generator, and the other drives the CDCM7005 clock driver. The 8133A converts the sinusoidal frequency into a square wave output clock and drives an Agilent ParBERT 81250A pattern-generator clock. On the EVM, the DAC5681Z CLKIN/C input clock is driven by an CDCM7005 clock distribution chip that is configured to simply buffer the external 8665B clock or divide it down for PLL test configurations. The DAC5681Z output is characterized with a Rohde and Schwarz FSU spectrum analyzer. For WCDMA signal characterization, it is important to use a spectrum analyzer with high IP3 and noise subtraction capability so that the spectrum analyzer does not limit the ACPR measurement. Figure 25. DAC5681Z Test Configuration for Normal Clock Mode #### **DEFINITION OF SPECIFICATIONS** **Adjacent Carrier Leakage Ratio (ACLR):** Defined for a 3.84Mcps 3GPP W-CDMA input signal measured in a 3.84MHz bandwidth at a 5MHz offset from the carrier with a 12dB peak-to-average ratio. Analog and Digital Power Supply Rejection Ratio (APSSR, DPSSR): Defined as the percentage error in the ratio of the delta IOUT and delta supply voltage normalized with respect to the ideal IOUT current. **Differential Nonlinearity (DNL):** Defined as the variation in analog output associated with an ideal 1 LSB change in the digital input code. **Gain Drift:** Defined as the maximum change in gain, in terms of ppm of full-scale range (FSR) per °C, from the value at ambient (25°C) to values over the full operating temperature range. **Gain Error:** Defined as the percentage error (in FSR%) for the ratio between the measured full-scale output current and the ideal full-scale output current. **Integral Nonlinearity (INL):** Defined as the maximum deviation of the actual analog output from the ideal output, determined by a straight line drawn from zero scale to full scale. **Intermodulation Distortion (IMD3, IMD):** The two-tone IMD3 or four-tone IMD is defined as the ratio (in dBc) of the worst 3rd-order (or higher) intermodulation distortion product to either fundamental output tone. Offset Drift: Defined as the maximum change in DC offset, in terms of ppm of full-scale range (FSR) per °C, from the value at ambient (25°C) to values over the full operating temperature range. **Offset Error:** Defined as the percentage error (in FSR%) for the ratio of the differential output current (IOUT1-IOUT2) and the mid-scale output current. **Output Compliance Range:** Defined as the minimum and maximum allowable voltage at the output of the current-output DAC. Exceeding this limit may result reduced reliability of the device or adversely affecting distortion performance. **Reference Voltage Drift:** Defined as the maximum change of the reference voltage in ppm per degree Celsius from value at ambient (25°C) to values over the full operating temperature range. **Spurious Free Dynamic Range (SFDR):** Defined as the difference (in dBc) between the peak amplitude of the output signal and the peak spurious signal. **Signal to Noise Ratio (SNR):** Defined as the ratio of the RMS value of the fundamental output signal to the RMS sum of all other spectral components below the Nyquist frequency, including noise, but excluding the first six harmonics and dc. # TYPICAL APPLICATION SCHEMATIC - (1) Power supply decoupling capacitors not shown. - (2) Internal Reference configuration shown. Figure 26. Schematic # **DETAILED DESCRIPTION** The primary modes of operation, listed in Table 1, are selected by registers CONFIG1, CONFIG2 and CONFIG3. # Table 1. DAC5681Z Modes of Operation | Mode<br>Name | No. of<br>DACs<br>Out | Interp.<br>Factor | FIR0,<br>CMIX0<br>Mode | FIR1,<br>CMIX1<br>Mode | Device<br>Config. | LVDS<br>Input<br>Data<br>Mode | Max CLKIN<br>Freq (MHz) <sup>(1)</sup> | Max DCLK<br>Freq [DDR]<br>(MHz) | Max Total<br>Input Bus<br>Rate<br>(MSPS) | Max Input Data<br>Rate Per Chan<br>(#Ch @ MSPS) | Max Signal<br>BW Per DAC<br>(MHz) <sup>(2)</sup> | |-----------------|-----------------------|-------------------|------------------------|------------------------|-------------------|-------------------------------|----------------------------------------|---------------------------------|------------------------------------------|-------------------------------------------------|--------------------------------------------------| | 1X1<br>(Bypass) | 1 | X1 | - | - | Single Real | Α | 1000 | 500 | 1000 | 1 at 1000 | 500 | | 1X2 | 1 | X2 | _ | LP | Single Real | Α | 1000 | 250 | 500 | 1 at 500 | 200 | | 1X2 HP | 1 | X2 | - | HP | Single Real | Α | 1000 | 250 | 500 | 1 at 500 | 200 | | 1X4 | 1 | X4 | LP | LP | Single Real | Α | 1000 | 125 | 250 | 1 at 250 | 100 | | 1X4 LP/HP | 1 | X4 | LP | HP | Single Real | Α | 1000 | 125 | 250 | 1 at 250 | 100 | | 1X4 HP/LP | 1 | X4 | HP | LP | Single Real | Α | 1000 | 125 | 250 | 1 at 250 | 50 | | 1X4 HP/HP | 1 | X4 | HP | HP | Single Real | Α | 1000 | 125 | 250 | 1 at 250 | 50 | # Table 2. Register Map | Name | Address | Default | (MSB)<br>Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | (LSB)<br>Bit 0 | | |----------|---------|---------|----------------------------|---------------------|------------------|----------------------|----------------|------------------|---------------------|----------------|--| | STATUS0 | 0x00 | 0x0B | PLL_lock | DLL_lock | Unused | | device_ID(2:0) | | version(1:0) | | | | CONFIG1 | 0x01 | 0x10 | DAC_dela | ay(1:0) | Unused | fir_ena | SLFTST _ena | | 0) | | | | CONFIG2 | 0x02 | 0xC0 | Twos_ comp | Reserved | FIR2x4x | Unused | Reserved | Reserved FIR1_HP | | FIR0_HP | | | CONFIG3 | 0x03 | 0x70 | DAC_offset _ena | SLFTST_err<br>_mask | FIFO_err_ mask | Pattern_err<br>_mask | Reserved | Reserved | SW_sync | SW_sync _sel | | | STATUS4 | 0x04 | 0x00 | Unused | SLFTST_err | FIFO_err | Pattern_ err | Unused | Unused | Unused | Unused | | | CONFIG5 | 0x05 | 0x00 | SIF4 | rev_bus | clkdiv_ sync_dis | Reserved | Reserved | DLL_ bypass | PLL_<br>bypass | Reserved | | | CONFIG6 | 0x06 | 0x0C | Reserved | Unused | Reserved | Sleep_A | BiasLPF_A | Reserved | PLL_ sleep | DLL_ sleep | | | CONFIG7 | 0x07 | 0xFF | | DACA_g | ain(3:0) | | | Rese | erved | | | | CONFIG8 | 0x08 | 0x00 | | | Reserved | | | DLL_ restart | L_ restart Reserved | | | | CONFIG9 | 0x09 | 0x00 | | | PLL_m(4:0) | | | PLL_n(2:0) | | | | | CONFIG10 | 0x0A | 0x00 | | DLL_del | ay(3:0) | | DLL_invclk | | DLL_ifixed(2:0 | ) | | | CONFIG11 | 0x0B | 0x00 | PLL_LPF _reset | VCO_div2 | PLL_gai | in(1:0) | | PLL_ra | nge(3:0) | | | | CONFIG12 | 0x0C | 0x00 | Reser | ved | Offset_sync | | | OffsetA(12:8) | | | | | CONFIG13 | 0x0D | 0x00 | OffsetA(7:0) | | | | | | | | | | CONFIG14 | 0x0E | 0x00 | SDO_func_sel(2:0) Reserved | | | | | | | | | | CONFIG15 | 0x0F | 0x00 | | | | Rese | rved | | | | | Also the final DAC sample rate in MSPS. Assumes a 40% passband for FIR0 and/or FIR1 filters in all modes except 1X1 and 2X1 where simple Nyquist frequency is listed. Slightly wider bandwidths may be achievable depending on filtering requirements. Refer to *FIR Filters* section for more detail on filter characteristics. Also refer to Table 7 for IF placement and upconversion considerations. # Register name: STATUS0 - Address: 0x00, Default = 0x0B | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |----------|----------|--------|----------------|-------|-------|--------------|-------|--| | PLL_lock | DLL_lock | Unused | device_ID(2:0) | | | version(1:0) | | | | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | | PLL\_lock: Asserted when the internal PLL is locked. (Read Only) **DLL\_lock:** Asserted when the internal DLL is locked. Once the DLL is locked, this bit should remain a '1' unless the DCLK input clock is removed or abruptly changes frequency causing the DLL to fall out of lock. (Read Only) device\_ID(2:0): Returns '010' for DAC5681Z Device\_ID code. (ReadOnly) version(1:0): A hardwired register that contains the register set version of the chip. (ReadOnly) | version (1:0) | Identification | |---------------|----------------------------| | '01' | PG1.0 Initial Register Set | | <b>'10'</b> | PG1.1 Register Set | | <b>'11</b> ' | Production Register Set | Register name: CONFIG1 – Address: 0x01, Default = 0x10 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------------|--------|---------|------------|-------|------------------|-------| | DAC | _delay(1:0) | Unused | FIR_ena | SLFTST_ena | | FIFO_offset(2:0) | | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | DAC\_delay(1:0): DAC data delay adjustment. (0-3 periods of the DAC clock) This can be used to adjust system level output timing. The same delay is applied to DACA data paths. **FIR\_ena:** When set, the interpolation filters are enabled. SLFTST ena: When set, a Digital Self Test (SLFTST) of the core logic is enabled. Refer to Digital Self Test Mode section for details on SLFTST operation. FIFO\_offset(2:0): Programs the FIFO's output pointer location, allowing the input pointer to be shifted -4 to +3 positions upon SYNC. Default offset is 0 and is updated upon each sync event. The recommended setting is 001. | FIFO_offset(2:0) | Offset | |------------------|-----------| | 011 | +3 | | 010 | +2 | | 001 | +1 | | 000 | 0 | | 111 | <b>–1</b> | | 110 | -2 | | 101 | -3 | | 100 | -4 | | 110<br>101 | -2<br>-3 | Register name: CONFIG2 – Address: 0x02, Default = 0xC0 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------|----------|---------|--------|----------|---------|----------|---------| | Twos_comp | Reserved | FIR2x4x | Unused | Reserved | FIR1_HP | Reserved | FIR0_HP | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | Twos\_comp: When set (default) the input data format is expected to be 2s complement, otherwise offset binary format is expected. **Reserved (Bit 6):** Set to '1' for proper operation. **FIR2x4x:** When set, 4X interpolation of the input data is performed, otherwise 2X interpolation. FIR1\_HP: When set, the FIR1 functions in High Pass (HP) mode; otherwise, the Low Pass (LP) filter mode is used. In 1X4 mode, the cascaded combination of HP and LP modes of FIR0 and FIR1 can be used to perform real upconversion. See Section DUAL- CHANNEL REAL UPCONVERSION. FIRO\_HP: When set, the FIR0 functions in High Pass (HP) mode; otherwise, the Low Pass (LP) filter mode is used. In 1X4 mode, the cascaded combination of HP and LP modes of FIR0 and FIR1 can be used to perform real upconversion. See Section DUAL- CHANNEL REAL UPCONVERSION. Register name: CONFIG3 – Address: 0x03, Default = 0x70 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------------|---------------------|-------------------|----------------------|----------|----------|---------|-------------| | DAC_offset<br>_ena | SLFTST_err<br>_mask | FIFO_err_<br>mask | Pattern_err_<br>mask | Reserved | Reserved | SW_sync | SW_sync_sel | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | DAC\_offset\_ena: When set, the values of OffsetA(12:0) in CONFIG12 through CONFIG13 registers are summed into the DAC-A data path. This provides a system-level offset adjustment capability that is independent of the input data. SLFTST\_err\_mask: When set, masks out the SLFTST\_err bit in STATUS4 register. Refer to Digital Self Test Mode section for details on SLFTST operation. FIFO\_err\_mask: When set, masks out the FIFO\_err bit in STATUS4 register. Pattern\_err\_mask: When set, masks out the Pattern err bit in STATUS4 register. Reserved (Bit 3): Set to '0' for proper operation. Reserved (Bit 2): Set to '0' for proper operation. **SW\_sync:** This bit can be used as a substitute for the LVDS external SYNC input pins for both synchronization and transmit enable control. **SW\_sync\_sel:** When set, the SW\_sync bit is used as the only synchronization input and the LVDS external SYNC input pins are ignored. # Register name: STATUS4 - Address: 0x04, Default = 0x00 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|------------|----------|-------------|--------|--------|--------|--------| | Unused | SLFTST_err | FIFO_err | Pattern_err | Unused | Unused | Unused | Unused | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | **SLFTST err:** Asserted when the Digital Self Test (SLFTST) fails. To clear the error, write a '0' to this register bit. This bit is also output on the SDO pin when the Self Test is enabled via SLFTST\_ena control bit in CONFIG1. Refer to Digital Self Test Mode section for details on SLFTST operation. **FIFO\_err:** Asserted when the FIFO pointers over run each other causing a sample to be missed. To clear the error, write a '0' to this register bit. **Pattern\_err:** A digital checkerboard pattern compare function is provided for board level confidence testing and DLL limit checks. If the **Pattern\_err\_mask** bit via CONFIG3 is cleared, logic is enabled to continuously monitor input FIFO data. Any received data pattern other than 0xAAAA or 0x5555 causes this bit to be set. To clear the error, flush out the previous pattern error by inputting at least 8 samples of the 0xAAAA and/or 0x5555, then write a '0' to this register bit. Register name: CONFIG5 – Address: 0x05, Default = 0x00 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|---------|---------------------|----------|----------|------------|------------|----------| | SIF4 | rev_bus | clkdiv_sync<br>_dis | Reserved | Reserved | DLL_bypass | PLL_bypass | Reserved | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SIF4: When set, the serial interface is in 4 pin mode, otherwise it is in 3 pin mode. Refer to **SDO\_func\_sel** (2:0) bits in CONFIG14 register for options available to output status indicator data on the SDO pin. **rev\_bus:** Reverses the LVDS input data bus so that the MSB to LSB order is swapped. This function is provided to ease board level layout and avoid wire crossovers in case the LVDS data source output bus is mirrored with respect to the DAC's input data bus. **clkdiv\_sync\_dis:** Disables the clock divider sync when this bit is set. Reserved (Bit 4): Set to '0' for proper operation. Reserved (Bit 3): Set to '0' for proper operation. **DLL bypass:** When set, the DLL is bypassed and the LVDS data source is responsible for providing correct setup and hold timing. PLL\_bypass: When set, the PLL is bypassed. **Reserved (Bit 0):** Set to '0' for proper operation. #### Register name: CONFIG6 - Address: 0x06, Default = 0x0C | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|--------|----------|---------|-----------|----------|-----------|-----------| | Reserved | Unused | Reserved | Sleep_A | BiasLPF_A | Reserved | PLL_sleep | DLL_sleep | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | Reserved (Bit 7): Reserved (Bit 7): Set to 0 for proper operation. **Reserved (Bit 5):** Set to '0' for proper operation. **Sleep\_A:** When set, DACA is put into sleep mode. BiasLPF\_A: Enables a 95 kHz low pass filter corner on the DACA current source bias when cleared. If this bit is set, a 472 kHz filter corner is used. Reserved (Bit 2): Set to '1' for proper operation. PLL\_sleep: When set, the PLL is put into sleep mode. DLL\_sleep: When set, the DLL is put into sleep mode. # Register name: CONFIG7 - Address: 0x07, Default = 0xFF | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |-------|-------|-----------|-------|----------|-------|-------|-------|--| | | DACA_ | gain(3:0) | | Reserved | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | DACA\_gain(3:0): Scales DACA output current in 16 equal steps. $\frac{\text{VEXTIO}}{\text{R}_{\text{bias}}} \times (\text{DACA\_gain} + 1)$ Reserved (3:0): Set to '1111' for proper operation. #### Register name: CONFIG8 - Address: 0x08, Default = 0x00 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|----------|-------------|-------|-------|-------|-------| | | | Reserved | DLL_restart | Rese | erved | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | **Reserved (7:3):** Set to '00000' for proper operation. **DLL\_restart:** This bit is used to restart the DLL. When this bit is set, the internal DLL loop filter is reset to zero volts, and the DLL delay line is held at the center of its bias range. When cleared, the DLL will acquire lock to the DCLK signal. A DLL restart is accomplished by setting this bit with a serial interface write, and then clearing this bit with another serial interface write. Any interruption in the DCLK signal or changes to the DLL programming in the CONFIG10 register must be followed by this DLL restart sequence. Also, when this bit is set, the **DLL\_lock** indicator in the STATUS0 register is cleared. Reserved (1:0): Set to '00' for proper operation # Register name: CONFIG9 - Address: 0x09, Default = 0x00 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|------------|-------|-------|-------|-------|-------| | | | PLL_n(2:0) | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | **PLL\_m:** M portion of the M/N divider of the PLL thermometer encoded: | PLL_m(4:0) | M value | |------------------|---------| | 00000 | 1 | | 00001 | 2 | | 00011 | 4 | | 00111 | 8 | | 01111 | 16 | | 11111 | 32 | | All other values | Invalid | **PLL\_n:** N portion of the M/N divider of the PLL thermometer encoded. If supplying a high rate CLKIN frequency, the PLL\_n value should be used to divide down the input CLKIN to maintain a maximum PFD operating of 160 MHz. | PLL_n(2:0) | N value | |------------------|---------| | 000 | 1 | | 001 | 2 | | 011 | 4 | | 111 | 8 | | All other values | Invalid | #### **PLL Function:** $$f_{VCO} = \left\lceil \frac{(M)}{(N)} \right\rceil \times f_{ref}$$ where $f_{\rm ref}$ is the frequency of the external DAC clock input on the CLKIN/CLKINC pins. # Register name: CONFIG10 - Address: 0x0A, Default = 0x00 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 0 | | | |---------|-------|-----------|-------|------------|-------|-----------------|---|--| | | | elay(3:0) | | DLL_invclk | | DLL_ifixed(2:0) | | | | 0 0 0 0 | | | | 0 | 0 | 0 | 0 | | DLL\_delay(3:0): The DCLKP/N LVDS input data clock has a DLL to automatically skew the clock to LVDS data timing relationship, providing proper setup and hold times. **DLL\_delay(3:0)** is used to manually adjust the DLL delay ± from the fixed delay set by **DLL\_ifixed(2:0)**. Adjustment amounts are approximate. | DLL_delay(3:0) | Delay Adjust (degrees) | |----------------|------------------------| | 1000 | 50° | | 1001 | 55° | | 1010 | 60° | | 1011 | 65° | | 1100 | 70° | | 1101 | 75° | | 1110 | 80° | | 1111 | 85° | | 0000 | 90° (Default) | | 0001 | 95° | | 0010 | 100° | | 0011 | 105° | | 0100 | 110° | | 0101 | 115° | | 0110 | 120° | | 0111 | 125° | DLL\_invclk: When set, used to invert an internal DLL clock to force convergence to a different solution. This can be used in the case where the DLL delay adjustment has exceeded the limits of its range. DLL\_ifixed(2:0): Adjusts the DLL delay line bias current. Refer to the Electrical Characteristics table. Used in conjunction with the DLL\_invclk bit to select appropriate delay range for a given DCLK frequency: '011' - maximum bias current and minimum delay range '000' - mid scale bias current '101' - minimum bias current and maximum delay range '100' - do not use. Copyright © 2007–2012, Texas Instruments Incorporated # Register name: CONFIG11 - Address: 0x0B, Default = 0x00 | Bit 7 Bit 6 | | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |-------------|----------------|----------|---------------|-------|----------------|-------|-------|---| | | PLL_LPF_ reset | VCO_div2 | PLL_gain(1:0) | | PLL_range(3:0) | | | | | | 0 | 0 | 0 0 | | 0 | 0 | 0 | 0 | PLL\_LPF\_reset: When a logic high, the PLL loop filter (LPF) is pulled down to 0V. Toggle from '1' to '0' to restart the PLL if an over-speed lock-up occurs. Over-speed can happen when the process is fast, the supplies are higher than nominal, etc., resulting in the feedback dividers missing a clock. VCO\_div2: When set, the PLL CLOCK output is 1/2 the PLL VCO frequency. Used to run the VCO at 2X the needed clock frequency to reduce phase noise for lower input clock rates. PLL\_gain(1:0): Used to adjust the PLL's Voltage Controlled Oscillator (VCO) gain, K<sub>VCO</sub>. Refer to the Electrical Characteristics table. By increasing the **PLL\_gain**, the VCO can cover a broader range of frequencies; however, the higher gain also increases the phase noise of the PLL. In general, lower **PLL\_gain** settings result in lower phase noise. The K<sub>VCO</sub> of the VCO can also affect the PLL stability and is used to determine the loop filter components. See section on determining the PLL filter components for more detail. PLL range(3:0): Programs the PLL VCO fixed bias current. Refer to the Electrical Characteristics table. This setting, in conjunction with the PLL\_gain(1:0), sets the achievable frequency range of the PLL VCO: '000' - minimum bias current and lowest VCO frequency range '111' - maximum bias current and highest VCO frequency range # Register name: CONFIG12 – Address: 0x0C, Default = 0x00 | | Bit 7 Bit 6 | | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----|-------------|---|-------------|-------|-------|---------------|-------|-------| | | Reserved | | Offset_sync | | | OffsetA(12:8) | | | | 0 0 | | 0 | 0 | 0 | 0 | 0 | 0 | | **Reserved (1:0):** Set to '00' for proper operation. Offset\_sync: On a change from '0' to '1' the values of the OffsetA(12:0) and OffsetB(12:0) control registers are transferred to the registers used in the DAC-A and DAC-B offset calculations. This double buffering allows complete control by the user as to when the change in the offset value occurs. This bit does not auto-clear. Prior to updating new offset values, it is recommended that the user clear this bit. OffsetA(12:8): Upper 5 bits of the offset adjustment value for the A data path. (SYNCED via Offset\_sync) #### Register name: CONFIG13 – Address: 0x0D, Default = 0x00 | Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 | | | | | | | | | | |-------------------------------------------|--------------|--|--|--|--|--|--|--|--| | | OffsetA(7:0) | | | | | | | | | | 0 0 0 0 0 0 0 | | | | | | | | | | OffsetA(7:0): Lower 8 bits of the offset adjustment value for the A data path. (SYNCED via Offset sync) # Register name: CONFIG14 - Address: 0x0E, Default = 0x00 | B | Sit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------|-------|-------|-------|----------|-------|-------|-------|-------| | SDO_func_sel(2:0) | | | | Reserved | | | | | | 0 0 0 | | | 0 | 0 | 0 | 0 | 0 | | SDO\_func\_sel(2:0): Selects the signal for output on the SDO pin. When using the 3 pin serial interface mode, this allows the user to multiplex several status indicators onto the SDO pin. In 4 pin serial interface mode, programming this register to view one of the 5 available status indicators will override normal SDO serial interface operation. | SDO_func_sel<br>(2:0) | Output to SDO | |-----------------------|---------------------| | 000, 110, 111 | Normal SDO function | | 001 | PLL_lock | | 010 | DLL_lock | | 011 | Pattern_err | | 100 | FIFO_err | | 101 | SLFTST_err | **Reserved (4:0):** Set to '00000' for proper operation. Register name: CONFIG15 - Address: 0x0F, Default = 0x00 | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |---------------|----------|-------|-------|-------|-------|-------|-------|-------|--| | | Reserved | | | | | | | | | | 0 0 0 0 0 0 0 | | | | | | | | 0 | | **Reserved (7:0):** Set to '0x00' for proper operation. Product Folder Links: DAC5681Z Copyright © 2007-2012, Texas Instruments Incorporated #### SERIAL INTERFACE The serial port of the DAC5681Z is a flexible serial interface which communicates with industry standard microprocessors and microcontrollers. The interface provides read/write access to all registers used to define the operating modes of DAC5681Z. It is compatible with most synchronous transfer formats and can be configured as a 3 or 4 pin interface by SIF4 in register CONFIG5. In both configurations, SCLK is the serial interface input clock and SDENB is serial interface enable. For 3 pin configuration, SDIO is a bidirectional pin for both data in and data out. For 4 pin configuration, SDIO is data in only and SDO is data out only. Data is input into the device with the rising edge of SCLK. Data is output from the device on the falling edge of SCLK. Each read/write operation is framed by signal **SDENB** (Serial Data Enable Bar) asserted low for 2 to 5 bytes, depending on the data length to be transferred (1–4 bytes). The first frame byte is the instruction cycle which identifies the following data transfer cycle as read or write, how many bytes to transfer, and what address to transfer the data. Table 3 indicates the function of each bit in the instruction cycle and is followed by a detailed description of each bit. Frame bytes 2 to 5 comprise the data transfer cycle. Table 3. Instruction Byte of the Serial Interface | | MSB | | | | | | | LSB | |-------------|-----|----|----|----|----|----|----|-----| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Description | R/W | N1 | N0 | A4 | A3 | A2 | A1 | A0 | R/W Identifies the following data transfer cycle as a read or write operation. A high indicates a read operation from DAC5681Z and a low indicates a write operation to DAC5681Z. [N1: N0] Identifies the number of data bytes to be transferred per Table 5 below. Data is transferred MSB first. Table 4. Number of Transferred Bytes Within One Communication Frame | N1 | N0 | Description | | | |----|----|------------------|--|--| | 0 | 0 | Transfer 1 Byte | | | | 0 | 1 | Transfer 2 Bytes | | | | 1 | 0 | Transfer 3 Bytes | | | | 1 | 1 | Transfer 4 Bytes | | | [A4 : A0] Identifies the address of the register to be accessed during the read or write operation. For multibyte transfers, this address is the starting address. Note that the address is written to the DAC5681Z MSB first and counts down for each byte. Figure 27 shows the serial interface timing diagram for a DAC5681Z write operation. **SCLK** is the serial interface clock input to DAC5681Z. Serial data enable **SDENB** is an active low input to DAC5681Z. **SDIO** is serial data in. Input data to DAC5681Z is clocked on the rising edges of **SCLK**. Figure 27. Serial Interface Write Timing Diagram Figure 28 shows the serial interface timing diagram for a DAC5681Z read operation. **SCLK** is the serial interface clock input to DAC5681Z. Serial data enable **SDENB** is an active low input to DAC5681Z. **SDIO** is serial data in during the instruction cycle. In 3 pin configuration, **SDIO** is data out from DAC5681Z during the data transfer cycle(s), while **SDO** is in a high-impedance state. In 4 pin configuration, **SDO** is data out from DAC5681Z during the data transfer cycle(s). At the end of the data transfer, SDO will output low on the final falling edge of SCLK until the rising edge of SDENB when it will 3-state. Figure 28. Serial Interface Read Timing Diagram Copyright © 2007–2012, Texas Instruments Incorporated #### FIR FILTERS Figure 29 shows the magnitude spectrum response for the identical 47-tap FIR0 and FIR1 filters. The transition band is from 0.4 to 0.6 $\times$ F<sub>IN</sub> (the input data rate for the FIR filter) with <0.002 dB of pass-band ripple and approximately 76dB of stop-band attenuation. Figure 30 shows the region from 0.35 to 0.45 $\times$ F<sub>IN</sub> – up to 0.44x FIN there is less than 0.4 dB attenuation. The composite spectrum for x4 interpolation mode, the cascaded response of FIR0 and FIR1, is shown in Figure 31. The filter taps for both FIR0 and FIR1 are listed in Table 5. Figure 29. Magnitude Spectrum for FIR0 and FIR1 Figure 30. FIR0 and FIR1 Transition Band Figure 31. Magnitude Composite Spectrum for 4x Interpolation Mode Table 5. FIR0 and FIR1 Digital Filter Taps | | | _ | • | | |--------|-------|------------------|-------|--| | TAP# | COEFF | TAP# | COEFF | | | 1, 47 | -5 | 2, 46 | 0 | | | 3, 45 | 18 | 4, 44 | 0 | | | 5, 43 | -42 | <b>-42</b> 6, 42 | | | | 7, 41 | 85 | 8, 40 0 | | | | 9, 39 | -158 | 10, 38 | 0 | | | 11, 37 | 272 | 12, 36 | 0 | | | 13, 35 | -444 | 14, 34 | 0 | | | 15, 33 | 704 | 16, 32 | 0 | | | 17, 31 | -1106 | 18, 30 | 0 | | | 19, 29 | 1795 | 20, 28 0 | | | | 21, 27 | -3295 | 22, 26 0 | | | | 23, 25 | 10368 | | | | | 24 | 16384 | | | | # **DUAL-CHANNEL REAL UPCONVERSION** Each DAC5681Z digital filter has a normal Low Pass (LP) characteristic, but can be configured to perform a High Pass (HP) function by mixing a 1 –1....sequence at the output of the FIR to invert the spectrum. The mixing mode for each filter is controlled by FIR0\_HP and FIR1\_HP bits in register CONFIG2. With 1X4 interpolation and cascaded combinations of HP and LP filter modes, the output frequency response will be digitally shifted or upconverted. The wide bandwidths of both FIR0 and FIR1 (40% bandpass) provide options for setting six different frequency ranges, listed in Table 6. With the High Pass (1X2 HP mode), High Pass/Low Pass (1X4 HP/LP mode) and Low Pass/High Pass (1X4 LP/HP mode) settings, the upconverted signal is spectrally inverted. **Table 6. Dual-Channel Real Upconversion Options** | MODE NAME | INTERP.<br>FACTOR | FIR0,<br>CMIX0<br>MODE | FIR1,<br>CMIX1<br>MODE | INPUT<br>FREQUENCY | OUTPUT FREQUENCY | SIGNAL<br>BANDWIDTH | SPECTRUM<br>INVERTED? | |-----------|-------------------|------------------------|------------------------|---------------------------------------|--------------------------------|-------------------------|-----------------------| | 1X2 | X2 | | LP | 0.0 to 0.4 $\times$ f <sub>DATA</sub> | 0.0 to 0.4 × f <sub>DATA</sub> | $0.4 \times f_{DATA}$ | No | | 1X2 HP | X2 | | HP | 0.0 to 0.4 $\times$ f <sub>DATA</sub> | 0.6 to 1.0 × f <sub>DATA</sub> | $0.4 \times f_{DATA}$ | Yes | | 1X4 | X4 | LP | LP | 0.0 to 0.4 × f <sub>DATA</sub> | 0.0 to 0.4 × f <sub>DATA</sub> | $0.4 \times f_{DATA}$ | No | | 1X4 HP/LP | X4 | HP | LP | 0.2 to 0.4 × f <sub>DATA</sub> | 0.6 to 0.8 × f <sub>DATA</sub> | 0.2 × f <sub>DATA</sub> | Yes | | 1X4 HP/HP | X4 | HP | HP | 0.2 to 0.4 × f <sub>DATA</sub> | 1.2 to 1.4 × f <sub>DATA</sub> | $0.2 \times f_{DATA}$ | No | | 1X4 LP/HP | X4 | LP | HP | 0.0 to 0.4 × f <sub>DATA</sub> | 1.6 to 2.0 × f <sub>DATA</sub> | 0.4 × f <sub>DATA</sub> | Yes | #### **CLOCK AND DATA MODES** There are two modes of operation to drive the internal clocks on the DAC5681Z. Timing diagrams for both modes are shown in Figure 32. EXTERNAL CLOCK MODE accepts an external full-rate clock input on the CLKIN/CLKINC pins to drive the DACs and final logic stages while distributing an internally divided down clock for lower speed logic such as the interpolating FIRs. PLL CLOCK MODE uses an internal clock multiplying PLL to derive the full-rate clock from an external lower rate reference frequency on the CLKIN/CLKINC pins. In both modes, an LVDS half-rate data clock (DCLKP/DCLKN) is provided by the user and is typically generated by a toggling data bit to maintain LVDS data to DCLK timing alignment. LVDS data relative to DCLK is input using Double Data Rate (DDR) switching using both rising and falling edges as shown in the both figures below. The CONFIG10 register contains user controlled settings for the DLL to adjust for the DCLK input frequency and various t<sub>SKEW</sub> timing offsets between the LVDS data and DCLK. The CDCM7005 and CDCE62005 from Texas Instruments are recommended for providing phase aligned clocks at different frequencies for device-to-device clock distribution and multiple DAC synchronization. Figure 32. Clock and Data Timing Diagram #### PLL CLOCK MODE In PLL Clock Mode, the user provides an external reference clock to the CLKIN/C input pins. Refer to Figure 33. An internal clock multiplying PLL uses the lower-rate reference clock to generate a high-rate clock for the DAC. This function is very useful when a high-rate clock is not already available at the system level; however, the internal VCO phase noise in PLL Clock Mode may degrade the quality of the DAC output signal when compared to an external low jitter clock source. The internal PLL has a type four phase-frequency detector (PFD) comparing the CLKIN/C reference clock with a feedback clock to drive a charge pump controlling the VCO operating voltage and maintaining synchronization between the two clocks. An external low-pass filter is required to control the loop response of the PLL. See the Low-Pass Filter section for the filter setting calculations. This is the only mode where the LPF filter applies. The input reference clock N-Divider is selected by CONFIG9 **PLL\_n(2:0)** for values of $\div 1$ , $\div 2$ , $\div 4$ or $\div 8$ . The VCO feedback clock M-Divider is selected by CONFIG9 **PLL\_m(4:0)** for values of $\div 1$ , $\div 2$ , $\div 4$ , $\div 8$ , $\div 16$ or $\div 32$ . The combination of M-Divider and N-Divider form the clock multiplying ratio of M/N. If the reference clock frequency is greater than 160 MHz, use a N-Divider of $\div 2$ , $\div 4$ or $\div 8$ to avoid exceeding the maximum PFD operating frequency. For DAC sample rates less than 500MHz, the phase noise of DAC clock signal can be improved by programming the PLL for twice the desired DAC clock frequency, and setting the CONFIG11 VCO\_div2 bit. If not using the PLL, set CONFIG5 PLL\_bypass and CONFIG6 PLL\_sleep to reduce power consumption. In some cases, it may be useful to reset the VCO control voltage by toggling CONFIG11 PLL\_LPF\_reset. Figure 33. Functional Block Diagram for PLL #### **CLOCK INPUTS** Figure 34 shows an equivalent circuit for the LVDS data input clock (DCLKP/N). Figure 34. DCLKP/N Equivalent Input Circuit Figure 35 shows an equivalent circuit for the DAC input clock (CLKIN/C). Figure 35. CLKIN/C Equivalent Input Circuit Figure 36 shows the preferred configuration for driving the CLKIN/CLKINC input clock with a differential ECL/PECL source. Figure 36. Preferred Clock Input Configuration With a Differential ECL/PECL Clock Source #### LVDS DATA INTERFACING Interfacing very high-speed LVDS data and clocks presents a big challenge to system designers as they have unique constraints and are often implemented with specialized circuits to increase bandwidth. One such specialized LVDS circuit used in many FPGAs and ASICs is a SERializer-DESerializer (SERDES) block. For interfacing to the DAC5681Z, only the SERializer functionality of the SERDES block is required. SERDES drivers accept lower rate parallel input data and output a serial stream using a shift register at a frequency multiple of the data bit width. For example, a 4-bit SERDES block can accept parallel 4-bit input data at 250 MSPS and output serial data 1000 MSPS. External clock distribution for FPGA and ASIC SERDES drivers often have a chip-to-chip system constraint of a limited input clock frequency compared to the desired LVDS data rate. In this case, an internal clock multiplying PLL is often used in the FPGA or ASIC to drive the high-rate SERDES outputs. Due to this possible system clocking constraint, the DAC5681Z accommodates a scheme where a toggling LVDS SERDES data bit can provide a "data driven" half-rate clock (DCLK) from the data source. A DLL on-board the DAC is used to shift the DCLK edges relative to LVDS data to maintain internal setup and hold timing. To increase bandwidth of a single 16-bit input bus, the DAC5681Z assumes Double Data Rate (DDR) style interfacing of data relative to the half-rate DCLK. Refer to Figure 37 and Figure 38 providing an example implementation using FPGA-based LVDS data and clock interfaces to drive the DAC5681Z. In this example, an assumed system constraint is that the FPGA can only receive a 250 MHz maximum input clock while the desired DAC clock is 1000 MHz. A clock distribution chip such as the CDCM7005 or the CDCE62005 is useful in this case to provide frequency and phase locked clocks at 250 MHz and 1000 MHz. Figure 37. Example Real IF System Diagram From the example provided by Figure 38, driving LVDS data into the DAC using SERDES blocks requires a parallel load of 4 consecutive data samples to shift registers. Color is used in the figure to indicate how data and clocks flow from the FPGA to the DAC5681Z. The figure also shows the use of the SYNCP/N input, which along with DCLK, requires 18 individual SERDES data blocks to drive the DAC's input data FIFO that provides an elastic buffer to the DAC5681Z digital processing chain. Figure 38. Example FPGA-Based LVDS Data Flow to DAC ### **LVDS INPUTS** The D[15:0]P/N and SYNCP/N LVDS pairs have the input configuration shown in Figure 39. Figure 40 shows the typical input levels and common-mode voltage used to drive these inputs. Figure 39. D[15:0]P/N and SYNCP/N LVDS Input Configuration Figure 40. LVDS Data (D[15:0]P/N, SYNCP/N Pairs) Input Levels Table 7. Example LVDS Data Input Levels | APPLIED VOLTAGES | | RESULTING<br>DEFERENTIAL<br>VOLTAGE | RESULTING COMMON-<br>MODE VOLTAGE | LOGICAL BIT BINARY<br>EQUIVALENT | | | |------------------|----------------|-------------------------------------|-----------------------------------|----------------------------------|--|--| | V <sub>A</sub> | V <sub>B</sub> | $V_{A,B}$ | V <sub>COM1</sub> | | | | | 1.4 V | 1.0 V | 400 mV | 1.2 V | 1 | | | | 1.0 V | 1.4 V | –400 mV | | 0 | | | | 1.2 V | 0.8 V | 400 mV | 1.0 V | 1 | | | | 0.8 V | 1.2 V | –400 mV | | 0 | | | Figure 41 shows the DCLKP/N LVDS clock input levels. Unlike the D[15:0]P/N and SYNCP/N LVDS pairs, the DCLKP/N pair does not have an internal resistor and the common-mode voltage is self-biased to approximately DVDD/2 in order to optimize the operation of the DLL circuit. For proper external termination a 100 $\Omega$ resistor needs to be connected across the LVDS clock source lines followed by series 0.01 $\mu$ F capacitors connected to each of the DCLKP and DCLKN pairs. For best performance, the resistor and capacitors should be placed as close as possible to these pins. Figure 41. LVDS Clock (DCLKP/N) Input Levels ### LVDS SYNCP/N Operation The SYNCP/N LVDS input control functions as a combination of Transmit Enable (TXENABLE) and Synchronization trigger. If SYNCP is low, the transmit chain is disabled so input data from the FIFO is ignored while zeros are inserted into the data path. If SYNCP is raised from low to high, a synchronization event occurs with behavior defined by individual control bits in registers CONFIG1 and CONFIG5. The SYNCP/N control is sampled and input into the FIFO along with the other LVDS data to maintain timing alignment with the data bus. See Figure 38. The **software\_sync\_sel** and **software\_sync** controls in CONFIG3 provide a substitute for external SYNCP/N control; however, since the serial interface is used no timing control is provided with respect to the DAC clock. #### **DLL OPERATION** The DAC5681Z provides a digital Delay Lock Loop (DLL) to skew the LVDS data clock (DCLK) relative to the data bits, D[15:0] and SYNC, in order to maintain proper setup and hold timing. Since the DLL operates closed-loop, it requires a stable DCLK to maintain delay lock. Refer to the description of **DLL\_ifixed(2:0)** and **DLL\_delay(3:0)** control bits in the CONFIG10 register. Prior to initializing the DLL, the **DLL\_ifixed** value should be programmed to match the expected DCLK frequency range. To initialize the DLL, refer to the **DLL\_Restart** programming bit in the CONFIG8 register. After initialization, the status of the DLL can be verified by reading the **DLL Lock** bit from STATUS0. See *Startup Sequence* below. #### RECOMMENDED STARTUP SEQUENCE The following startup sequence is recommended to initialize the DAC5681Z: - 1. Supply all 1.8V (CLKVDD, DVDD, VFUSE) voltages simultaneously followed by all 3.3V (AVDD and IOVDD) voltages. - 2. Provide stable CLKIN/C clock. - 3. Toggle RESETB pin for a minimum 25 nSec active low pulse width. - 4. Program all desired SIF registers. Set **DLL\_Restart** bit during this write cycle. The CONFIG10 register value should match the corresponding DCLKP/N frequency range in the Electrical Characteristics table. - 5. Provide stable DCLKP/N clock. (This can also be provided earlier in the sequence) - 6. Clear the DLL Restart bit when the DCLKP/N clock is expected to be stable. - 7. Verify the status of **DLL\_Lock** and repeat until set to '1'. **DLL\_Lock** can be monitored by reading the STATUS0 register or by monitoring the SDO pin in 3-wire SIF mode. (See description for CONFIG14 **SDO func sel**.) - 8. Enable transmit of data by asserting the LVDS SYNCP/N input or setting CONFIG3 **SW\_sync** bit. (See description for CONFIG3 **SW\_sync** and **SW\_sync\_sel**) The SYNC source must be held at a logic '1' to enable data flow through the DAC. If multiple DAC devices require synchronization, refer to the "Recommended Multi-DAC Synchronization Procedure" below. - 9. Provide data flow to LVDS D[15:0]P/N pins. If using the LVDS SYNCP/N input, data can be input simultaneous with the logic '1' transition of SYNCP/N. #### RECOMMENDED MULTI-DAC SYNCHRONIZATION PROCEDURE The DAC5681Z provides a mechanism to synchronize multiple DAC devices in a system. The procedure has two steps involving control of the CONFIG5 **clkdiv\_sync\_dis** bits as well as external control of the LVDS SYNCP/N input. (All DACs involved need to be configured to accept the external SYNCP/N input and not "software" sync mode). - 1. Synchronize Clock Dividers (for each DAC): - (a) Set CONFIG5 clkdiv sync dis = 0. - (b) Toggle SYNCP/N input to all DACs simultaneously (same input to all DACs). - 2. Synchronize FIFO pointers (for each DAC): - (a) Set CONFIG5 clkdiv\_sync\_dis = 1 (Disable clock divider re-sync). - (b) Wait a minimum of 50 CLKIN cycles from previous SYNCP/N toggle. In practice, the time required to write the above register value will typically occupy more than 50 cycles. - (c) Assert SYNCP/N input and hold at '1' to all DACs simultaneously. Holding this at '1' is effectively the TXENABLE for the chip so data will be output on the analog pins. - 3. After the normal pipeline delay of the device, the outputs of all DACs will be synchronized to within ±1 DAC clock cycle. #### **CMOS DIGITAL INPUTS** Figure 42 shows a schematic of the equivalent CMOS digital inputs of the DAC5681Z. SDIO and SCLK have pull-down resistors while RESETB and SDENB have pull-up resistors internal the DAC5681Z. See the specification table for logic thresholds. The pull-up and pull-down circuitry is approximately equivalent to $100k\Omega$ . Figure 42. CMOS/TTL Digital Equivalent Input #### **DIGITAL SELF TEST MODE** The DAC5681Z has a Digital Self Test (SLFTST) mode to designed to enable board level testing without requiring specific input data test patterns. The SLFTST mode is enabled via the CONFIG1 **SLFTST\_ena** bit and results are only valid when CONFIG3 **SLFTST\_err\_mask** bit is cleared. An internal Linear Feedback Shift Register (LFSR) is used to generate the input test patterns for the full test cycle while a checksum result is computed on the digital signal chain outputs. The LVDS input data bus is ignored in SLFTST mode. After the test cycle completes, if the checksum result does not match a hardwired comparison value, the STATUS4 **SLFTST\_err** bit is set and will remain set until cleared by writing a '0' to the **SLFTST\_err** bit. A full self test cycle requires no more than 400,000 CLKIN/C clock cycles to complete and will automatically repeat until the **SLFTEST\_ena** bit is cleared. To initiate a the Digital Self Test: - 1. Provide a normal CLKIN/C input clock. (The PLL is not used in SLFTST mode) - 2. Provide a RESETB pulse to perform a hardware reset on device. - 3. Program the registers with the values shown in Table 8. These register values contain the settings to properly configure the SLFTST including **SLFTST\_ena** and **SLFTST\_err\_mask** bits - 4. Provide a '1' on the SYNCP/N input to initiate TXENABLE. - 5. Wait at a minimum of 400,000 CLKIN/C cycles for the SLFTST to complete. Example: If CLKIN = 1GHz, then the wait period is $400,000 \times 1 / 1$ GHz = $400 \mu$ Sec. - 6. Read STATUS4 **SLFTST\_err** bit. If set, a self test error has occurred. The **SLFTST\_err** status may optionally be programmed to output on the SDO pin if using the 3-bit SIF interface. See Table 8 Note (1). - 7. (Optional) The SLFTST function automatically repeats until **SLFTST\_ena** bit is cleared. To the loop the test, write a '0' to STATUS4 **SLFTST\_err** to clear previous errors and continue at step 5 above. - 8. To continue normal operating mode, provide another RESETB pulse and reprogram registers to the desired normal settings. | REGISTER | ADDRESS (hex) | VALUE (Binary) | VALUE (Hex) | |-------------------------|----------------|----------------|-------------| | CONFIG1 | 01 | 00011000 | 18 | | CONFIG2 | 02 | 11101010 | EA | | CONFIG3 | 03 | 10110000 | В0 | | STATUS4 | 04 | 00000000 | 00 | | CONFIG5 | 05 | 00000110 | 06 | | CONFIG6 | 06 | 00001111 | 0F | | CONFIG12 | 0C | 00001010 | 0A | | CONFIG13 | 0D | 01010101 | 55 | | CONFIG14 <sup>(1)</sup> | 0E | 00001010 | 0A | | CONFIG15 | 0F | 10101010 | AA | | All others | <del>-</del> . | Default | Default | Table 8. Digital Self Test (SLFTST) Register Values #### REFERENCE OPERATION The DAC5681Z uses a bandgap reference and control amplifier for biasing the full-scale output current. The full-scale output current is set by applying an external resistor $R_{BIAS}$ to pin BIASJ. The bias current $I_{BIAS}$ through resistor $R_{BIAS}$ is defined by the on-chip bandgap reference voltage and control amplifier. The default full-scale output current equals 16 times this bias current and can thus be expressed as: $$IOUT_{FS} = 16 \times I_{BIAS} = 16 \times V_{EXTIO} / R_{BIAS}$$ The DAC has a 4-bit coarse gain control via DACA\_gain(3:0) in the CONFIG7 register so the IOUT<sub>FS</sub> can expressed as: where $V_{\text{EXTIO}}$ is the voltage at terminal EXTIO. The bandgap reference voltage delivers an accurate voltage of 1.2 V. This reference is active when terminal EXTLO is connected to AGND. An external decoupling capacitor $C_{\text{EXT}}$ of 0.1 $\mu\text{F}$ should be connected externally to terminal EXTIO for compensation. The bandgap reference can additionally be used for external reference operation. In that case, an external buffer with high impedance input should be applied in order to limit the bandgap load current to a maximum of 100 nA. The internal reference can be disabled and overridden by an external reference by connecting EXTLO to AVDD. Capacitor CEXT may hence be omitted. Terminal EXTIO thus serves as either input or output node. The full-scale output current can be adjusted from 20 mA down to 2 mA by varying resistor $R_{BIAS}$ or changing the externally applied reference voltage. The internal control amplifier has a wide input range, supporting the full-scale output current range of 20 dB. <sup>(1)</sup> If using a 3-bit SIF interface, the SDO pin can be programmed to report **SLFTST\_err** status via the **SDO\_fun\_sel(2:0)** bits. In this case, set CONFIG14 = '10101010' or AA hex. #### **DAC TRANSFER FUNCTION** The CMOS DAC's consist of a segmented array of NMOS current sinks, capable of sinking a full-scale output current up to 20 mA. Differential current switches direct the current to either one of the complementary output nodes IOUT1 or IOUT2. Complementary output currents enable differential operation, thus canceling out common mode noise sources (digital feed-through, on-chip and PCB noise), dc offsets, even order distortion components, and increasing signal output power by a factor of two. The full-scale output current is set using external resistor $R_{BIAS}$ in combination with an on-chip bandgap voltage reference source (+1.2 V) and control amplifier. Current $I_{BIAS}$ through resistor $R_{BIAS}$ is mirrored internally to provide a maximum full-scale output current equal to 16 times $I_{BIAS}$ . The relation between IOUT1 and IOUT2 can be expressed as: $$IOUT1 = -IOUT_{FS} - IOUT2$$ We will denote current flowing into a node as – current and current flowing out of a node as + current. Since the output stage is a current sink the current can only flow from AVDD into the IOUT1 and IOUT2 pins. The output current flow in each pin driving a resistive load can be expressed as: ``` IOUT1 = IOUT_{FS} \times (65535 - CODE) / 65536 IOUT2 = IOUT_{FS} \times CODE / 65536 ``` where CODE is the decimal representation of the DAC data input word. For the case where IOUT1 and IOUT2 drive resistor loads $R_L$ directly, this translates into single ended voltages at IOUT1 and IOUT2: ``` VOUT1 = AVDD - | IOUT1 | \times R_L VOUT2 = AVDD - | IOUT2 | \times R_L ``` Assuming that the data is full scale (65536 in offset binary notation) and the $R_L$ is 25 $\Omega$ , the differential voltage between pins IOUT1 and IOUT2 can be expressed as: ``` VOUT1 = AVDD - | -0 mA | \times 25 \Omega = 3.3 V VOUT2 = AVDD - | -20 mA | \times 25 \Omega = 2.8 V VDIFF = VOUT1 - VOUT2 = 0.5 V ``` Note that care should be taken not to exceed the compliance voltages at node IOUT1 and IOUT2, which would lead to increased signal distortion. #### DAC OUTPUT SINC RESPONSE Due to the sampled nature of a high-speed DAC, the well known $\sin(x)/x$ (or SINC) response can significantly attenuate higher frequency output signals. Figure 43 shows the unitized SINC attenuation roll-off with respect to the final DAC sample rate in 4 Nyquist zones. For example, if the final DAC sample rate $F_S = 1.0$ GSPS, then a tone at 440MHz is attenuated by 3.0dB. Although the SINC response can create challenges in frequency planning, one side benefit is the natural attenuation of Nyquist images. The increased over-sampling ratio of the input data provided by the 2x and 4x digital interpolation modes of the DAC5681Z improves the SINC roll-off (droop) within the original signal's band of interest. Figure 43. Unitized DAC sin(x)/x (SINC) Response #### **ANALOG CURRENT OUTPUTS** Figure 44 shows a simplified schematic of the current source array output with corresponding switches in a current sink configuration. Differential switches direct the current into either the positive output node, IOUT1, or its complement, IOUT2, then through the individual NMOS current sources. The output impedance is determined by the stack of the current sources and differential switches, and is typically >300 k $\Omega$ in parallel with an output capacitance of 5 pF. The external output resistors are referenced to an external ground. The minimum output compliance at nodes IOUT1 and IOUT2 is limited to $AVDD-0.5\ V$ , determined by the CMOS process. Beyond this value, transistor breakdown may occur resulting in reduced reliability of the DAC5681Z device. The maximum output compliance voltage at nodes IOUT1 and IOUT2 equals $AVDD+0.5\ V$ . Exceeding the minimum output compliance voltage adversely affects distortion performance and integral non-linearity. The optimum distortion performance for a single-ended or differential output is achieved when the maximum full-scale signal at IOUT1 and IOUT2 does not exceed $0.5\ V$ . Figure 44. Equivalent Analog Current Output The DAC5681Z can be easily configured to drive a doubly terminated $50\Omega$ cable using a properly selected RF transformer. Figure 45 and Figure 46 show the $50\Omega$ doubly terminated transformer configuration with 1:1 and 4:1 impedance ratio, respectively. Note that the center tap of the primary input of the transformer has to be connected to AVDD to enable a dc current flow. Applying a 20 mA full-scale output current would lead to a 0.5 $V_{PP}$ for a 1:1 transformer, and a 1 $V_{PP}$ output for a 4:1 transformer. The low dc-impedance between IOUT1 or IOUT2 and the transformer center tap sets the center of the ac-signal at AVDD, so the 1 $V_{PP}$ output for the 4:1 transformer results in an output between AVDD + 0.5 V and AVDD – 0.5 V. Figure 45. Driving a Doubly-Terminated 50-Ω Cable Using a 1:1 Impedance Ratio Transformer Figure 46. Driving a Doubly-Terminated 50-Ω Cable Using a 4:1 Impedance Ratio Transformer #### **DESIGNING THE PLL LOOP FILTER** To minimize phase noise given for a given fDAC and M/N, the values of **PLL\_gain** and **PLL\_range** are selected so that $G_{VCO}$ is minimized and within the MIN and MAX frequency for a given setting. The external loop filter components C1, C2, and R1 are set by the $G_{VCO}$ , M/N, the loop phase margin $\phi_d$ and the loop bandwidth $\omega_d$ . Except for applications where abrupt clock frequency changes require a fast PLL lock time, it is suggested that $\phi_d$ be set to at least 80 degrees for stable locking and suppression of the phase noise side lobes. Phase margins of 60 degrees or less can be sensitive to board layout and decoupling details. See Figure 47, the recommend external loop filter topology. C1, C2, and R1 are calculated by the following equations: $$C1 = \tau 1 \left( 1 - \frac{\tau 2}{\tau 3} \right) \qquad C2 = \frac{\tau 1 \times \tau 2}{\tau 3} \qquad R1 = \frac{\tau 3^2}{\tau 1 \left( \tau 3 - \tau 2 \right)}$$ $$\tag{1}$$ where, $$\tau 1 = \frac{K_d K_{VCO}}{\omega_d^2} \left( \tan \Phi_d + \sec \Phi_d \right) \quad \tau 2 = \frac{1}{\omega_d \left( \tan \Phi_d + \sec \Phi_d \right)} \quad \tau 3 = \frac{\tan \Phi_d + \sec \Phi_d}{\omega_d}$$ (2) charge pump current: iqp = 1 mA vco gain: $K_{VCO} = 2\pi \times G_{VCO}$ rad/V PFD Frequency: $\omega_d \le 160$ MHz phase detector gain: $K_d = iqp \div (2 \times \pi \times M)$ A/rad An Excel spreadsheet is available from Texas Instruments for automatically calculating the values for C1, R1 and C2 Figure 47. Recommended External Loop Filter Topology #### APPLICATIONS EXAMPLES #### DIGITAL INTERFACE AND CLOCKING CONSIDERATIONS FOR APPLICATION EXAMPLES The DAC5681Z's LVDS digital input bus can be driven by an FPGA or digital ASIC. This input signal can be generated directly by the FPGA, or fed by a Texas Instruments Digital Up Converter (DUC) such as the GC5016 or GC5316. Optionally, a GC1115 Crest Factor Reduction (CFR) or Digital Pre-Distortion (DPD) processor may be inserted in the digital signal chain for improving the efficiency of high-power RF amplifiers. For the details on the DAC's high-rate digital interface, refer to the *LVDS Data Interfacing* section. A low phase noise clock for the DAC at the final sample rate can be generated by a VCXO and a Clock Synchronizer/PLL such as the Texas Instruments CDCM7005 or CDCE62005, which can also provide other system clocks. An optional system clocking solution can use the DAC in clock multiplying PLL mode in order to avoid distributing a high-frequency clock at the DAC sample rate; however, the internal VCO phase noise of the DAC in PLL mode may degrade the quality of the DAC output signal. #### **DIGITAL IF OUTPUT RADIO** Refer to Figure 48 for an example Digital IF Output Radio. The DAC5681Z receives a real digital input data stream and increases the sample rate through interpolation by a factor of 2 or 4. By performing digital interpolation on the input data, undesired images of the original signal can be pushed out of the band of interest and more easily suppressed with analog filters. Real mixing is available at each stage of interpolation using the LP/HP filter modes to upconvert the signal. (See Digital Real Upconversion section) The DAC output signal would typically be terminated with a transformer (see the Analog Current Outputs section). An IF filter, either LC or SAW, is used to suppress the DAC Nyquist zone images and other spurious signals before being mixed to RF with a mixer. The TRF3671 Frequency Synthesizer, with integrated VCO, may be used to drive a common LO input of the mixers for frequencies between 375 and 2380 MHz. Figure 48. System Diagram of a Digital IF Output Radio #### **APPLICATIONS EXAMPLES (continued)** #### **CMTS/VOD TRANSMITTER** The exceptional SNR of the DAC5681Z enables a cable modem termination system (CMTS) or video on demand (VOD) QAM transmitter in excess of the stringent DOCSIS specification, with >74 dBc and 75 dBc in the adjacent and alternate channels. See Figure 48 for an example IF Output Radio – this signal chain is nearly identical to a typical system using the DAC5681Z for a cost optimized two QAM transmitter. A GC5016 would accept two separate symbol rate inputs and provide pulse shaping and interpolation to ~ 128 MSPS. The two QAM carriers would be combined into two groups of two QAM carriers with intermediate frequencies of approximately 30 MHz to 40 MHz. The GC5016 would output data to the DAC5681Z through an FPGA for CMOS to LVDS translation. The DAC5681Z would provide 2x or 4x interpolation to increase the frequency of the 2nd Nyquist zone image. The signal is then output through a transformer and to an RF upconverter. #### HIGH-SPEED ARBITRARY WAVEFORM GENERATOR The 1GSPS bandwidth input data bus combined with the 16-bit DAC resolution of the DAC5681Z allows wideband signal generation for test and measurement applications. In this case, interpolation is not desired by the FPGA-based waveform generator as it can make use of the full Nyquist bandwidth of up to 500MHz. Figure 49. System Diagram of Arbitrary Waveform Generator ## **REVISION HISTORY** | CI | hanges from Revision D (September 2009) to Revision E | Page | |----|---------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Changed defined by registers CONFIG1, CONFIG5 and CONFIG6 to defined byregisters CONFIG1 and CONFIG5. | 39 | | • | Changed in RECOMMENDEDPROCEDURE section, second sentence from "clkdiv_sync_dis and FIFO_sync_dis bits as wellinput." to "clkdiv_sync_dis as wellinput." | | | • | Deleted "CONFIG5 FIFO_sync_dis = 0" from first and second ordered lists under RECMMENDEDPROCEDURE section. | | | CI | hanges from Revision E (March 2011) to Revision F | Page | | • | Changed the Revision to F, August 2012 | 1 | | • | Changed graphic entity of Figure 36 for clarification. | 36 | | • | Changed the first paragraph of ANALOG CURRENT OUTPUTS section for clarification. | 45 | # PACKAGE OPTION ADDENDUM 6-Aug-2012 #### **PACKAGING INFORMATION** www.ti.com | Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) | |------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------| | DAC5681ZIRGCR | ACTIVE | VQFN | RGC | 64 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | | DAC5681ZIRGCT | ACTIVE | VQFN | RGC | 64 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION 6-Aug-2012 www.ti.com **TAPE DIMENSIONS** # TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### TAPE AND REEL INFORMATION \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | DAC5681ZIRGCR | VQFN | RGC | 64 | 2000 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | | DAC5681ZIRGCT | VQFN | RGC | 64 | 250 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | www.ti.com 6-Aug-2012 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | DAC5681ZIRGCR | VQFN | RGC | 64 | 2000 | 336.6 | 336.6 | 28.6 | | DAC5681ZIRGCT | VQFN | RGC | 64 | 250 | 336.6 | 336.6 | 28.6 | - NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5—1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-leads (QFN) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. # RGC (S-PVQFN-N64) PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: A. All linear dimensions are in millimeters # RGC (S-PVQFN-N64) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements. #### Products Applications Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers DI P® Products Consumer Electronics www.dlp.com www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/medical Interface interface.ti.com Medical www.ti.com/security Power Mgmt <u>power.ti.com</u> Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u> Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>