# ΤΕΜΙΟ

#### Siliconix

DG428/429

# Single 8-Ch/Differential 4-Ch Latchable Analog Multiplexers

#### Features

- Low r<sub>DS(on)</sub>: 55 Ω
- Low Charge Injection: 1 pC
- On-Board TTL Compatible Address Latches
- High Speed—t<sub>TRANS</sub>: 160 ns
- Break-Before-Make
- Low Power Consumption: 0.3 mW

#### Benefits

- Improved System Accuracy
- Microprocessor Bus Compatible
- Easily Interfaced
- Reduced Crosstalk
- High Throughput
- Improved Reliability

#### Applications

- Data Acquisition Systems
- Automatic Test Equipment
- Avionics and Military Systems
- Communication Systems
- Microprocessor Controlled Analog Systems
- Medical Instrumentation

## Description

The DG428/DG429 analog multiplexers have on-chip address and control latches to simplify design in microprocessor based applications. Break-before-make switching action protects against momentary crosstalk of adjacent input signals.

The DG428 selects one of eight single-ended inputs to a common output, while the DG429 selects one of four differential inputs to a common differential output.

An on channel conducts current equally well in both directions. In the off state each channel blocks voltages up to the power supply rails. An enable (EN) function allows the user to reset the multiplexer/demultiplexer to all switches off for stacking several devices. All control

inputs, address  $(A_x)$  and enable (EN) are TTL compatible over the full specified operating temperature range.

The silicon-gate CMOS process enables operation over a wide range of supply voltages. The absolute maximum voltage rating is extended to 44 V. Additionally, single supply operation is also allowed and an epitaxial layer prevents latchup.

On-board TTL-compatible address latches simplify the digital interface design and reduce board space in bus-controlled systems such as data acquisition systems, process controls, avionics, and ATE.

#### **Functional Block Diagrams and Pin Configurations**

#### DG428



#### **DG428**



## **Functional Block Diagrams and Pin Configurations (Cont'd)**





#### Truth Table — DG428 8-Channel Single-Ended Multiplexer

| A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | EN    | WR | RS | On Switch                              |  |  |  |
|----------------|----------------|----------------|-------|----|----|----------------------------------------|--|--|--|
| Latching       |                |                |       |    |    |                                        |  |  |  |
| х              | х              | х              | х     | ₽  | 1  | Maintains previous<br>switch condition |  |  |  |
| Reset          |                |                |       |    |    |                                        |  |  |  |
| Х              | Х              | Х              | Х     | Х  | 0  | None (latches cleared)                 |  |  |  |
| Trans          | paren          | t Oper         | ation |    |    |                                        |  |  |  |
| Х              | Х              | Х              | 0     | 0  | 1  | None                                   |  |  |  |
| 0              | 0              | 0              | 1     | 0  | 1  | 1                                      |  |  |  |
| 0              | 0              | 1              | 1     | 0  | 1  | 2                                      |  |  |  |
| 0              | 1              | 0              | 1     | 0  | 1  | 3                                      |  |  |  |
| 0              | 1              | 1              | 1     | 0  | 1  | 4                                      |  |  |  |
| 1              | 0              | 0              | 1     | 0  | 1  | 5                                      |  |  |  |
| 1              | 0              | 1              | 1     | 0  | 1  | 6                                      |  |  |  |
| 1              | 1              | 0              | 1     | 0  | 1  | 7                                      |  |  |  |
| 1              | 1              | 1              | 1     | 0  | 1  | 8                                      |  |  |  |

Truth Table — DG429 Differential 4-Channel Multiplexer

| Differential 4-Chaimer Wultiplexer                    |                |    |    |    |                                        |  |  |  |  |
|-------------------------------------------------------|----------------|----|----|----|----------------------------------------|--|--|--|--|
| A <sub>1</sub>                                        | A <sub>0</sub> | EN | WR | RS | On Switch                              |  |  |  |  |
| Latcl                                                 | ning           |    |    |    |                                        |  |  |  |  |
| Х                                                     | х              | х  | F  | 1  | Maintains previous<br>switch condition |  |  |  |  |
| Reset                                                 |                |    |    |    |                                        |  |  |  |  |
| Х                                                     | X              | Х  | X  | 0  | None (latches cleared)                 |  |  |  |  |
| Transparent Operation                                 |                |    |    |    |                                        |  |  |  |  |
| Х                                                     | X              | 0  | 0  | 1  | None                                   |  |  |  |  |
| 0                                                     | 0              | 1  | 0  | 1  | 1                                      |  |  |  |  |
| 0                                                     | 1              | 1  | 0  | 1  | 2                                      |  |  |  |  |
| 1                                                     | 0              | 1  | 0  | 1  | 3                                      |  |  |  |  |
| 1                                                     | 1              | 1  | 0  | 1  | 4                                      |  |  |  |  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |                |    |    |    |                                        |  |  |  |  |

| Ordering | Information | — DG428 |
|----------|-------------|---------|
|----------|-------------|---------|

| Temp Range   | Package            | Part Number |
|--------------|--------------------|-------------|
| -40 to 85°C  | 18-Pin Plastic DIP | DG428DJ     |
| -40 to 85 C  | 20-Pin PLCC        | DG428DN     |
| -55 to 125°C | 18-Pin CerDIP      | DG428AK     |
| -33 to 125 C | 10-1 in CeiDir     | DG428AK/883 |

| Ordering Information — D |
|--------------------------|
|--------------------------|

| Temp Range   | Package            | Part Number |
|--------------|--------------------|-------------|
| -40 to 85°C  | 18-Pin Plastic DIP | DG429DJ     |
| -40 10 85 °C | 20-Pin PLCC        | DG429DN     |
| −55 to 125°C | 18-Pin CerDIP      | DG429AK     |
| -55 to 125 C |                    | DG429AK/883 |

## **Absolute Maximum Ratings**

| Voltage Referenced | to | V- |
|--------------------|----|----|
|--------------------|----|----|

| V+                                                            | 44 V                                                          |
|---------------------------------------------------------------|---------------------------------------------------------------|
| GND                                                           | 25 V                                                          |
| Digital Inputs <sup>a</sup> , V <sub>S</sub> , V <sub>D</sub> | $\dots \dots \dots \dots \dots (V-) - 2 V$ to $(V+) + 2 V$ or |
|                                                               | 30 mA, whichever occurs first                                 |
| Current (Any Terminal)                                        |                                                               |
| Peak Current, S or D                                          |                                                               |
| (Pulsed at 1 ms, 10% Du                                       | ty Cycle Max) 100 mA                                          |
| Storage Temperature                                           | (AK Suffix)65 to 150°C<br>(DJ, DN Suffix)65 to 125°C          |

| Power Dissipation (Package) <sup>b</sup> |        |
|------------------------------------------|--------|
| 18-Pin Plastic DIP <sup>c</sup>          | 470 mW |
| 18-Pin CerDIP <sup>d</sup>               | 900 mW |

| 18-Pin CerDIP <sup>d</sup> | 900 mW |
|----------------------------|--------|
| 20-Pin PLCC <sup>e</sup>   |        |

Notes:

- a. Signals on  $S_X, D_X \mbox{ or } IN_X \mbox{ exceeding } V+ \mbox{ or } V- \mbox{ will be clamped}$ by internal diodes. Limit forward diode current to maximum b. All leads soldered or welded to PC board.
  c. Derate 6.3 mW/°C above 75°C.
  d. Derate 12 mW/°C above 75°C.
  Derate 10 mW/°C above 75°C.

e. Derate  $10 \text{ mW/}^{\circ}\text{C}$  above  $75^{\circ}\text{C}$ .

## **Specifications**<sup>a</sup>

|                                                                         |                          | $\label{eq:symbol} \begin{array}{c} \textbf{Test Conditions}\\ \textbf{Unless Otherwise Specified}\\ V+=15\ V, V-=-15\ V, \overline{WR}=0,\\ \overline{RS}=2.4\ V, V_{IN}=2.4\ V, 0.8\ V^f \end{array},$ |                |                   |                  | <b>A Suffix</b><br>-55 to 125°C |                  | <b>D Suffix</b><br>-40 to 85°C |                  |      |
|-------------------------------------------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------|------------------|---------------------------------|------------------|--------------------------------|------------------|------|
| Parameter                                                               | Symbol                   |                                                                                                                                                                                                          |                | Temp <sup>b</sup> | Тур <sup>с</sup> | Min <sup>d</sup>                | Max <sup>d</sup> | Min <sup>d</sup>               | Max <sup>d</sup> | Unit |
| Analog Switch                                                           |                          |                                                                                                                                                                                                          |                |                   |                  |                                 |                  |                                |                  |      |
| Analog Signal Range <sup>e</sup>                                        | VANALOG                  |                                                                                                                                                                                                          |                | Full              |                  | -15                             | 15               | -15                            | 15               | V    |
| Drain-Source On-Resistance                                              | r <sub>DS(on)</sub>      | $V_{D} = \pm 10 \text{ V}, V_{AL} = I_{S} = -1 \text{ mA}, V_{AH} = 2$                                                                                                                                   | 2.4 V          | Room<br>Full      | 55               |                                 | 100<br>125       |                                | 100<br>125       | Ω    |
| Greatest Change in r <sub>DS(on)</sub><br>Between Channels <sup>g</sup> | $\Delta r_{DS(on)}$      | $-10 V < V_S < 10$<br>$I_S = -1 mA$                                                                                                                                                                      |                | Room              | 5                |                                 |                  |                                |                  | %    |
| Source Off<br>Leakage Current                                           | I <sub>S(off)</sub>      | $V_{S} = \pm 10 \text{ V}, V_{D} = \mp V_{EN} = 0 \text{ V}$                                                                                                                                             | 10 V           | Room<br>Full      | ±0.03            | $-0.5 \\ -50$                   | 0.5<br>50        | $-0.5 \\ -50$                  | 0.5<br>50        |      |
| Drain Off                                                               | In ( m                   | $V_{\rm D} = \pm 10 \text{ V}$ $V_{\rm S} = \mp 10 \text{ V}$                                                                                                                                            | DG428          | Room<br>Full      | ±0.07            | $-1 \\ -100$                    | 1<br>100         | $-1 \\ -100$                   | 1<br>100         | ]    |
| Leakage Current                                                         | I <sub>D(off)</sub>      | $\mathbf{v}_{\mathrm{S}} = +10 \mathbf{v}$ $\mathbf{V}_{\mathrm{E}\mathrm{N}} = 0 \mathrm{V}$                                                                                                            | DG429          | Room<br>Full      | ±0.05            | -1 -50                          | 1<br>50          | -1 -50                         | 1<br>50          | nA   |
| Drain On                                                                |                          |                                                                                                                                                                                                          | DG428          | Room<br>Full      | ±0.07            | $-1 \\ -100$                    | 1<br>100         | $-1 \\ -100$                   | 1<br>100         | 1    |
| Leakage Current                                                         |                          |                                                                                                                                                                                                          | DG429          | Room<br>Full      | ±0.05            | $-1 \\ -50$                     | 1<br>50          | $-1 \\ -50$                    | 1<br>50          | 1    |
| Digital Control                                                         |                          |                                                                                                                                                                                                          | •              |                   |                  |                                 |                  |                                |                  |      |
| Logic Input Current                                                     | Ler                      | $V_{A} = 2.4 V$                                                                                                                                                                                          |                | Full              | 0.01             |                                 | 1                |                                | 1                | Τ    |
| input Voltage High                                                      |                          | $V_A = 15 V$                                                                                                                                                                                             |                | Full              | 0.01             |                                 | 1                |                                | 1                | μA   |
| Logic Input Current<br>Input Voltage Low                                | I <sub>AL</sub>          | $V_{EN} = 0 \text{ V}, 2.4 \text{ V}, V_A = 0 \text{ V}$ $\overline{\text{RS}} = 0 \text{ V}, \overline{\text{WR}} = 0 \text{ V}$                                                                        |                | Full              | -0.01            | -1                              |                  | -1                             |                  | 1    |
| Logic Input Capacitance                                                 | Cin                      | f = 1 MHz                                                                                                                                                                                                |                | Room              | 8                |                                 |                  |                                |                  | pF   |
| Dynamic Characteristics                                                 |                          |                                                                                                                                                                                                          |                |                   |                  |                                 |                  |                                |                  |      |
| Transition Time                                                         | t <sub>TRANS</sub>       | See Figure 5                                                                                                                                                                                             |                | Room<br>Full      | 150              |                                 | 250<br>300       |                                | 250<br>300       |      |
| Break-Before-Make Interval                                              | tOPEN                    | See Figure 4                                                                                                                                                                                             |                | Full              | 30               | 10                              |                  | 10                             |                  | 1    |
| Enable and Write<br>Turn-On Time                                        | t <sub>ON(EN, WR)</sub>  | See Figures 6 and                                                                                                                                                                                        | 7              | Room<br>Full      | 90               |                                 | 150<br>225       |                                | 150<br>225       | ns   |
| Enable and Reset<br>Turn-Off Time                                       | t <sub>OFF(EN, RS)</sub> | See Figures 6 and                                                                                                                                                                                        | 8              | Room<br>Full      | 55               |                                 | 150<br>300       |                                | 150<br>300       | ]    |
| Charge Injection                                                        | Q                        | $V_{GEN} = 0 V, R_{GEN} = C_L = 1 nF$ , See Figure                                                                                                                                                       | re 9           | Room              | 1                |                                 |                  |                                |                  | pC   |
| Off Isolation                                                           | OIRR                     | $V_{EN} = 0 V, R_L = 300 \Omega, C_L = 15 pF$<br>$V_S = 7 V_{RMS}, f = 100 kHz$                                                                                                                          |                | Room              | -75              |                                 |                  |                                |                  | dB   |
| Source Off Capacitance                                                  | C <sub>S(off)</sub>      | $V_{\rm S} = 0$ V, $V_{\rm EN} = 0$ V, f =                                                                                                                                                               | = 1 MHz        | Room              | 11               |                                 |                  |                                |                  |      |
| Drain Off Capacitance                                                   | C <sub>D(off)</sub>      | N ON N ON                                                                                                                                                                                                | DG428<br>DG429 | Room<br>Room      | 40<br>20         |                                 |                  |                                |                  | pF   |
|                                                                         |                          | $V_{\rm D} = 0 \text{ V}, V_{\rm EN} = 0 \text{ V}$ $f = 1 \text{ MHz}$                                                                                                                                  | DG429<br>DG428 | Room              | 20<br>54         |                                 |                  |                                |                  | եւ   |
| Drain On Capacitance                                                    | C <sub>D(on)</sub>       | DG429                                                                                                                                                                                                    |                | Room              | 34               |                                 |                  |                                |                  | -    |

# Specifications<sup>a</sup> (Cont'd)

|                                      |                 | Test Conditions<br>Unless Otherwise Specified |                   |            |                  | uffix<br>125°C   |                  | uffix<br>o 85°C  |      |
|--------------------------------------|-----------------|-----------------------------------------------|-------------------|------------|------------------|------------------|------------------|------------------|------|
| Parameter                            | Symbol          |                                               | Temp <sup>b</sup> | Турс       | Min <sup>d</sup> | Max <sup>d</sup> | Min <sup>d</sup> | Max <sup>d</sup> | Unit |
| Minimum Input Timing Requirements    |                 |                                               |                   |            |                  |                  |                  |                  |      |
| Write Pulse Width                    | t <sub>W</sub>  |                                               | Full              |            | 100              |                  | 100              |                  |      |
| A <sub>X</sub> , EN Data Set Up time | ts              | See Figure 2                                  | Full              |            | 100              |                  | 100              |                  | ns   |
| AX, EN Data Hold Time                | t <sub>H</sub>  |                                               | Full              |            | 10               |                  | 10               |                  | 115  |
| Reset Pulse Width                    | t <sub>RS</sub> | $V_{\rm S} = 5$ V, See Figure 3               | Full              |            | 100              |                  | 100              |                  |      |
| Power Supplies                       |                 |                                               |                   |            |                  |                  |                  |                  |      |
| Positive Supply Current              | I+              |                                               | Room              | 20         |                  | 100              |                  | 100              |      |
| Negative Supply Current              | I–              | $V_{EN} = 0 V, V_A = 0, \overline{RS} = 5 V$  | Room              | -0.00<br>1 | -5               |                  | -5               |                  | μA   |

# Specifications<sup>a</sup> for Single Supply

|                                          |                             | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$                                                                                   |       |                   |                  | A Suffix<br>-55 to 125°C |                                     | <b>D Suffix</b><br>-40 to 85°C                                  |                                     |      |
|------------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------|------------------|--------------------------|-------------------------------------|-----------------------------------------------------------------|-------------------------------------|------|
| Parameter                                | Symbol                      |                                                                                                                                         |       | Temp <sup>b</sup> | Тур <sup>с</sup> | Min <sup>d</sup>         | Max <sup>d</sup>                    | Min <sup>d</sup>                                                | Max <sup>d</sup>                    | Unit |
| Analog Switch                            |                             |                                                                                                                                         |       |                   |                  |                          |                                     |                                                                 |                                     |      |
| Analog Signal Range <sup>e</sup>         | VANALOG                     |                                                                                                                                         |       | Full              |                  | 0                        | 12                                  | 0                                                               | 12                                  | V    |
| Drain-Source<br>On-Resistance            | r <sub>DS(on)</sub>         |                                                                                                                                         |       | Room              | 80               |                          | 150                                 |                                                                 | 150                                 | Ω    |
| r <sub>DS(on)</sub> Match <sup>g</sup>   | $\Delta r_{DS(on)}$         | $\begin{array}{l} 0 \ \mathrm{V} < \mathrm{V}_{\mathrm{S}} < 10 \ \mathrm{V} \\ \mathrm{I}_{\mathrm{S}} = -1 \ \mathrm{mA} \end{array}$ |       | Room              | 5                |                          |                                     |                                                                 |                                     | %    |
| Source Off Leakage Current               | I <sub>S(off)</sub>         | $V_{S} = 0 V, 10 V, V_{D} = 10 V, 0 V$<br>$V_{EN} = 0 V$                                                                                |       | Room<br>Full      | ±0.03            | $-0.5 \\ -50$            | 0.5<br>50                           | $-0.5 \\ -50$                                                   | 0.5<br>50                           |      |
| Drain Off<br>Leakage Current             | I <sub>D(off)</sub>         |                                                                                                                                         | DG428 | Room<br>Full      | $\pm 0.07$       | $-1 \\ -100$             | $\begin{array}{c}1\\100\end{array}$ | -1 -100                                                         | $\begin{array}{c}1\\100\end{array}$ | nA   |
|                                          |                             |                                                                                                                                         | DG429 | Room<br>Full      | ±0.05            | $-1 \\ -50$              | 1<br>50                             | -1 -50                                                          | 1<br>50                             |      |
| Drain On<br>Leakage Current              | I <sub>D(on)</sub>          |                                                                                                                                         | DG428 | Room<br>Full      | $\pm 0.07$       | $-1 \\ -100$             | 1<br>100                            | $     \begin{array}{c}       -1 \\       -100     \end{array} $ | 1<br>100                            |      |
|                                          |                             |                                                                                                                                         | DG429 | Room<br>Full      | ±0.05            | -1 -50                   | 1<br>50                             | -1 -50                                                          | 1<br>50                             |      |
| Digital Control                          |                             | -                                                                                                                                       |       |                   |                  |                          |                                     |                                                                 |                                     |      |
| Logic Input Current                      | I <sub>AH</sub>             | $V_A = 2.4 V$                                                                                                                           |       | Full              |                  |                          | 1                                   |                                                                 | 1                                   | μΑ   |
| Input Voltage High                       | IAH                         | V <sub>A</sub> = 12 V                                                                                                                   |       | Full              |                  |                          | 1                                   |                                                                 | 1                                   |      |
| Logic Input Current<br>Input Voltage Low | I <sub>AL</sub>             |                                                                                                                                         |       | Full              |                  | -1                       |                                     | -1                                                              |                                     |      |
| <b>Dynamic Characteristics</b>           |                             |                                                                                                                                         |       |                   |                  |                          |                                     |                                                                 |                                     |      |
| Transition Time                          | t <sub>TRANS</sub>          | $S_1 = 10 \text{ V/2 V}, S_8 = 2 \text{ V/ } 10 \text{ V}$<br>See Figure 5                                                              |       | Room<br>Full      | 160              |                          | 280<br>350                          |                                                                 | 280<br>350                          |      |
| Break-Before-Make Interval               | t <sub>OPEN</sub>           | See Figure 4                                                                                                                            |       | Room<br>Full      | 40               | 25<br>10                 |                                     | 25<br>10                                                        |                                     | ns   |
| Enable and Write<br>Turn-On Time         | t <sub>ON(EN,</sub><br>WR)  | S <sub>1</sub> =5 V<br>See Figures 6 and 7                                                                                              |       | Room<br>Full      | 110              |                          | 300<br>400                          |                                                                 | 300<br>400                          | 113  |
| Enable and Reset<br>Turn-Off Time        | t <sub>OFF(EN,</sub><br>RS) | S <sub>1</sub> =5 V<br>See Figures 6 and 8                                                                                              |       | Room<br>Full      | 70               |                          | 300<br>400                          |                                                                 | 300<br>400                          |      |
| Charge Injection                         | Q                           | $V_{GEN} = 6 V, R_{GEN} = 0 \Omega$<br>$C_L = 1 nF$ , See Figure 9                                                                      |       | Room              | 4                |                          |                                     |                                                                 |                                     | pC   |
| Off Isolation                            | OIRR                        |                                                                                                                                         |       | Room              | -75              |                          |                                     |                                                                 |                                     | dB   |

#### Specifications<sup>a</sup> for Single Supply (Cont'd)

|                                      |                 | Test Conditions<br>Unless Otherwise Specified                                                                                                         |                   |      | <b>A Suffix</b><br>-55 to 125°C |                  | <b>D Suffix</b><br>-40 to 85°C |                  |      |  |
|--------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|---------------------------------|------------------|--------------------------------|------------------|------|--|
| Parameter                            | Symbol          | $\frac{V+}{RS} = 12 \text{ V}, V- = 0 \text{ V}, \overline{WR} = 0$ $\overline{RS} = 2.4 \text{ V}, V_{IN} = 2.4 \text{ V}, 0.8 \text{ V}^{\text{f}}$ | Temp <sup>b</sup> | Турс | Min <sup>d</sup>                | Max <sup>d</sup> | Min <sup>d</sup>               | Max <sup>d</sup> | Unit |  |
| Minimum Input Timing Requirements    |                 |                                                                                                                                                       |                   |      |                                 |                  |                                |                  |      |  |
| Write Pulse Width                    | t <sub>W</sub>  |                                                                                                                                                       | Full              |      | 100                             |                  | 100                            |                  |      |  |
| A <sub>X</sub> , EN Data Set Up Time | ts              | See Figure 2                                                                                                                                          | Full              |      | 100                             |                  | 100                            |                  | ns   |  |
| AX, EN Data Hold Time                | t <sub>H</sub>  |                                                                                                                                                       | Full              |      | 10                              |                  | 10                             |                  |      |  |
| Reset Pulse Width                    | t <sub>RS</sub> | $V_{\rm S} = 5$ V, See Figure 3                                                                                                                       | Full              |      | 100                             |                  | 100                            |                  |      |  |
| Power Supplies                       |                 |                                                                                                                                                       |                   |      |                                 |                  |                                |                  |      |  |
| Positive Supply Current              | I+              | $V_{\rm EN}$ = 0 V, $V_{\rm A}$ = 0, $\overline{\rm RS}$ = 5 V                                                                                        | Room              | 20   |                                 | 100              |                                | 100              | μΑ   |  |

Notes:

a. Refer to PROCESS OPTION FLOWCHART (Section 5 of the 1994 Data Book or FaxBack number 7103).

b.

Room =  $25^{\circ}$ C, Full = as determined by the operating temperature suffix. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing. c.

The algebraic convention whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet. d.

Guaranteed by design, not subject to production test. e.

f. 
$$V_{IN}$$
 = input voltage to perform proper function.

g. 
$$\Delta r_{DS(on)} = \left(\frac{r_{DS(on)} MAX - r_{DS(on)} MIN}{r_{DS(on)} AVE}\right) \times 100\%$$

#### **Typical Characteristics**



P-35401-Rev. D (05/02/94)

# ΤΕΜΙΟ

#### Siliconix



Temperature (C°)









# DG428/429

Siliconix

# Schematic Diagram (Typical Channel)





# **Detailed Description**

The internal structure of the DG428/DG429 includes a 5-V logic interface with input protection circuitry followed by a latch, level shifter, decoder and finally the switch constructed with parallel n- and p-channel MOSFETs (see Figure 1).

The input protection on the logic lines  $A_0$ ,  $A_1$ ,  $A_2$ , EN and control lines  $\overline{WR}$ ,  $\overline{RS}$  shown in Figure 1 minimizes susceptibility to ESD that may be encountered during handling and operational transients.

The logic interface is a CMOS logic input with its supply voltage from an internal +5 V reference voltage. The output of the input inverter feeds the data input of a D type latch. The level sensitive D latch continuously places the  $D_X$  input signal on the  $Q_X$  output when the  $\overline{WR}$  input is low, resulting in transparent latch operation. As soon as  $\overline{WR}$  returns high the latch holds the data last present on the  $D_n$ 

input, subject to the "Minimum Input Timing Requirements" table.

Following the latches the  $Q_n$  signals are level shifted and decoded to provide proper drive levels for the CMOS switches. This level shifting ensures full on/off switch operation for any analog signal level between the V+ and V- supply rails.

The EN pin is used to enable the address latches during the  $\overline{WR}$  pulse. It can be hard wired to the logic supply or to V+ if one of the channels will always be used (except during a reset) or it can be tied to address decoding circuitry for memory mapped operation. The  $\overline{RS}$  pin is used as a master reset. All latches are cleared regardless of the state of any other latch or control line. The  $\overline{WR}$  pin is used to transfer the state of the address control lines to their latches, except during a reset or when EN is low (see Truth Tables).

# TEMIC

#### Siliconix

# DG428/429

#### **Timing Diagrams**





#### **Test Circuits**







Figure 4. Break-Before-Make

Vo



Figure 5. Transition Time

# Test Circuits (Cont'd)











**Figure 7.** Write Turn-On Time t<sub>ON(WR)</sub>

#### Test Circuits (Cont'd)





**Figure 8.** Reset Turn-Off Time t<sub>OFF(RS)</sub>





 $\Delta V_O$  is the measured voltage error due to charge injection. The charge in coulombs is  $Q = C_L x \Delta V_O$ 

Figure 9. Charge Injection

#### **Applications**

#### **Bus Interfacing**

The DG428/DG429 minimize the amount of interface hardware between a microprocessor system bus and the analog system being controlled or measured. The internal TTL compatible latches give these multiplexers write-only memory, that is, they can be programmed to stay in a particular switch state (e.g., switch 1 on) until the microprocessor determines it is necessary to turn different switches on or turn all switches off (see Figure 10). The input latches become transparent when  $\overline{WR}$  is held low; therefore, these multiplexers operate by direct command of the coded switch state on A<sub>2</sub>, A<sub>1</sub>, A<sub>0</sub>. In this mode the DG428 is identical to the popular DG408. The same is true of the DG429 versus the popular DG409.

During system power-up,  $\overline{RS}$  would be low, maintaining all eight switches in the off state. After  $\overline{RS}$ returned high the DG428 maintains all switches in the off state.

### **Applications (Cont'd)**

When the system program performs a write operation to the address assigned to the DG428, the address decoder provides a  $\overline{CS}$  active low signal which is gated with the WRITE ( $\overline{WR}$ ) control signal. At this time the data on the DATA BUS (that will determine which switch to close) is stabilizing. When the  $\overline{WR}$  signal returns to the high state, (positive edge) the input latches of the DG428 save the data from the DATA BUS. The coded information in the  $A_0$ ,  $A_1$ ,  $A_2$  and EN latches is decoded and the appropriate switch is turned on.

The EN latch allows all switches to be turned off under program control. This becomes useful when two or more DG428s are cascaded to build 16-line and larger multiplexers.



Figure 10. Bus Interface