# 54LS670/DM54LS670/DM74LS670 TRI-STATE® 4-by-4 Register Files #### **General Description** These register files are organized as 4 words of 4 bits each, and separate on-chip decoding is provided for addressing the four word locations to either write-in or retrieve data. This permits writing into one location, and reading from another word location, simultaneously. Four data inputs are available to supply the word to be stored. Location of the word is determined by the write select inputs A and B, in conjunction with a write-enable signal. Data applied at the inputs should be in its true form. That is, if a high level signal is desired from the output, a high level is applied at the data input for that particular bit location. The latch inputs are arranged so that new data will be accepted only if both internal address gate inputs are high. When this condition exists, data at the D input is transferred to the latch output. When the write-enable input, $G_{W_i}$ is high, the data inputs are inhibited and their levels can cause no change in the information stored in the internal latches. When the read-enable input, $G_{R_i}$ is high, the data outputs are inhibited and go into the high impedance state. The individual address lines permit direct acquisition of data stored in any four of the latches. Four individual decoding gates are used to complete the address for reading a word. When the read address is made in conjunction with the read-enable signal, the word appears at the four outputs. This arrangement—data entry addressing separate from data read addressing and individual sense line — eliminates recovery times, permits simultaneous reading and writing, and is limited in speed only by the write time (27 ns typical) and the read time (24 ns typical). The register file has a non-volatile readout in that data is not lost when addressed. All inputs (except read enable and write enable) are buffered to lower the drive requirements to one normal Series 54LS/74LS load, and input clamping diodes minimize switching transients to simplify system design. High speed, double ended AND-OR-INVERT gates are employed for the read-address function and have high sink current, TRI-STATE outputs. Up to 128 of these outputs may be wire-AND connected for increasing the capacity up to 512 words. Any number of these registers may be paralleled to provide n-bit word lenath. #### **Features** - Alternate Military/Aerospace device (54LS670) is available. Contact a National Semiconductor Sales Office/ Distributor for specifications. - For use as: - Scratch pad memory Buffer storage between processors - Bit storage in fast multiplication designs - Separate read/write addressing permits simultaneous reading and writing - Organized as 4 words of 4 bits - Expandable to 512 words of n-bits - TRI-STATE versions of DM54LS170/DM74LS170 - Fast access times 20 ns typ ### **Connection Diagram** #### **Dual-In-Line Package** TL/F/6436-1 Order Number 54LS670DMQB, 54LS670FMQB, 54LS670LMQB, DM54LS670J, DM54LS670W, DM74LS670M or DM74LS670N See NS Package Number E20A, J16A, M16A, N16A or W16A #### **Function Tables** WRITE TABLE (SEE NOTES A, B, AND C) | Wr | ite Inp | uts | Word | | | | | | |----------------------------------------------|---------|-----|-------|----------------|-------|----------------|--|--| | W <sub>B</sub> W <sub>A</sub> G <sub>W</sub> | | 0 | 1 2 | | 3 | | | | | L | L | L | Q = D | Q <sub>0</sub> | $Q_0$ | Q <sub>0</sub> | | | | L | Н | L | $Q_0$ | Q = D | $Q_0$ | $Q_0$ | | | | Н | L | L | $Q_0$ | $Q_0$ | Q = D | $Q_0$ | | | | H | Н | L | $Q_0$ | $Q_0$ | $Q_0$ | Q = D | | | | X | X | Н | $Q_0$ | $Q_0$ | $Q_0$ | $Q_0$ | | | #### READ TABLE (SEE NOTES A AND D) | Read Inputs | | | | Outputs | | | | | |-------------|----------------------------------------------|---|------|---------|------|------|--|--| | RB | R <sub>B</sub> R <sub>A</sub> G <sub>R</sub> | | Q1 | Q2 | Q3 | Q4 | | | | L | L | L | WOB1 | WOB2 | WOB3 | WOB4 | | | | L | Н | L | W1B1 | W1B2 | W1B3 | W1B4 | | | | Н | L | L | W2B1 | W2B2 | W2B3 | W2B4 | | | | Н | Н | L | W3B1 | W3B2 | W3B3 | W3B4 | | | | Х | Х | Н | Z | Z | Z | Z | | | Note A: H = High Level, L = Low Level, X = Don't Care, Z = High Impedance (Off). Note B: (Q = D) = The four selected internal flip-flop outputs will assume the states applied to the four external data inputs. Note C: $Q_0$ = The level of Q before the indicated input conditions were established. Note D: WOB1 = The first bit of word 0, etc. #### **Absolute Maximum Ratings (Note)** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage 7V Input Voltage 7V Operating Free Air Temperature Range DM54LS and 54LS —55°C to +125°C DM74LS 0°C to +70°C Storage Temperature Range -65°C to +150°C Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. #### **Recommended Operating Conditions** | Symbol | Parameter | | DM54LS670 | | | DM74LS670 | | | Units | |-----------------|-----------------------------------|---------------------------------|-----------|-----|-----|-----------|-----|------|--------| | Symbol | | | Min | Nom | Max | Min | Nom | Max | Oilles | | V <sub>CC</sub> | Supply Voltage | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | ٧ | | V <sub>IH</sub> | High Level Input | Voltage | 2 | | | 2 | | | ٧ | | VIL | Low Level Input | Voltage | | | 0.7 | | | 0.8 | ٧ | | loн | High Level Outp | High Level Output Current | | | -1 | İ | | -2.6 | mA | | loL | Low Level Outpu | ut Current | | | 12 | | | 24 | mA | | tw | Write Enable Pulse Width (Note 3) | | 25 | | | 25 | | | ns | | tsu | Setup Time<br>(Notes 1 & 3) | Data | 10 | | | 10 | | | ns | | | | W <sub>A</sub> , W <sub>B</sub> | 15 | | | 15 | | | | | t <sub>H</sub> | Hold Time | Data | 15 | | | 15 | | | ns | | | (Notes 1 & 3) | W <sub>A</sub> , W <sub>B</sub> | 5 | | | 5 | | | | | tLATCH | Latch Time for N<br>(Notes 2 & 3) | lew Data | 25 | | | 25 | | | ns | | TA | Free Air Operatii<br>Temperature | ng | -55 | | 125 | 0 | | 70 | °C | Note 1: Times are with respect to the Write-Enable input. Write-Select time will protect the data written into the previous address. If protection of data in the previous address, tg\_Trup (WA, Wg) can be ignored. As any address selection sustained for the final 30 ns of the Write-Enable pulse and during the (WA, Wg) will result in data being written into that location. Depending on the duration of the input conditions, one or a number of previous addresses may have been written into. Note 2: Latch time is the time allowed for the internal output of the latch to assume the state of new data. This is important only when attempting to read from a location immediately after that location has received new data. Note 3: $T_A = 25^{\circ}C$ and $V_{CC} = 5V$ . #### Electrical Characteristics over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Conditions | Min | Typ<br>(Note 1) | Max | Units | | |-----------------|---------------------------|--------------------------------------------------------------|----------------|-----------------|------|-------|----| | VI | Input Clamp Voltage | $V_{CC} = Min, I_1 = -18 \text{ mA}$ | | | -1.5 | V | | | V <sub>OH</sub> | High Level Output Voltage | $V_{CC} = Min, I_{OH} = Max$<br>$V_{IL} = Max, V_{IH} = Min$ | | 2.4 | 3.4 | | V | | V <sub>OL</sub> | Low Level Output Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max | DM54 | | 0.25 | 0.4 | v | | | | I <sub>OL</sub> = Max, V <sub>IH</sub> = Min | DM74 | | 0.34 | 0.5 | | | lį | Input Current @ Max | V <sub>CC</sub> = Max<br>V <sub>I</sub> = 7V | D, R or W | | | 0.1 | | | | Input Voltage | | G <sub>W</sub> | | | 0.2 | mA | | | | | GR | | | 0.3 | | | I <sub>IH</sub> | High Level Input Current | V <sub>CC</sub> = Max | D, R or W | | | 20 | | | | | $V_1 = 2.7V$ | G <sub>W</sub> | | | 40 | μА | | | | | G <sub>R</sub> | | | 60 | | #### **Electrical Characteristics** over recommended operating free air temperature (unless otherwise noted) (Continued) | Symbol | Parameter | Conditions | | Min | Typ<br>(Note 1) | Max | Units | |------------------|-----------------------------------------------------------------------|---------------------------------------------------------|----------------|-----|-----------------|------|-------| | I <sub>IL</sub> | Low Level Input Current | V <sub>CC</sub> = Max | D, R, or W | | | -0.4 | | | | | $V_1 = 0.4V$ | G <sub>W</sub> | | | -0.8 | mA | | | | | G <sub>R</sub> | | | -1.2 | | | Іохн | Off-State Output Current<br>with High Level Output<br>Voltage Applied | $V_{CC} = Max, V_{IH}$ $V_{IH} = Min, V_{IL}$ | • | | | 20 | μΑ | | l <sub>OZL</sub> | Off-State Output Current<br>with Low Level Output<br>Voltage Applied | $V_{CC} = Max, V_O = 0.4V$ $V_{IH} = Min, V_{IL} = Max$ | | | | -20 | μΑ | | los | Short Circuit | V <sub>CC</sub> = Max | DM54 | -20 | | -100 | mA | | | Output Current | (Note 2) | DM74 | -20 | | -100 | | | Icc | Supply Current | V <sub>CC</sub> = Max (Note 3) | | | 30 | 50 | mA | ## $\textbf{Switching Characteristics} \text{ at V}_{CC} = 5 \text{V and T}_{A} = 25 ^{\circ}\text{C (See Section 1 for Test Waveforms and Output Load)}$ | Symbol | Parameter | From (Input) | C <sub>L</sub> = | $C_L = 45 pF$ | | 150 pF | Units | |------------------|--------------------------------------------------------|-------------------------|------------------|----------------|-----|--------|-------| | | | To (Output) | Min | Max | Min | Max | | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Read Select<br>to Q | | 40 | | 50 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Read Select<br>to Q | | 45 | | 55 | ns | | <sup>t</sup> PLH | Propagation Delay Time<br>Low to High Level Output | Write Enable<br>to Q | | 45 | | 55 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Write Enable<br>to Q | | 50 | | 60 | ns | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Data<br>to Q | | 45 | | 55 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Data<br>to Q | | 40 | | 50 | ns | | <sup>t</sup> PZH | Output Enable Time<br>to High Level Output | Read Enable<br>to Any Q | | 35 | | 45 | ns | | <sup>†</sup> PZL | Output Enable Time<br>to Low Level Output | Read Enable<br>to Any Q | | 40 | | 50 | ns | | t <sub>PHZ</sub> | Output Disable Time from<br>High Level Output (Note 4) | Read Enable<br>to Any Q | | 50 | | | ns | | t <sub>PLZ</sub> | Output Disable Time from<br>Low Level Output (Note 4) | Read Enable<br>to Any Q | | 35 | | | ns | Note 1: All typicals are at $V_{CC} = 5V$ , $T_A = 25$ °C. Note 2: Not more than one output should be shorted at a time, and the duration should not exceed one second. Note 3: I<sub>CC</sub> is measured with 4.5V applied to all DATA inputs and both ENABLE inputs, all ADDRESS inputs are grounded and all outputs are open. Note 4: C<sub>L</sub> = 5 pF. ## **Logic Diagram**