

# Flip Flops, Series 54/74

DM5473 / DM7473 (SN5473/SN7473) DM5476 / DM7476 (SN5476/SN7476) DM54107 / DM74107 (SN54107/SN74107) dual JK master/slave flip flops

## general description

The flip flops described herein are TTL (Transistor-Transistor Logic) dual JK Master/Slave flip flops. Asynchronous CLEAR inputs are provided on the DM5473/DM7473 and DM54107/DM74107 flip flops; and PRESET and CLEAR inputs are available on each of the DM5476/DM7476 flip flops. The latter devices are supplied in a 16 pin package. The devices are totally monolithic and designed for use in high speed control and counting applications, where economy is required, and multiple data inputs are not required. These devices meet all of the electrical and mechanical requirements of the equivalent Series 54/74 devices. They feature:

■ High Speed of Operation 25 MHz toggling

Optimum Power Dissipation

45 mW/ff

■ High Noise Immunity

1V

■ Guaranteed Clock Skew

15 ns

The devices also feature a special clock line clamp to reduce ringing and prevent false clocking. In addition, the usual speed-power efficiency and high output drive-capability normally gained with TTL circuits are retained.

## schematic and connection diagrams



## truth table

| (Each Flip Flop) |                  |             |  |  |  |  |
|------------------|------------------|-------------|--|--|--|--|
| t,               | t <sub>n+1</sub> |             |  |  |  |  |
| J                | К                | α           |  |  |  |  |
| 0                | 0                | Qn          |  |  |  |  |
| 0                | 1                | 0           |  |  |  |  |
| 1                | 0                | 1           |  |  |  |  |
| 1                | 1                | $\bar{Q}_n$ |  |  |  |  |

 $t_n$  = bit time before clock pulse.  $t_{n+1}$  = bit time after clock pulse.







### absolute maximum ratings

 Supply Voltage
 +7V

 Input Voltage
 5.5V

 Fan Out
 10

 Storage Temperature Range
 -65°C to +150°C

 Operating Temperature Range
 -55°C to +125°C

 DM5473/DM5476/DM54107
 -55°C to +70°C

 DM7473/DM7476/DM74107
 0°C to +70°C

 Lead Temperature (soldering, 10 sec)
 300°C

#### electrical characteristics (Note 1)

| PARAMETER                                                                                                |                                                                  | CONDITION                                         |                                         | MIN.       | TYP.           | MAX.           | UNITS |
|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------|-----------------------------------------|------------|----------------|----------------|-------|
| Clock Line Clamp<br>Voltage                                                                              | DM5473/DM5476/DM54107<br>DM7473/DM7476/DM74107                   | V <sub>CC</sub> = 5.5V                            | LOCK = -10 mA                           |            | 3              | -0.5           | ٧     |
| Input Diode Clamp                                                                                        | DIVITATS/DIVITATO/DIVITATO                                       | V <sub>CC</sub> = 5.0V T <sub>A</sub>             | 4 = 25°C                                |            |                | -1.5           | v     |
| (J, K, Preset, Clear)  Logical "1" Input                                                                 | DM5473/DM5476/DM54107                                            | i i                                               | <sub>N</sub> = -12 mA                   |            |                |                | ·     |
| Voltage                                                                                                  | DM7473/DM7476/DM74107                                            | V <sub>CC</sub> = 4.75V                           |                                         | 2.0        |                |                | V     |
| Logical "0" Input<br>Voltage                                                                             | DM5473/DM5476/DM54107<br>DM7473/DM7476/DM74107                   | V <sub>CC</sub> = 4.75V                           |                                         |            |                | 0.80           | ٧     |
| Logical "1" Output<br>Voltage                                                                            | DM5473/DM5476/DM54107<br>DM7473/DM7476/DM74107                   | $V_{CC} = 4.5V$ $V_{CC} = 4.75V$                  | UT = -400 μA                            | 2.4        | 3.3            |                | V     |
| Logical "0" Output<br>Voltage                                                                            | DM5473/DM5476/DM54107<br>DM7473/DM7476/DM74107                   | V <sub>CC</sub> = 4.5V<br>V <sub>CC</sub> = 4.75V | UT = 16.0 mA                            |            | 0.20           | 0.40           | v     |
| Logical "0" Input<br>Current                                                                             | DM5473/DM5476/DM54107<br>DM7473/DM7476/DM74107                   | $V_{CC} = 5.5V$ $V_{CC} = 5.25V$                  | J or K N = 0.40V Clear, Preset or Clock |            | -1.0<br>-2.0   | -1.6<br>-3.2   | mA    |
| Logical "1" Input<br>Current                                                                             | DM5473/DM5476/DM54107<br>DM7473/DM7476/DM74107                   | $V_{CC} = 5.5V$ $V_{CC} = 5.25V$                  | J or K  Clear, Preset  Clock            |            | 10<br>20<br><0 | 40<br>80<br>80 | μΑ    |
| Logical "1" Input<br>Current                                                                             | DM5473/DM5476/DM54107<br>DM7473/DM7476/DM74107                   | $V_{CC} = 5.5V$ $V_{CC} = 5.25V$ V <sub>1</sub>   |                                         |            |                | 1              | mA    |
| Output Short<br>Current (Note 2)                                                                         | DM5473/DM5476/DM54107<br>DM7473/DM7476/DM74107                   | $V_{CC} = 5.5V$ $V_{CC} = 5.25V$                  | ουτ = 0V                                | -20<br>-18 |                | -55            | mA    |
| Power Supply<br>Current<br>(each flip-flop)                                                              | DM5473/DM5476/DM54107<br>DM7473/DM7476/DM74107                   | $V_{CC} = 5.5V$ $V_{CC} = 5.25V$                  | IN = 5.0V                               |            | 9              | 17             | mA    |
| Minimum Allowable Clock Pulse Width (Note 3)                                                             |                                                                  | V <sub>CC</sub> :<br>T <sub>A</sub> =             | = 5.0V<br>25°C                          |            |                | 20             | ns    |
| Toggle Frequency                                                                                         | Toggle Frequency                                                 |                                                   | = 5.0V<br>25°C                          | 15         | 25             |                | MHz   |
| Propagation Delay Time to a<br>Logical "0" from Clock, t <sub>pd0</sub>                                  |                                                                  | V <sub>CC</sub><br>T <sub>A</sub> =               | = 5.0V<br>25°C                          | 15         | 26             | 45             | ns    |
| Propagation Delay Time to a Logical "1" from Clock, t <sub>pd 1</sub>                                    |                                                                  | V <sub>CC</sub><br>T <sub>A</sub> =               | = 5.0V<br>25°C                          | 10         | 17             | 30             | ns    |
| Propagation Delay Time to a<br>Logical "O" from Clear, or Preset                                         |                                                                  | V <sub>CC</sub><br>T <sub>A</sub> =               | = 5.0V<br>25°C                          | 12         | 23             | 40             | ns    |
|                                                                                                          | Propagation Delay Time to a<br>Logical "1" from Clear, or Preset |                                                   | = 5.0V<br>25°C                          | 7          | 14             | 25             | ns    |
| Time after Negative going Clock<br>Transition that J or K information<br>must be held, t <sub>hold</sub> |                                                                  |                                                   | = 5.0V<br>25°C                          |            |                | -5             | ns    |
| Clock Skew (t <sub>pd min</sub> - t <sub>hold max</sub> )                                                |                                                                  |                                                   | = 5.0V<br>25°C                          | 15         | 1              | ,              | ns    |

Note 1: Min/max limits apply across the guaranteed operating temperature range of  $-55^{\circ}$ C to  $+125^{\circ}$ C for the DM5473/DM5476/DM54107 and 0°C to 70°C for the DM7473/DM7476/DM74107 unless specified. All typicals are given for V<sub>CC</sub> = 5.0V and T<sub>A</sub> = 25°C.

Note 2: Only one output may be shorted at a time.

Note 3: The flip flop will always recognize a 20 ns pulse, never recognize a 5 ns pulse.

Note 4: No maximum rise and fall times are imposed upon clock or J and K waveforms. However, very slow transitions which allow an input to remain in the threshold region can cause noise problems.

Note 5: See explanation given under "Device Operation."

Note 6: J and K information will register properly even though the information is removed 5 ns before the clock pulse voltage falls. However when this occurs it must be assured that the Logical "1" clock pulse level and the desired J and K information occur simultaneously for at least 20 ns.

## typical performance characteristics







Transition Time to Logical "1" (tpd1) vs Temperature 60 50 E Pd. 30 20 10 -35 -5 25 55 85 115 TEMPERATURE (°C)





ac test circuit





## switching time waveforms (Notes 4, 5)

