# TTL MSI # DM7590/DM8590 eight-bit parallel-in serial-out shift register #### general description The DM7590/DM8590 utilizes Series 54/74 compatible TTL circuitry to provide an eight-bit parallel-in serial-out shift register designed to operate at frequencies of 20 MHz. The device also features gating to inhibit clocking, parallel load control, and both Q and $\overline{\bf Q}$ outputs from the last flip flop for added flexibility. The following characteristics are applicable: The Clock Inhibit input, when in the logical "1" state, will inhibit the Clock. It must be in the logical "0" state for clocking to occur. There is no difference between the Clock input and the Clock Inhibit input. Their functions may be reversed if ease of layout results. Clocking occurs on the positive-going transition of the Clock input. Data on the D1 through D8 inputs will be entered on the negative-going transition of the Load input. This information is entered independent of the state of the Clock, Clock Inhibit, or Serial Input lines. Information on these parallel inputs may be changed while the Load line is enabled thus changing the information in the register. The logic level applied to the Serial Input is entered into the first flip flop when the register is clocked. #### logic and connection diagrams ## absolute maximum ratings Supply Voltage Input Voltage Fan Out $-65^{\circ}$ C to $+150^{\circ}$ C Storage Temperature Range -55°C to +125°C Operating Temperature Range DM7590 $0^{\circ}$ C to +70 $^{\circ}$ C DM8590 #### electrical characteristics (Note 1) | PARAMETER | | CONDITION | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------------------------------------------------------|------------|-----|------|-------| | Input Diode Clamp Voltage | | V <sub>CC</sub> = 5.0V, T <sub>A</sub> = 25°C, I <sub>IN</sub> = -12 mA | | | -1.5 | v | | Logical "1" Input Voltage | DM7590<br>DM8590 | V <sub>CC</sub> = 4.5V<br>V <sub>CC</sub> = 4.75V | 2.0 | | | V | | Logical "0" Input Voltage | DM7590<br>DM8590 | V <sub>CC</sub> = 4.5V<br>V <sub>CC</sub> = 4.75V | | | 0.8 | v | | Logical "1" Output Voltage | DM7590<br>DM8590 | $V_{CC} = 4.5V$ $V_{CC} = 4.75V$ $I_{OUT} = -400 \mu\text{A}$ | 2.4 | } | | v | | Logical "0" Output Voltage | DM 7590<br>DM 8590 | V <sub>CC</sub> = 4.5V<br>V <sub>CC</sub> = 4.75V | | | 0.4 | v | | Logical "1" Input Current<br>(All Inputs Except Load Input) | DM7590<br>DM8590 | $V_{CC} = 5.5V$<br>$V_{CC} = 5.25V$ $V_{1N} = 2.4V$ | | } | 40 | μА | | Logical "1" Input Current<br>(Load Input) | DM7590<br>DM8590 | $\frac{V_{CC} = 5.5V}{V_{CC} = 5.25V}$ $V_{IN} = 2.4V$ | | | 80 | μΑ | | Logical "1" Input Current | DM7590<br>DM8590 | $V_{CC} = 5.5V$<br>$V_{CC} = 5.25V$ $V_{IN} = 5.5V$ | | | 1 | mA | | Logical "0" Input Current (All Inputs Except Load Input) | DM7590<br>DM8590 | $V_{CC} = 5.5V$<br>$V_{CC} = 5.25V$ $V_{IN} = 0.4V$ | | | -1.6 | mA | | Logical "0" Input Current<br>(Load Input) | DM7590<br>DM8590 | $V_{CC} = 5.5V$<br>$V_{CC} = 5.25V$ $V_{IN} = 0.4V$ | | | -3.2 | mA | | Output Short Circuit Current | DM7590<br>DM8590 | $V_{CC} = 5.5V$<br>$V_{CC} = 5.25V$ $V_{OUT} = 0V$ | -20<br>-18 | | -55 | mA | | Power Supply Current | DM7590<br>DM8590 | V <sub>CC</sub> = 5.5V<br>V <sub>CC</sub> = 5.25V | | 40 | 63 | mA | | Propagation Delay to a Logical "0" from Clock to $\Omega$ or $\overline{\Omega}$ , $t_{pd0}$ | | V <sub>CC</sub> = 5.0V, T <sub>A</sub> = 25°C | | 35 | 50 | ns | | Propagation Delay to a Logical "1" from Clock to Q or $\overline{Q}$ , $t_{pd,1}$ | | V <sub>CC</sub> = 5.0V, T <sub>A</sub> = 25°C | | 26 | 40 | ns | | Propagation Delay to a Logical "0" from $D_8$ to $Q$ or $\overline{Q}$ , $t_{pd0(D8)}$ | | V <sub>CC</sub> = 5.0V, T <sub>A</sub> = 25°C | | 36 | 50 | ns | | Propagation Delay to a Logical "1" from $D_B$ to $Q$ or $\overline{Q}$ , $t_{pd1(DB)}$ | | V <sub>CC</sub> = 5.0V, T <sub>A</sub> = 25°C | | 25 | 40 | ns | | Propagation Delay to a Logical "0" from Load to Q or Q, tpd0(load) | | V <sub>CC</sub> = 5.0V, T <sub>A</sub> = 25°C | | 42 | 60 | ns | | Propagation Delay to a Logical "1" from Load to $Q$ or $\overline{Q}$ , $t_{pd1(load)}$ | | V <sub>CC</sub> = 5.0V, T <sub>A</sub> = 25°C | | 34 | 50 | ns | | Minimum Time That Serial Input Data Must Be Set Up Prior to Clock Pulse, tset up (clock) | | V <sub>CC</sub> = 5.0V, T <sub>A</sub> = 25°C | - ) - | 23 | 40 | ns | | Minimum Time That Serial Input Data<br>Must Be Held after Clock Pulse, | | V <sub>CC</sub> = 5.0V, T <sub>A</sub> = 25°C | ľ | | 0 | ns | | thold (clock) Minimum Time That D <sub>1</sub> = D <sub>8</sub> Input Data Must Be Set Up Prior to Load Pulse Termination, t <sub>set up</sub> (toad) | | V <sub>CC</sub> = 5.0V, T <sub>A</sub> = 25°C | | 10 | 25 | ns | | Minimum Time That $D_1 - D_8$ Input Data Must Be Held after to Load Pulse Termination, $t_{hold}$ (load) | | V <sub>CC</sub> = 5.0V, T <sub>A</sub> = 25°C | | | 5 | ns | | Minimum Clock Pulse Width | | V <sub>CC</sub> = 5.0V, T <sub>A</sub> = 25°C | | 25 | 35 | ns | | Minimum Load Pulse Width | | V <sub>CC</sub> = 5.0V, T <sub>A</sub> = 25°C | | 24 | 35 | ns | | Maximum Shift Frequency | | V <sub>CC</sub> = 5.0V, T <sub>A</sub> = 25°C | 14 | 20 | | MHz | +7V 10 +5.5V Note 1: Unless otherwise specified, limits shown apply from $-55^{\circ}$ C to $+125^{\circ}$ C for the DM7590 and $0^{\circ}$ C to $+70^{\circ}$ C for the DM8590. Typical values apply to supply voltages of 5.0V. ## typical performance characteristics ## switching time waveforms