National Semiconductor

## DS8908B AM/FM Digital Phase-Locked Loop Frequency Synthesizer

#### **General Description**

The DS8908B is a PLL synthesizer designed specifically for use in AM/FM radios. It contains the reference oscillator, a phase comparator, a charge pump, an operational amplifier, a 120 MHz ECL/I<sup>2</sup>L dual modulus programmable divider, and a 19-bit shift register/latch for serial data entry. The device is designed to operate with a serial data controller generating the necesary division codes for each frequency, and logic state information for radio function inputs/outputs.

A 3.96 MHz pierce oscillator and divider chain generate a 1.98 MHz external controller clock, a 20 kHz, 10 kHz, 9 kHz, and a 1 kHz reference signals, and a 50 Hz time-of-day signal. The oscillator and divider chain are sourced by the V<sub>CCM</sub> pin thus providing a low power controller clock drive and time-of-day indication when the balance of the PLL is powered down.

The 21-bit serial data steram is transferred between the frequency synthesizer and the controller via a 3-wire bus system comprised of a data line, a clock line, and an enable line.

The first 2 bits in the serial data stream address the synthesizer thus permitting other devices such as display drivers to share the same bus. The next 14 bits are used for the PLL(N+1) divide code. The 15th bit is used internally to select the AM or FM local oscillator input. A high level on this bit enables the FM input and a low level enables the AM input. The 16th and 17th bits are used to select one of the 4 reference frequencies. The 18th and 19th bits are connected via latches to open collector outputs. These outputs can be used to drive radio functions such as gain, mute, AM, FM, or charge pump current source levels.

The PLL consists of a 14-bit programmable I<sup>2</sup>L divider, an ECL phase comparator, an ECL dual modulus (p/p + 1) prescaler, a high speed charge pump, and an operational amplifier. The programmable divider divides by (N+1), N being the number loaded into the shift register. The programmable divider is clocked through a  $\div$  7/8 prescaler by the AM input or through a  $\div$  <sup>63</sup>/<sub>64</sub> prescaler by the FM input. The AM input will work at frequencies up to 15 MHz, while the FM input works up to 120 MHz. The VCO can be tuned with a frequency resolution of either 1 kHz, 9 kHz, 10 kHz, or 20 kHz. The buffered AM and FM inputs are self-biased and can be driven directly by the VCO through a capacitor. The ECL phase comparator produces very accurate resolution of the phase difference between the input signal and the reference oscillator. The high speed charge pump consists of a switchable constant current source and sink. The charge pump can be programmed to deliver from 75  $\mu$ A to 750  $\mu$ A of constant current by connection of an external resistor from pin RPROGRAM to ground or the open collector bit outputs. Connection of programming resistors to the bit outputs enables the controller to adjust the loop gain for the particular reference frequency selected. The charge pump will source current if the VCO frequency is high and sink

TRI-STATE® is a registered trademark of National Semiconductor Corp.

© 1995 National Semiconductor Corporation TL/F/5111

current if the VCO frequency is low. The low noise operational amplifier provided has a high impedance JFET input and a large output voltage range. The op amp's negative input is common with the charge pump output and its positive input is internally biased.

#### Features

- Uses inexpensive 3.96 MHz reference crystal
- F<sub>IN</sub> capability greater than 120 MHz allows direct synthesis at FM frequencies
- FM resolution of either 10 kHz or 20 kHz allows usage of 10.7 MHz ceramic filter distribution
- Serial data entry for simplified control
- $\blacksquare$  50 Hz output for time-of-day reference driven from separate low power V\_{CCM}
- 2 open collector buffered outputs for controlling various radio functions or loop gain
- Separate AM and FM inputs; AM input has 15 mV (typical) hysteresis
- Programmable charge pump current sources enable adjustment of system loop gain
- Operational amplifier provides high impedance load to charge pump output and a wide voltage range for the VCO input

#### **Connection Diagram**



DS8908B AM/FM Digital Phase-Locked Loop Frequency Synthesize

RRD-B30M105/Printed in U. S. A.

#### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. 0 

| Supply Voltage                          |     |
|-----------------------------------------|-----|
| (V <sub>CC1</sub> ) (V <sub>CCM</sub> ) | 7V  |
| (V <sub>CC2</sub> )                     | 17V |
| Input Voltage                           | 7V  |
| Output Voltage                          | 7V  |
|                                         |     |

Storage Temperature Range  $-65^\circ\text{C}$  to  $+150^\circ\text{C}$ Lead Temperature (Soldering, 4 seconds) 260°C

### **Operating Conditions**

|                             | Min                    | Max  | Units |
|-----------------------------|------------------------|------|-------|
| V <sub>CC1</sub>            | 4.5                    | 5.5  | V     |
| V <sub>CC2</sub>            | V <sub>CC1</sub> + 1.5 | 15.0 | V     |
| V <sub>CCM</sub>            | 3.5                    | 5.5  | V     |
| Temperature, T <sub>A</sub> | -40                    | + 85 | °C    |

### DC Electrical Characteristics (Notes 2 and 3)

| Symbol                       | Parameter                                                   | Conditions                                                                                                                                                                      |               | Min                   | Тур   | Max        | Units  |
|------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------------|-------|------------|--------|
| V <sub>IH</sub>              | Logical "1" Input Voltage                                   |                                                                                                                                                                                 |               | 2.0                   |       |            | V      |
| IIH                          | Logical "1" Input Current                                   | $V_{IN} = 2.7V$                                                                                                                                                                 |               |                       | 0     | 10         | μA     |
| V <sub>IL</sub>              | Logical "0" Input Voltage                                   |                                                                                                                                                                                 |               |                       |       | 0.8        | V      |
| IIL                          | Logical "0" Input Current                                   | Data, Clock, and ENABLE Inputs,                                                                                                                                                 | $V_{IN} = 0V$ |                       | -5    | -25        | μA     |
| I <sub>OH</sub>              | Logical "1" Output Current<br>All Bit Outputs, 50 Hz Output | V <sub>OH</sub> = 5.5V                                                                                                                                                          |               |                       |       | 50         | μΑ     |
|                              | 1.98 MHz Output                                             | $V_{OH} = 2.4V, V_{CCM} = 4.5V$                                                                                                                                                 |               |                       |       | -250       | μA     |
| V <sub>OL</sub>              | Logical "0" Output Voltage<br>All Bit Outputs               | $I_{OL} = 5 \text{ mA}$<br>$I_{OL} = 250 \mu \text{A}$                                                                                                                          |               |                       |       | 0.5        | v      |
|                              | 50 Hz Output, 1.98 MHz Output                               |                                                                                                                                                                                 |               |                       |       | 0.5        | V      |
|                              | 1.98 MHz Output                                             | $\begin{split} I_{OL} &= 20 \; \mu \text{A}, \text{T}_{\text{A}} > 70^{\circ}\text{C} \\ I_{OL} &= 20 \; \mu \text{A}, \text{T}_{\text{A}} \leq 70^{\circ}\text{C} \end{split}$ |               |                       |       | 0.3<br>0.4 | V<br>V |
| I <sub>CC1</sub>             | Supply Current (V <sub>CC1</sub> )                          | All Bit Outputs High                                                                                                                                                            |               |                       |       | 160        | mA     |
| ICCM                         | V <sub>CCM</sub> Supply Current                             | $V_{CCM} = 5.5V$ , All Other Pins Open                                                                                                                                          |               |                       | 2.5   | 4.0        | mA     |
| I <sub>OUT</sub> Charge Pump | Charge Pump Ougtput Current                                 | $3.33k \le R_{PROG} \le 33.3k$<br>I <sub>OUT</sub> Measured between<br>Pin 17 and Pin 18                                                                                        | Pump Up       | -20                   | IPROG | + 20       | %      |
|                              |                                                             |                                                                                                                                                                                 | Pump Down     | -20                   | IPROG | +20        | %      |
|                              | $I_{PROG} = V_{CC1}/2 R_{PROG}$                             | TRI-STATE®                                                                                                                                                                      |               | 0                     | 11    | nA         |        |
| I <sub>CC2</sub>             | V <sub>CC2</sub> Supply Current                             | $V_{CCM} = 5V, V_{CC1} = 5.5V, V_{CC2} = All Other Pins Open$                                                                                                                   | = 15V         |                       | 6.7   | 11         | mA     |
| OP <sub>VOH</sub>            | Op Amp Minimum High Level                                   | $V_{CC1} = 4.5V, I_{OH} = -750 \ \mu A$                                                                                                                                         |               | V <sub>CC2</sub> -0.4 |       |            | V      |
| OP <sub>VOL</sub>            | Op Amp Maximum Low Level                                    | $V_{CC1} = 5.5V, I_{OL} = 750 \ \mu A$                                                                                                                                          |               |                       |       | 0.6        | V      |
| CPO <sub>BIAS</sub>          | Charge Pump Bias Voltage<br>Delta                           | CPO Shorted to Op Amp Output<br>CPO = TRI-STATE<br>Op Amp $I_{OL}$ : 750 $\mu$ A vs -750 $\mu$ A                                                                                |               |                       |       | 100        | mV     |

# AC Electrical Characteristics $v_{CC}=$ 5V, $T_{A}=$ 25°C, $t_{r}\leq$ 10 ns, $t_{f}\leq$ 10 ns

| Symbol                  | Parameter                            | Conditions                                                 |    | Min  | Тур  | Max  | Units   |
|-------------------------|--------------------------------------|------------------------------------------------------------|----|------|------|------|---------|
| V <sub>IN(MIN)(F)</sub> | F <sub>IN</sub> Minimum Signal Input | AM and FM Inputs, $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ |    |      | 20   | 100  | mV(rms) |
| V <sub>IN(MAX)(F)</sub> | FIN Maximum Signal Input             | AM and FM Inputs, $-40^\circ C \leq T_A \leq 85^\circ C$   |    | 1000 | 1500 |      | mV(rms) |
| FOPERATE                | OPERATE Operating Frequency Range    | $V_{IN} = 100 \text{ mV rms}$                              | AM | 0.5  |      | 15   | MHz     |
|                         | (Sine Wave Input)                    | $-40^{\circ}C \le T_{A} \le 85^{\circ}C$                   | FM | 80   |      | 120  | MHz     |
| R <sub>IN</sub> (FM)    | AC Input Resistance, FM              | 120 MHz, V <sub>IN</sub> = 100 mV rms                      |    | 600  |      |      | Ω       |
| R <sub>IN</sub> (AM)    | AC Input Resistance, AM              | 15 MHz, $V_{IN} = 100 \text{ mV rms}$                      |    | 1000 |      |      | Ω       |
| C <sub>IN</sub>         | Input Capacitance, FM and AM         | $V_{IN} = 120 \text{ MHz}$ (FM), 15 MHz (AM)               |    | 3    | 6    | 10   | pF      |
| t <sub>EN1</sub>        | Minimum ENABLE High<br>Pulse Width   |                                                            |    |      | 625  | 1250 | ns      |

| Symbol               | Parameter                                                                                | Conditions | /lin | Тур | Max | Units |
|----------------------|------------------------------------------------------------------------------------------|------------|------|-----|-----|-------|
| t <u>EN</u> 0        | Minimum ENABLE Low<br>Pulse Width                                                        |            |      | 375 | 750 | ns    |
| t <sub>CLK</sub> EN0 | Minimum Time before ENABLE<br>Goes Low That CLOCK Must<br>Be Low                         |            |      | -50 | 0   | ns    |
| t <u>EN</u> OCLK     | Minimum Time after ENABLE<br>Goes Low That CLOCK Must<br>Remain Low                      |            |      | 275 | 550 | ns    |
| t <sub>CLKEN1</sub>  | Minimum Time before ENABLE<br>Goes High That Last Positive<br>CLOCK Edge May Occur       |            |      | 300 | 600 | ns    |
| t <u>EN</u> 1CLK     | Minimum Time after ENABLE<br>Goes High before an Unused<br>Positive CLOCK Edge May Occur |            |      | 175 | 350 | ns    |
| t <sub>CLKH</sub>    | Minimum CLOCK High<br>Pulse Width                                                        |            |      | 275 | 550 | ns    |
| t <sub>CLKL</sub>    | Minimum CLOCK Low<br>Pulse Width                                                         |            |      | 400 | 800 | ns    |
| t <sub>DS</sub>      | Minimum DATA Set-Up Time,<br>Minimum Time before CLOCK<br>That DATA Must Be Valid        |            |      | 150 | 300 | ns    |
| t <sub>DH</sub>      | Minimum DATA Hold Time,<br>Minimum Time after CLOCK<br>That DATA Must Remain Valid       |            |      | 400 | 800 | ns    |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: Unless otherwise specified min/max limits apply across the  $-40^{\circ}$ C to  $+85^{\circ}$ C temperature range for the DS8908B.

Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltage referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

Schematic Diagrams (DS8908B AM/FM PLL Typical Input/Output Schematics)



















National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.