# DS90UB913Q/DS90UB914Q 10-100MHz 10/12- Bit DC-Balanced FPD-Link III Serializer and Deserializer with Bidirectional Control Channel Check for Samples: DS90UB913Q, DS90UB914Q #### **FEATURES** - 10 MHz to 100 MHz input pixel clock support - Single differential pair interconnect - Programmable data payload: - 10 bit payload up to 100Mhz - 12 bit payload up to 75MHz - Continuous Low Latency Bidirectional control interface channel with I<sup>2</sup>C support@400kHz - 2:1 Multiplexer to choose between two input imagers - Embedded clock with DC Balanced coding to support AC-coupled interconnects - Capable of driving up to 25 meters shielded twisted-pair - Receive Equalizer automatically adapts for changes in cable loss - 4 dedicated General Purpose Input (GPI)/ Output (GPO) - LOCK output reporting pin and AT-SPEED BIST diagnosis feature to validate link integrity - 1.8V, 2.8V or 3.3V compatible parallel inputs on Serializer - Single power supply at 1.8V - ISO 10605 and IEC 61000-4-2 ESD Compliant - Automotive grade product: AEC-Q100 Grade 2 qualified - Temperature range -40°C to +105°C - Small serializer footprint (5mm x 5mm) - EMI/EMC Mitigation Deserializer - Programmable Spread Spectrum (SSCG) outputs. - Receiver staggered outputs #### **APPLICATIONS** - Front or rear view camera for collision mitigation - Surround view for parking assistance #### **DESCRIPTION** The DS90UB913Q/DS90UB914Q chipset offers a FPD-Link III interface with a high-speed forward channel and a bidirectional control channel for data transmission over a single differential pair. The DS90UB913Q/914Q chipsets incorporate differential signaling on both the high-speed forward channel and bidirectional control channel data paths. The Serializer/ Deserializer pair is targeted for connections between imagers and video processors in an ECU (Electronic Control Unit). This chipset is ideally suited for driving video data requiring up to 12 bit pixel depth plus two synchronization signals along with bidirectional control channel bus. There is a multiplexer at the Deserializer to choose between two input imagers. The Deserializer can have only one active input imager. The primary video transport converts 10/12 bit data over a single high-speed serial stream, along with a separate low latency bidirectional control channel transport that accepts control information from an I2C port and is independent of video blanking period. Using TI's embedded clock technology allows transparent full-duplex communication over a single differential pair, carrying asymmetrical bidirectional control channel information in both directions. This single serial stream simplifies transferring a wide data bus over PCB traces and cable by eliminating the skew problems between parallel data and clock paths. This significantly saves system cost by narrowing data paths that in turn reduce PCB layers, cable width, and connector size and pins. In addition, the Deserializer inputs provide adaptive equalization to compensate for loss from the media over longer distances. Internal DC balanced encoding/decoding is used to support AC-Coupled interconnects. The Serializer is offered in a 32-pin WQFN package and the Deserializer is offered in a 48-pin WQFN package. 松 Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### **Typical Application Diagram** Figure 1. Typical Application Circuit #### **Block Diagrams** Figure 2. Block Diagram Figure 3. Application Block Diagram #### DS90UB913Q Pin Diagram Serializer - DS90UB913Q — Top View #### DS90UB913Q SERIALIZER PIN DESCRIPTIONS | | | | JQ OLIMALIZEIN I IN DESCINI TIONS | |---------------|---------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin Name | Pin No. | I/O, Type | Description | | LVCMOS PARALI | LEL INTERFAC | E | | | DIN[0:11] | 19,20,21,22,<br>23,24,26,27,<br>29,30,31,32 | Inputs,<br>LVCMOS<br>w/ pull down | Parallel Data Inputs. | | HSYNC | 1 | Inputs,<br>LVCMOS<br>w/ pull down | Horizontal SYNC Input | | VSYNC | 2 | Inputs,<br>LVCMOS<br>w/ pull down | Vertical SYNC Input | | PCLK | 3 | Input, LVCMOS<br>w/ pull down | Pixel Clock Input Pin. Strobe edge set by TRFB control register. | | GENERAL PURPO | OSE OUTPUT ( | GPO) | | | GPO[1:0] | 16,15 | Output,<br>LVCMOS | General-purpose output pins can be configured as outputs; used to control and respond to various commands. GPO[0:1] can be configured to be the outputs for input signals coming from GPIO[0:1] pins on the Deserializer or can be configured to be outputs of the local register on the Serializer. | | GPO[2]/CLKOUT | 17 | Output,<br>LVCMOS | GPO2 pin can be configured to be the output for input signal coming from the GPIO2 pin on the Deserializer or can be configured to be the output of the local register on the Serializer. It can also be configured to be the output clock pin when the DS90UB913Q device is used in the External Oscillator mode. See Applications Information for a detailed description of the DS90UB913/914Q chipsets working with the external oscillator. | SNLS420A – JULY 2012–REVISED SEPTEMBER 2012 ## DS90UB913Q SERIALIZER PIN DESCRIPTIONS (continued) | Pin Name | Pin No. | I/O, Type | Description | |-------------------|-------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPO[3]/CLKIN | 18 | Input/Output,<br>LVCMOS | GPO3 can be configured to be the output for input signals coming from the GPIO3 pin on the Deserializer or can be configured to be the output of the local register setting on the Serializer. It can also be configured to be the input clock pin when the DS90UB913Q Serializer is working with an external oscillator. See Applications Information section for a detailed description of the DS90UB913/914Q chipsets working with an external oscillator. | | BIDIRECTIONAL | CONTROL BUS | - I <sup>2</sup> C COMPATIB | LE | | SCL | 4 | Input/Output,<br>Open Drain | Clock line for the bidirectional control bus communication SCL requires an external pull-up resistor to V <sub>DDIO</sub> . | | SDA | 5 | Input/Output,<br>Open Drain | Data line for the bidirectional control bus communication SDA requires an external pull-up resistor to V <sub>DDIO</sub> . | | MODE | 8 | Input, LVCMOS<br>w/ pull down | Device mode select Resistor to Ground and 10 k $\Omega$ pull-up to 1.8V rail. MODE pin on the Serializer can be used to select whether the system is running off the PCLK from the imager or an external oscillator. See details in Table 5 | | ID[x] | 6 | Input, analog | Device ID Address Select The ID[x] pin on the Serializer is used to assign the I2C device address. Resistor to Ground and 10 k $\Omega$ pull-up to 1.8V rail. See Table 7 | | CONTROL AND C | ONFIGURATIO | N | | | PDB | 9 | Input, LVCMOS<br>w/ pull down | Power down Mode Input Pin. PDB = H, Serializer is enabled and is ON. PDB = L, Serailizer is in Power Down mode. When the Serializer is in Power Down, the PLL is shutdown, and IDD is minimized. Programmed control register data are NOT retained and reset to default values | | RES | 7 | Input, LVCMOS<br>w/ pull down | Reserved. This pin MUST be tied LOW. | | FPD-Link III INTE | RFACE | | | | DOUT+ | 13 | Input/Output,<br>CML | Non-inverting differential output, bidirectional control channel input. The interconnect must be AC Coupled with a 100 nF capacitor. | | DOUT- | 12 | Input/Output,<br>CML | Inverting differential output, bidirectional control channel input. The interconnect must be AC Coupled with a 100 nF capacitor. | | POWER AND GRO | DUND | | | | VDDPLL | 10 | Power, Analog | PLL Power, 1.8V ±5% | | VDDT | 11 | Power, Analog | Tx Analog Power, 1.8V ±5% | | VDDCML | 14 | Power, Analog | CML & Bidirectional Channel Driver Power, 1.8V ±5% | | VDDD | 28 | Power, Digital | Digital Power, 1.8V ±5% | | VDDIO | 25 | Power, Digital | Power for I/O stage. The single-ended inputs and SDA, SCL are powered from $V_{DDIO}$ . $V_{DDIO}$ can be connected to a 1.8V ±5% or 2.8±10% or 3.3V ±10% | | VSS | DAP | Ground, DAP | DAP must be grounded. DAP is the large metal contact at the bottom side, located at the center of the WQFN package. Connected to the ground plane (GND) with at least 9 vias. | #### DS90UB914Q Pin Diagram Deserializer - DS90UB914Q — Top View #### **DS90UB914Q Deserializer Pin Descriptions** | | | D0300D | 914& Describinger Fill Descriptions | |---------------|---------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin Name | Pin No. | I/O, Type | Description | | LVCMOS PARA | LLEL INTERFAC | E | | | ROUT[11:0] | 11,12,13,14,<br>15,16,18,19,<br>21,22,23,24 | Outputs,<br>LVCMOS | Parallel Data Outputs. | | HSYNC | 10 | Output,<br>LVCMOS | Horizontal SYNC Output. | | VSYNC | 9 | Output,<br>LVCMOS | Vertical SYNC Output. | | PCLK | 8 | Output,<br>LVCMOS | Pixel Clock Output Pin. Strobe edge set by RRFB control register. | | GENERAL PURI | POSE INPUT/OU | TPUT (GPIO) | | | GPI0[1:0] | 27,28 | Digital<br>Input/Output,<br>LVCMOS | General-purpose input/output pins can be used to control and respond to various commands. They may be configured to be the input signals for the corresponding GPOs on the serializer or they may be configured to be outputs to follow local register settings. | | GPIO[3:2] | 25,26 | Digital<br>Input/Output<br>LVCMOS | General purpose input/output pins GPO[2:3] can be configured to be input signals for GPOs on the Serializer. In addition they can also be configured to be outputs to follow the local register settings. When the SerDes chipsets are working with an external oscillator, these pins can be configured only to be outputs to follow the local register settings. | | BIDIRECTIONAL | CONTROL BUS | S - I <sup>2</sup> C COMPATIE | BLE | | SCL | 2 | Input/Output,<br>Open Drain | Clock line for the bidirectional control bus communication SCL requires an external pull-up resistor to V <sub>DDIO</sub> . | | SDA | 1 | Input/Output,<br>Open Drain | Data line for bidirectional control bus communication SDA requires an external pull-up resistor to V <sub>DDIO</sub> . | ## **DS90UB914Q Deserializer Pin Descriptions (continued)** | Pin Name | Pin No. | I/O, Type | Description | |-------------------|---------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <del></del> - | . 2, -,p- | Device mode select pin | | MODE | 37 | Input, LVCMOS<br>w/ pull up | Resistor to Ground and 10 k $\Omega$ pull-up to 1.8V rail. The MODE pin on the Deserializer can be used to configure the Serializer and Deserializer to work in different input PCLK range. See details in Table 2. 12– bit low frequency mode – (10- 50 MHz operation): In this mode, the Serializer and Deserializer can accept up to 12 bits DATA+2 SYNC. Input PCLK range is from 10MHz to 50MHz. 12– bit high frequency mode – (15-75 MHz operation): In this mode, the Serializer and Deserializer can accept up to 12 bits DATA + 2 SYNC. Input PCLK range is from 15MHz to 75MHz. 10–bit mode– (20–100 MHz operation): In this mode, the Serializer and Deserializer can accept up to 10 bits DATA + 2 SYNC. SYNC. Input PCLK frequency can range from 0 MHz to 100MHz. Please refer to Table 6 in the Applications Information section on how to configure the MODE pin on the Deserializer. | | IDx[0:1] | 35,34 | Input, analog | The IDx[0] and IDx[1] pins on the Deserializer are used to assign the I2C device address. Resistor to Ground and 10 k $\Omega$ pull-up to 1.8V rail. See Table 8 Input pin to select the Slave Device Address. Input is connect to external resistor divider to set programmable Device ID address | | CONTROL AND | CONFIGURATIO | ON | | | PDB | 30 | Input, LVCMOS<br>w/ pull down | Power down Mode Input Pin. PDB = H, Deserializer is enabled and is ON. PDB = L, Deserializer is in Sleep (power down mode). When the Deserializer is in Sleep, programmed control register data are NOT retained and reset to default values. | | LOCK | 48 | Output,<br>LVCMOS | LOCK Status Output Pin. LOCK = H, PLL is Locked, outputs are active LOCK = L, PLL is unlocked, ROUT and PCLK output states are controlled by OSS_SEL control register. May be used as Link Status. | | BISTEN | 6 | Input<br>LVCMOS w/<br>pulldown | BIST Enable pin BISTEN=H, BIST Mode Enabled BISTEN=L, BIST Mode is disabled | | PASS | 47 | Output,<br>LVCOMS | PASS Output Pin for BIST mode. PASS = H, ERROR FREE Transmission PASS = L, one or more errors were detected in the received payload. See Built In Self Test section for more information. Leave Open if unused. Route to test point (pad) recommended. | | OEN | 5 | Input<br>LVCMOS w/<br>pulldown | Output Enable Input<br>Refer to Table 9 | | OSS_SEL | 4 | Input<br>LVCMOS w/<br>pulldown | Output Sleep State Select Pin<br>Refer to Table 9 | | SEL | 46 | Input<br>LVCMOS w/<br>pulldown | MUX Select line SEL = L, RIN0+/- input. This selects input A as the active channel on the Deserializer. SEL = H, RIN1+/- input. This selects input B as the active channel on the Deserializer. | | FPD-Link III INTE | ERFACE | | | | RIN0+ | 41 | Input/Output,<br>CML | Non-Inverting Differential input, bidirectional control channel. The IO must be AC coupled with a 100 nF capacitor | | RIN0- | 42 | Input/Output,<br>CML | Inverting Differential input, bidirectional control channel. The IO must be AC coupled with a 100 nF capacitor | | RIN1+ | 32 | Input/Output,<br>CML | Non-Inverting Differential input, bidirectional control channel. The IO must be AC coupled with a 100 nF capacitor | | RIN1- | 33 | Input/Output,<br>CML | Inverting Differential input, bidirectional control channel. The IO must be AC coupled with a 100 nF capacitor | | RES | 43,44 | _ | Reserved. This pin must always be tied low | | CMLOUTP/N | 38,39 | | Route to test point or leave open if unused | | VDDIO1/2/3 | 29, 20, 7 | Power, Digital | LVCMOS I/O Buffer Power, The single-ended outputs and control input are powered from V <sub>DDIO</sub> . V <sub>DDIO</sub> can be connected to a 1.8V ±5% or 3.3V ±10% | #### DS90UB914Q Deserializer Pin Descriptions (continued) | Pin Name | Pin No. | I/O, Type | Description | |-----------|---------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDDD | 17 | Power, Digital | Digital Core Power, 1.8V ±5% | | VDDSSCG | 3 | Power, Analog | SSCG PLL Power, 1.8V ±5% | | VDDR | 36 | Power, Analog | Rx Analog Power, 1.8V ±5% | | VDDCML0/1 | 40,31 | Power, Analog | CML and Bidirectional control channel Drive Power, 1.8V±5% | | VDDPLL | 45 | Power, Analog | PLL Power, 1.8V ±5% | | VSS | DAP | Ground, DAP | DAP must be grounded. DAP is the large metal contact at the bottom side, located at the center of the WQFN package. Connected to the ground plane (GND) with at least 16 vias. | These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### Absolute Maximum Ratings (1) | Absolute Maximum Natings | | |----------------------------------------------------|---------------------------------------| | Supply Voltage – V <sub>DDn</sub> (1.8V) | -0.3V to +2.5V | | Supply Voltage – V <sub>DDIO</sub> | -0.3V to +4.0V | | LVCMOS Input Voltage I/O Voltage | -0.3V to + (VDDIO + 0.3V) | | CML Driver I/O Voltage (V <sub>DD</sub> ) | $-0.3V$ to $+(V_{DD} + 0.3V)$ | | CML Receiver I/O Voltage (V <sub>DD</sub> ) | -0.3V to (V <sub>DD</sub> + 0.3V) | | Junction Temperature | +150°C | | Storage Temperature | −65°C to +150°C | | Maximum Package Power Dissipation Capacity Package | 1/θ <sub>JA</sub> °C/W above +25° | | Package Derating:<br>DS90UB913Q 32 Lead WQFN | | | θ <sub>JA</sub> (based on 16 thermal vias) | 38.4 °C/W | | θ <sub>JC</sub> (based on 16 thermal vias) | 6.9 °C/W | | DS90UB914Q 48 Lead WQFN | | | θ <sub>JA</sub> (based on 16 thermal vias) | 26.9 °C/W | | θ <sub>JC</sub> (based on 16 thermal vias) | 4.4 °C/W | | ESD Rating (IEC 61000-4-2) | $R_D = 330\Omega, C_S = 150pF$ | | Air Discharge (DOUT+, DOUT-, RIN+, RIN-) | ≥±25 kV | | Contact Discharge (DOUT+, DOUT-, RIN+, RIN-) | ≥±7 kV | | ESD Rating (ISO10605) | $R_D = 330\Omega$ , $C_S = 150/330pF$ | | ESD Rating (ISO10605) | $R_D = 2K\Omega, C_S = 150/330pF$ | | Air Discharge (DOUT+, DOUT-, RIN+, RIN-) | ≥±15 kV | | Contact Discharge (DOUT+, DOUT-, RIN+, RIN-) | ≥±8 kV | | ESD Rating (HBM) | ≥±8 kV | | ESD Rating (CDM) | ≥±1 kV | | ESD Rating (MM) | ≥±250 V | | | | $For soldering \ specifications: \ see \ product \ folder \ at \ www.ti.com \ and \ www.ti.com/lit/an/snoa549c/snoa549c.pdf$ <sup>(1) &</sup>quot;Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional; the device should not be operated beyond such conditions. #### **Recommended Operating Conditions** | | Min | Nom | Max | Units | |------------------------------------------------------------|------|-----|------|-------| | Supply Voltage (V <sub>DDn</sub> ) | 1.71 | 1.8 | 1.89 | V | | LVCMOS Supply Voltage (V <sub>DDIO</sub> )<br>OR | 1.71 | 1.8 | 1.89 | V | | LVCMOS Supply Voltage (V <sub>DDIO</sub> )<br>OR | 3.0 | 3.3 | 3.6 | V | | LVCMOS Supply Voltage (V <sub>DDIO</sub> ) Only Serializer | 2.52 | 2.8 | 3.08 | V | | Supply Noise | | | | | | V <sub>DDn</sub> (1.8V) | | | 25 | mVp-p | | V <sub>DDIO</sub> (1.8V) | | | 25 | mVp-p | | V <sub>DDIO</sub> (3.3V) | | | 50 | mVp-p | | Operating Free Air Temperature (T <sub>A</sub> ) | -40 | +25 | +105 | °C | | PCLK Clock Frequency | 10 | | 100 | MHz | #### Electrical Characteristics (1) (2) (3) Over recommended operating supply and temperature ranges unless otherwise specified. | Symbol | Parameter | Condition | ons | Min | Тур | Max | Units | |-----------------|---------------------------------|-------------------------------------------------------------------|--------------------------------|-----------------------------|---------|----------------------|-------| | LVCMOS DC S | PECIFICATIONS 3.3V I/O | (SER INPUTS, DES OUTP | UTS, GPI, GPO, CO | NTROL INP | UTS AND | OUTPUTS) | | | V <sub>IH</sub> | High Level Input<br>Voltage | V <sub>IN</sub> = 3.0V to 3.6V | | 2.0 | | V <sub>IN</sub> | V | | V <sub>IL</sub> | Low Level Input<br>Voltage | V <sub>IN</sub> = 3.0V to 3.6V | | GND | | 0.8 | V | | I <sub>IN</sub> | Input Current | V <sub>IN</sub> = 0V or 3.6V<br>V <sub>IN</sub> = 3.0V to 3.6V | | -20 | ±1 | +20 | μΑ | | V <sub>OH</sub> | High Level Output<br>Voltage | $V_{DDIO} = 3.0V$ to 3.6V $I_{OH} = -4$ mA | | 2.4 | | V <sub>DDIO</sub> | V | | $V_{OL}$ | Low Level Output<br>Voltage | $V_{DDIO} = 3.0V \text{ to } 3.6V$<br>$I_{OL} = +4 \text{ mA}$ | | GND | | 0.4 | V | | los | Output Short Circuit<br>Current | V <sub>OUT</sub> = 0V | Serializer<br>GPO Outputs | | -15 | | A | | | | | Deserializer<br>LVCMOS Outputs | | -35 | -35 | mA | | l <sub>oz</sub> | TRI-STATE® Output Current | PDB = 0V,<br>V <sub>OUT</sub> = 0V or V <sub>DD</sub> | LVCMOS Outputs | -20 | | +20 | μΑ | | LVCMOS DC S | PECIFICATIONS 1.8V I/O | (SER INPUTS, DES OUTP | UTS, GPI, GPO, CO | NTROL INP | UTS AND | OUTPUTS) | | | V <sub>IH</sub> | High Level Input<br>Voltage | V <sub>IN</sub> = 1.71V to 1.89V | | 0.65 V <sub>IN</sub> | | V <sub>IN</sub> | V | | V <sub>IL</sub> | Low Level Input<br>Voltage | V <sub>IN</sub> = 1.71V to 1.89V | | GND | | 0.35 V <sub>IN</sub> | V | | I <sub>IN</sub> | Input Current | V <sub>IN</sub> = 0V or 1.89V<br>V <sub>IN</sub> = 1.71V to 1.89V | | -20 | ±1 | +20 | μΑ | | V <sub>OH</sub> | High Level Output<br>Voltage | $V_{DDIO} = 1.71V \text{ to } 1.89V$<br>$I_{OH} = -4 \text{ mA}$ | | V <sub>DDIO</sub> -<br>0.45 | | V <sub>DDIO</sub> | V | | V <sub>OL</sub> | Low Level Output<br>Voltage | $V_{DDIO} = 1.71V \text{ to } 1.89V$<br>$I_{OL} = +4 \text{ mA}$ | Deserializer<br>LVCMOS Outputs | GND | | 0.45 | V | | I <sub>OS</sub> | Output Short Circuit<br>Current | V <sub>OUT</sub> = 0V | Serializer<br>GPO Outputs | _ | -11 | | Α | | | | | Deserializer<br>LVCMOS Outputs | | -17 | | mA | <sup>(1)</sup> The Electrical Characteristics tables list guaranteed specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not guaranteed. <sup>(2)</sup> Current into device pins is defined as positive. Current out of a device pin is defined as negative. Voltages are referenced to ground except VOD, ΔVOD, VTH and VTL which are differential voltages. <sup>(3)</sup> Typical values represent most likely parametric norms at 1.8V or 3.3V, T<sub>A</sub> = +25°C, and at the Recommended Operation Conditions at the time of product characterization and are not guaranteed. Over recommended operating supply and temperature ranges unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Тур | Max | Units | |------------------|-------------------------------------------------|-----------------------------------------------------------------------|--------------------------------|-------------------------|----------------------------------------|---------------------|-------| | l <sub>OZ</sub> | TRI-STATE® Output Current | PDB = 0V,<br>V <sub>OUT</sub> = 0V or V <sub>DD</sub> | LVCMOS Outputs | -20 | | +20 | μΑ | | LVCMOS DC SP | ECIFICATIONS 2.8V I/O ( | SER INPUTS, GPI, GPO, | CONTROL INPUTS | AND OUTPU | JTS) | | | | V <sub>IH</sub> | High Level Input<br>Voltage | $V_{IN} = 2.52V \text{ to } 3.08V$ | | 0.7 V <sub>IN</sub> | | V <sub>IN</sub> | V | | $V_{IL}$ | Low Level Input<br>Voltage | $V_{IN} = 2.52V \text{ to } 3.08V$ | | GND | | 0.3 V <sub>IN</sub> | V | | I <sub>IN</sub> | Input Current | $V_{IN} = 0V \text{ or } 3.08V$<br>$V_{IN} = 2.52V \text{ to } 3.08V$ | | -20 | ±1 | +20 | μΑ | | $V_{OH}$ | High Level Output<br>Voltage | $V_{DDIO} = 2.52V$ to 3.08V $I_{OH} = -4$ mA | | V <sub>DDIO</sub> - 0.4 | | $V_{DDIO}$ | V | | V <sub>OL</sub> | Low Level Output<br>Voltage | $V_{DDIO}$ =2.52V to 3.08V $I_{OL}$ = +4 mA | Deserializer<br>LVCMOS Outputs | GND | | 0.4 | V | | I <sub>OS</sub> | Output Short Circuit<br>Current | V <sub>OUT</sub> = 0V | Serializer<br>GPO Outputs | | -11 | | A | | | | | Deserializer<br>LVCMOS Outputs | | -20 | | mA mA | | l <sub>OZ</sub> | TRI-STATE® Output Current | PDB = 0V,<br>V <sub>OUT</sub> = 0V or V <sub>DD</sub> | LVCMOS Outputs | -20 | | +20 | μA | | CML DRIVER DO | SPECIFICATIONS (DOU | T+, DOUT-) | • | | | · | • | | V <sub>OD</sub> | Output Differential Voltage | $R_L = 100\Omega$ (Figure 8) | | 268 | 340 | 412 | mV | | $\Delta V_{OD}$ | Output Differential<br>Voltage Unbalance | $R_L = 100\Omega$ | | | 1 | 50 | mV | | V <sub>OS</sub> | Output Differential<br>Offset Voltage | R <sub>L</sub> = 100Ω<br>(Figure 8) | | | V <sub>DD</sub> -<br>V <sub>OD/2</sub> | | V | | ΔV <sub>OS</sub> | Offset Voltage<br>Unbalance | $R_L = 100\Omega$ | | | 1 | 50 | mV | | I <sub>OS</sub> | Output Short Circuit<br>Current | DOUT+/- = 0V | | | -26 | | mA | | R <sub>T</sub> | Differential Internal<br>Termination Resistance | Differential across DOUT | Γ+ and DOUT- | 80 | 100 | 120 | Ω | | CML RECEIVER | DC SPECIFICATIONS (RI | N0+,RIN0-,RIN1+,RIN1- | ) | | | | | | I <sub>IN</sub> | Input Current | $V_{IN} = V_{DD}$ or 0V,<br>$V_{DD} = 1.89V$ | | -20 | 1 | +20 | μA | | R <sub>T</sub> | Differential Internal<br>Termination Resistance | Differential across RIN+ | and RIN- | 80 | 100 | 120 | Ω | | CML RECEIVER | AC SPECIFICATIONS (RI | N0+,RIN0-,RIN1+,RIN1- | ) | | | | | | $ V_{swing} $ | Minimum allowable swing for 1010 pattern (4) | Line Rate = 1.4Gbps (Fig. | gure 10) | 135 | | | mV | | CMLMONITOR ( | OUTPUT DRIVER SPECIFI | CATIONS(CMLOUTP, CM | MLOUTN) | <u> </u> | | | | | E <sub>w</sub> | Differntial Output Eye<br>Opening | R <sub>L</sub> = 100Ω<br>Jitter Frequency>f/40 (Fi | igure 19) | | 0.45 | | UI | | E <sub>H</sub> | Differential Output Eye<br>Height | | | | 200 | | mV | | SER/DES SUPP | LY CURRENT *DIGITAL, F | LL, AND ANALOG VDD | | | | | | <sup>(4)</sup> Specification is guaranteed by characterization and is not tested in production. Over recommended operating supply and temperature ranges unless otherwise specified. | Symbol | Parameter | Condition | ons | Min | Тур | Max | Units | |---------------------|-------------------------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----|-----|-----|-------| | I <sub>DDT</sub> | Serializer (Tx) V <sub>DDn</sub> Supply Current (includes load current) | $R_L = 100\Omega$<br>WORST CASE pattern<br>(Figure 5) | VDDn=1.89V<br>VDDIO=3.6V<br>f = 100 MHz, 10<br>bit mode<br>Default Registers | | 61 | 80 | mA | | | | | VDDn=1.89V<br>VDDIO=3.6V<br>f = 75 MHz, 12 bit<br>high frequency<br>mode<br>Default Registers | | 61 | 80 | | | | | | VDDn=1.89V<br>VDDIO=3.6V<br>f = 50 MHz, 12 bit<br>low frequency<br>mode<br>Default Registers | | 61 | 80 | − mA | | | | R <sub>L</sub> = 100Ω<br>RANDOM PRBS-7<br>pattern | VDDn=1.89V<br>VDDIO=3.6V<br>f = 100 MHz, 10<br>bit mode<br>Default Registers | | 54 | | | | | | | VDDn=1.89V<br>VDDIO=3.6V<br>f = 75 MHz, 12 bit<br>high frequency<br>mode<br>Default Registers | | 54 | | mA | | | | | VDD=1.89V<br>VDDIO=3.6V<br>f = 50 MHz, 12 bit<br>low frequency<br>mode<br>Default Registers | | 54 | | | | I <sub>DDIOT</sub> | Serializer (Tx) VDDIO Supply Current (includes load current) | $R_L = 100\Omega$<br>WORST CASE pattern<br>(Figure 5) | VDDIO=1.89V<br>f = 75 MHz, 12 bit<br>high frequency<br>mode<br>Default Registers | | 1.5 | 3 | | | | | | VDDIO=3.6V<br>f = 75 MHz, 12 bit<br>high frequency<br>mode Default<br>Registers | | 5 | 8 | – mA | | 1 | Serializer (Tx) Supply<br>Current Power-down | PDB = 0V; All other<br>LVCMOS Inputs = 0V | VDDIO=1.89V<br>Default Registers | | 300 | 900 | μA | | I <sub>DDTZ</sub> | | | VDDIO=3.6V<br>Default Registers | | 300 | 900 | μA | | | Serializer (Tx) VDDIO<br>Supply Current Power- | PDB = 0V; All other<br>LVCMOS Inputs = 0V | VDDIO=1.89V<br>Default Registers | | 15 | 100 | μA | | I <sub>DDIOTZ</sub> | down | | VDDIO=3.6V<br>Default Registers | | 15 | 100 | μA | Over recommended operating supply and temperature ranges unless otherwise specified. | Symbol | Parameter | Condi | tions | Min | Тур | Max | Units | |--------|-------------------------------------------|-----------------------------------------------------------------------|-----------------------------------|-----|-----|-----|-------| | DDIOR | Deserializer (Rx) Total<br>Supply Current | V <sub>DDIO</sub> =1.89V<br>C <sub>L</sub> =8pF<br>Worst Case Pattern | f=100MHz, 10-bit mode | | 22 | 42 | | | | (includes load current) | worst Case Pattern | f=75MHz, 12-bit<br>high freq mode | | 19 | 39 | mA | | | | | f=50MHz, 12-bit<br>low freq mode | | 21 | 32 | | | | | V <sub>DDIO</sub> =1.89V<br>C <sub>L</sub> =8pF | f=100MHz, 10-bit<br>mode | | 15 | | | | | | Random Pattern | f=75MHz, 12-bit<br>high freq mode | | 12 | | mA | | | | | f=50MHz, 12-bit<br>low freq mode | | 14 | | | | | | V <sub>DDIO</sub> =3.6V<br>C <sub>L</sub> =8pF | f=100MHz, 10-bit<br>mode | | 42 | 55 | mA | | | | Worst Case Pattern | f=75MHz, 12-bit<br>high freq mode | | 37 | 50 | | | | | | f=50MHz, 12-bit<br>low freq mode | | 25 | 38 | | | | | V <sub>DDIO</sub> =3.6V<br>C <sub>L</sub> =8pF<br>Random Pattern | f=100MHz, 10-bit mode | | 35 | | mA | | | | | f=75MHz, 12-bit<br>high freq mode | | 30 | | | | | | | f=50MHz, 12-bit<br>low freq mode | | 18 | | | | | | V <sub>DDIO</sub> =1.89V<br>C <sub>L</sub> =4pF<br>Worst Case Pattern | f=100MHz, 10-bit mode | | 15 | | mA | | | | | f=75MHz, 12-bit<br>high freq mode | | 11 | | | | | | | f=50MHz, 12-bit<br>low freq mode | | 16 | | | | | | V <sub>DDIO</sub> =1.89V<br>C <sub>L</sub> =4pF<br>Random Pattern | f=100MHz, 10-bit mode | | 8 | | mA | | | | | f=75MHz, 12-bit<br>high freq mode | | 4 | | | | | | | f=50MHz, 12-bit<br>low freq mode | | 9 | | | | | | V <sub>DDIO</sub> =3.6V<br>C <sub>L</sub> =4pF | f=100MHz, 10-bit mode | | 36 | | mA | | | | Worst Case Pattern | f=75MHz, 12-bit<br>high freq mode | | 29 | | | | | | | f=50MHz, 12-bit<br>low freq mode | | 20 | | | | | | V <sub>DDIO</sub> =3.6V<br>C <sub>L</sub> =4pF | f=100MHz, 10-bit mode | | 29 | | mA | | | | Random Pattern | f=75MHz, 12-bit<br>high freq mode | | 22 | | | | | | | f=50MHz, 12-bit<br>low freq mode | | 13 | | | Over recommended operating supply and temperature ranges unless otherwise specified. | Symbol | Parameter | Condi | Min | Тур | Max | Units | | |---------------------|----------------------------------------------------|------------------------------------------------|--------------------------------------|-----|-----|-------|----| | I <sub>DDR</sub> | Deserializer (Rx) VDDn<br>Supply Current | C <sub>L</sub> =4pF | f=100MHz,<br>10-bit mode | | 64 | 110 | | | | (includes load current) | Worst Case Pattern | f=75MHz,<br>12-bit high freq<br>mode | | 67 | 114 | | | | | | f=50MHz,<br>12-bit low freq<br>mode | | 63 | 96 | mA | | | | V <sub>DDn</sub> =1.89V<br>C <sub>L</sub> =4pF | f=100MHz,<br>10-bit mode | | 57 | | | | | | Random Pattern | f=75MHz,<br>12-bit high freq<br>mode | | 60 | | | | | | | f=50MHz,<br>12-bit low freq<br>mode | | 56 | | | | I <sub>DDRZ</sub> | Deserializer (Rx)<br>Supply Current Power-<br>down | PBB=0V<br>All other LVCMOS<br>Inputs=0V | VDDIO=1.89V<br>Default Registers | | 42 | 400 | | | | | PBB=0V<br>All other LVCMOS<br>Inputs=0V | VDDIO=3.6V<br>Default Registers | | 42 | 400 | μA | | I <sub>DDIORZ</sub> | Deserializer (Rx) VDD | PDB = 0V | V <sub>DDIO</sub> = 1.89V | | 8 | 40 | μΑ | | | Supply Current Power-<br>down | All other LVCMOS<br>Inputs = 0V | $V_{DDIO} = 3.6V$ | | 360 | 800 | | #### Electrical Characteristics (1) (2) (3) Recommended Serializer Timing for PCLK (4) Over recommended operating supply and temperature ranges unless otherwise specified. | Symbol | Parameter | Conditions | Pin/Freq | Min | Тур | Max | Units | |-------------------|-------------------------------------------------|------------------------------------------|-----------------|-------|------|-------|-------| | t <sub>TCP</sub> | Transmit Clock Period | 10-bit Mode | | 10 | Т | 50 | ns | | | 12-bit high frequency mode | | | 13.33 | Т | 66.66 | ns | | | | 12-bit low frequency mode | | 20 | Т | 100 | ns | | t <sub>TCIH</sub> | Transmit Clock Input High Time | | | 0.4T | 0.5T | 0.6T | ns | | t <sub>TCIL</sub> | Transmit Clock Input Low Time | | | 0.4T | 0.5T | 0.6T | ns | | t <sub>CLKT</sub> | PCLK Input Transition | 20MHz-100 MHz, 10 bit mode | | 0.5T | 2.5T | 0.3T | ns | | | Time<br>(Figure 11) | 15MHz -75MHz, 12 bit high frequency mode | | 0.5T | 2.5T | 0.3T | ns | | | | 10MHz-50MHz, 12 bit low frequency mode | | 0.5T | 2.5T | 0.3T | ns | | t <sub>JIT0</sub> | PCLK Input Jitter (PCLK from imager mode) | Refer to<br>Jitter freq>f/40 | f=10-100M<br>Hz | | 0.1T | | ns | | t <sub>JIT1</sub> | PCLK Input Jitter<br>(External Oscillator mode) | Refer to<br>Jitter freq>f/40 | f=10-100M<br>Hz | | 1T | | ns | | t <sub>JIT2</sub> | External Oscillator Jitter | | | | 0.1 | | UI | <sup>(1)</sup> The Electrical Characteristics tables list guaranteed specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not guaranteed. (4) Recommended Input Timing Requirements are input specifications and not tested in production. Current into device pins is defined as positive. Current out of a device pin is defined as negative. Voltages are referenced to ground except VOD, ΔVOD, VTH and VTL which are differential voltages. <sup>(3)</sup> Typical values represent most likely parametric norms at 1.8V or 3.3V, T<sub>A</sub> = +25°C, and at the Recommended Operation Conditions at the time of product characterization and are not guaranteed. #### Electrical Characteristics (1) (2) (3) Serializer Switching Characteristics Over recommended operating supply and temperature ranges unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-----|-------| | $t_{\text{LHT}}$ | CML Low-to-High Transition Time | $R_L = 100\Omega$ (Figure 6) | | 150 | 330 | ps | | t <sub>HLT</sub> | CML High-to-Low Transition Time | $R_L = 100\Omega$ (Figure 6) | | 150 | 330 | ps | | t <sub>DIS</sub> | Data Input Setup to PCLK | Serializer Data Inputs | 2 | | | ns | | t <sub>DIH</sub> | Data Input Hold from PCLK | (Figure 12) | 2 | | | ns | | t <sub>PLD</sub> | Serializer PLL Lock Time | $R_L = 100\Omega^{(4)(5)}$ , (Figure 13) | | 1 | 2 | ms | | t <sub>SD</sub> | Serializer Delay <sup>(5)</sup> | $R_T = 100\Omega$<br>10-bit mode<br>Register 0x03h b[0] (TRFB = 1)<br>(Figure 14) | 32.5T | 38T | 44T | ns | | | | $R_T = 100\Omega$<br>12-bit mode<br>Register 0x03h b[0] (TRFB = 1)<br>(Figure 14) | 11.75T | 13T | 15T | ns | | t <sub>JIND</sub> | Serializer Output<br>Deterministic Jitter | Serializer output intrinsic deterministic jitter . Measured (cycle-cycle) with PRBS-7 test pattern (3) (6) | | 0.13 | | UI | | t <sub>JINR</sub> | Serializer Output Random<br>Jitter | Serializer output intrinsic random jitter (cycle-cycle). Alternating-1,0 pattern. | | 0.04 | | UI | | t <sub>JINT</sub> | Peak-to-peak Serializer<br>Output Jitter | Serializer output peak-to-peak jitter includes deterministic jitter, random jitter, and jitter transfer from serializer input. Measured (cycle-cycle) with PRBS-7 test pattern. | | 0.396 | | UI | | $\lambda_{\text{STXBW}}$ | Serializer Jitter Transfer<br>Function -3 dB Bandwidth <sup>(7)</sup> | PCLK = 100MHz<br>10-bit mode. Default Registers | | 2.2 | | | | | | PCLK = 75MHz<br>12-bit high frequency mode. Default<br>Registers | | 2.2 | | MHz | | | | PCLK = 50MHz<br>12-bit low frequency mode. Default<br>Registers | | 2.2 | | | | δ <sub>STX</sub> | Serializer Jitter Transfer<br>Function (Peaking) <sup>(7)</sup> | PCLK = 100MHz<br>10-bit mode. Default Registers | | 1.06 | | | | | | PCLK = 75MHz<br>12-bit high frequency mode. Default<br>Registers | | 1.09 | | dB | | | | PCLK = 50MHz<br>12-bit low frequency mode. Default<br>Registers | | 1.16 | | | <sup>(1)</sup> The Electrical Characteristics tables list guaranteed specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not guaranteed. <sup>(2)</sup> Current into device pins is defined as positive. Current out of a device pin is defined as negative. Voltages are referenced to ground except VOD, ΔVOD, VTH and VTL which are differential voltages. <sup>(3)</sup> Typical values represent most likely parametric norms at 1.8V or 3.3V, T<sub>A</sub> = +25°C, and at the Recommended Operation Conditions at the time of product characterization and are not guaranteed. <sup>(4)</sup> t<sub>PLD</sub> and t<sub>DDLT</sub> is the time required by the serializer and deserializer to obtain lock when exiting power-down state with an active PCLK <sup>(5)</sup> Specification is guaranteed by design. <sup>(6)</sup> UI – Unit Interval is equivalent to one ideal serialized data bit width. The UI scales with PCLK frequency. <sup>(7)</sup> Specification is guaranteed by characterization and is not tested in production. #### SNLS420A - JULY 2012-REVISED SEPTEMBER 2012 ## Electrical Characteristics (1) (2) (3) Serializer Switching Characteristics (continued) Over recommended operating supply and temperature ranges unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-----------------|----------------------------------------------|------------------------------------------------------------------|-----|-----|-----|-------| | $\delta_{STXf}$ | Serializer Jitter Transfer Function (Peaking | PCLK = 100MHz<br>10-bit mode. Default Registers | | 400 | | | | | Frequency) (7) | PCLK = 75MHz<br>12-bit high frequency mode. Default<br>Registers | | 500 | | kHz | | | | PCLK = 50MHz<br>12-bit low frequency mode. Default<br>Registers | | 600 | | | #### Electrical Characteristics (1) (2) (3) Deserializer Switching Characteristics Over recommended operating supply and temperature ranges unless otherwise specified. | Symbol | Parameter | Conditions | Pin/Freq. | Min | Тур | Max | Units | | |-------------------|----------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------|-------|------|-------|-------|--| | t <sub>RCP</sub> | Receiver Output | 10-bit mode | PCLK | 10 | | 50 | | | | | Clock Period | 12-bit high frequency mode | (Figure 18) | 13.33 | | 66.66 | ns | | | | | 12-bit low frequency mode | | 10 | | 100 | | | | t <sub>PDC</sub> | PCLK Duty Cycle | 10-bit mode | PCLK | 45 | 50 | 55 | | | | | | 12-bit high frequency mode | | 40 | 50 | 60 | % | | | | | 12-bit low frequency mode | | 40 | 50 | 60 | | | | t <sub>CLH</sub> | LVCMOS Low-to-<br>High Transition Time | V <sub>DDIO</sub> : 1.71V to 1.89V or 3.0V to 3.6V, | PCLK | 1.3 | 2 | 2.8 | | | | t <sub>CHL</sub> | LVCMOS High-to-<br>Low Transition Time | C <sub>L</sub> = 8 pF (lumped load)<br>Default Registers<br>( <i>Figure 16</i> ), <sup>(4)</sup> | | 1.3 | 2 | 2.8 | ns | | | t <sub>CLH</sub> | LVCMOS Low-to-<br>High Transition Time | V <sub>DDIO</sub> : 1.71V to 1.89V or 3.0V to 3.6V, | ROUT[11:0], HS, VS | 1 | 2.5 | 4 | | | | t <sub>CHL</sub> | LVCMOS High-to-<br>Low Transition Time | C <sub>L</sub> = 8 pF (lumped load)<br>Default Registers<br>( <i>Figure 16</i> ), (4) | | 1 | 2.5 | 4 | ns | | | t <sub>ROS</sub> | ROUT Setup Data to PCLK | V <sub>DDIO</sub> : 1.71V to 1.89V or 3.0V to 3.6V, | ROUT[11:0], HS, VS | 0.38T | 0.5T | | | | | t <sub>ROH</sub> | ROUT Hold Data to PCLK | C <sub>L</sub> = 8 pF (lumped load)<br>Default Registers (Figure 18) | | 0.38T | 0.5T | | ns | | | | | | 10-bit mode | 154T | | 158T | | | | t <sub>DD</sub> | Deserializer Delay | Default Registers<br>Register 0x03h b[0] (RRFB = 1) | 12-bit low frequency mode | 109T | | 112T | ns | | | | | (Figure 17), <sup>(4)</sup> | 12-bit high frequency mode | 73T | | 75T | | | | | | With Adaptive Equalization | 10-bit mode | | 15 | 22 | | | | t <sub>DDLT</sub> | Deserializer Data<br>Lock Time | | | | 15 | 22 | ms | | | | 200.0 11110 | | 12-bit high frequency mode | | 15 | 22 | | | <sup>(1)</sup> The Electrical Characteristics tables list guaranteed specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not guaranteed. <sup>(2)</sup> Current into device pins is defined as positive. Current out of a device pin is defined as negative. Voltages are referenced to ground except VOD, ΔVOD, VTH and VTL which are differential voltages. <sup>(3)</sup> Typical values represent most likely parametric norms at 1.8V or 3.3V, T<sub>A</sub> = +25°C, and at the Recommended Operation Conditions at the time of product characterization and are not guaranteed. <sup>(4)</sup> Specification is guaranteed by characterization and is not tested in production. ## Electrical Characteristics (1) (2) (3) **Deserializer Switching Characteristics (continued)** Over recommended operating supply and temperature ranges unless otherwise specified. | Symbol | Parameter | Conditions | Pin/Freq. | Min | Тур | Max | Units | | | |-----------------------------------------|-----------------------------------------------------|--------------------------------------------------------|---------------------------------------------|-----|-----------------|---------|-------|--|--| | t <sub>RCJ</sub> | Receiver Clock Jitter | PCLK<br>SSCG[3:0] = OFF | 10-bit mode<br>PCLK=100MHz | | 20 | 30 | | | | | | | (4) | 12-bit low frequency<br>mode<br>PCLK=50MHz | | 22 | 35 | ps | | | | | | | 12-bit high frequency<br>mode<br>PCLK=75MHz | | 45 | 90 | | | | | t <sub>DPJ</sub> Deserializer<br>Jitter | Deserializer Period<br>Jitter | PCLK<br>SSCG[3:0] = OFF | 10-bit mode<br>PCLK=100MHz | | 170 | 815 | | | | | | | (5) (4) | 12-bit low frequency<br>mode<br>PCLK=50MHz | | 180 | 330 | ps | | | | | | | 12-bit high frequency<br>mode<br>PCLK=75MHz | | 300 | 515 | | | | | t <sub>DCCJ</sub> | Deserializer Cycle-<br>to-Cycle Clock Jitter | PCLK<br>SSCG[3:0] = OFF | 10-bit mode<br>PCLK=100MHz | | 440 | 1760 | | | | | | | (6) (4) | 12-bit low frequency<br>mode<br>PCLK=50MHz | | 460 | 460 730 | | | | | | | | 12-bit high frequency<br>mode<br>PCLK=75MHz | | 565 | 985 | | | | | fdev | Spread Spectrum<br>Clocking Deviation<br>Frequency | LVCMOS Output Bus<br>SSC[3:0] = ON<br>(Figure 23), (4) | 10 MHz-100 MHz | | ±0.5 to<br>±1.5 | | % | | | | fmod | Spread Spectrum<br>Clocking Modulation<br>Frequency | | 10 MHz-100 MHz | | 5 to 50 | | kHz | | | #### AC Timing Specifications (SCL, SDA) - I2C Compliant Over recommended supply and temperature ranges unless otherwise specified. (Figure 4) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------|-------------------------------------------|---------------|-----|-----|------|-------| | Recomme | ended Input Timing Requirements | | | | | | | ı | SCL Clock Frequency | Standard Mode | >0 | | 100 | kHz | | f <sub>SCL</sub> | | Fast Mode | >0 | | 400 | kHz | | | SCL Low Period | Standard Mode | 4.7 | | | μs | | $t_{LOW}$ | SCL Low Period | Fast Mode | 1.3 | | | μs | | t <sub>HIGH</sub> | CCI High David | Standard Mode | 4.0 | | | μs | | | SCL High Period | Fast Mode | 0.6 | | | μs | | | Hold time for a start or a repeated start | Standard Mode | 4.0 | | | μs | | t <sub>HD:STA</sub> | condition | Fast Mode | 0.6 | | | μs | | | Set Up time for a start or a repeated | Standard Mode | 4.7 | | | μs | | t <sub>SU:STA</sub> | start condition | Fast Mode | 0.6 | | | μs | | | Data Hald Taxa | Standard Mode | 0 | | 3.45 | μs | | t <sub>HD:DAT</sub> | Data Hold Time | Fast Mode | 0 | | 900 | ns | | | Data Cat IIa Tima | Standard Mode | 250 | | | ns | | t <sub>SU:DAT</sub> | Data Set Up Time | Fast Mode | 100 | | | ns | Copyright © 2012, Texas Instruments Incorporated $t_{\text{DPJ}}$ is the maximum amount the period is allowed to deviate measured over 30,000 samples. $t_{\text{DCCJ}}$ is the maximum amount of jitter between adjacent clock cycles measured over 30,000 samples. ## AC Timing Specifications (SCL, SDA) - I<sup>2</sup>C Compliant (continued) Over recommended supply and temperature ranges unless otherwise specified.(Figure 4) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------------------|--------------------------------------|---------------|-----|-----|------|-------| | | Set Up Time for STOP Condition | Standard Mode | 4.0 | | | μs | | t <sub>SU:STO</sub> Set Up 1 im | Set op Time for STOP Condition | Fast Mode | 0.6 | | | μs | | | Due Free time between Step and Start | Standard Mode | 4.7 | | | μs | | t <sub>BUF</sub> | Bus Free time between Stop and Start | Fast Mode | 1.3 | | | μs | | | SCL & SDA Rise Time | Standard Mode | | | 1000 | ns | | ι <sub>r</sub> | SCL & SDA RISE TIME | Fast Mode | | | 300 | ns | | | SCL & SDA Fall Time | Standard Mode | | | 300 | ns | | L <sub>f</sub> | SCL & SDA Fall Time | Fast Mode | | | 300 | ns | ## Bidirectional Control Bus DC Timing Specifications (SCL, SDA) - I<sup>2</sup>C Compliant<sup>(1)</sup> Over recommended supply and temperature ranges unless otherwise specified | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------|---------------------------------|-------------------------------------------------------|-----------------------|-----|-----------------------|-------| | Recomm | ended Input Timing Requirements | | | | <u> </u> | | | V <sub>IH</sub> | Input High Level | SDA and SCL | 0.7*V <sub>DDIO</sub> | | $V_{DDIO}$ | V | | $V_{IL}$ | Input Low Level | SDA and SCL | GND | | 0.3*V <sub>DDIO</sub> | V | | $V_{HY}$ | Input Hysteresis | | | >50 | | mV | | V <sub>OL</sub> | Output Low Level | SDA, I <sub>OL</sub> =0.5mA | 0 | | 0.4 | V | | I <sub>IN</sub> | Input Current | SDA or SCL, V <sub>IN</sub> =V <sub>DDOP</sub> OR GND | —10 | | 10 | μΑ | | t <sub>R</sub> | SDA Rise Time-READ | SDA, RPU = 10kΩ, Cb ≤ | | 430 | | ns | | t <sub>F</sub> | SDA Fall Time-READ | 400pF(Figure 4) | | 20 | | ns | | t <sub>SU;DAT</sub> | | (Figure 4) | | 560 | | ns | | t <sub>HD;DAT</sub> | | (Figure 4) | | 615 | | ns | | t <sub>SP</sub> | | | | 50 | | ns | | C <sub>IN</sub> | | SDA or SCL | | <5 | | pF | #### (1) Specification is guaranteed by design. #### **AC Timing Diagrams and Test Circuits** Figure 5. "Worst Case" Test Pattern Figure 6. Serializer CML Output Load and Transition Times Figure 7. Serializer CML Output Load and Transition Times Figure 8. Serializer VOD Diagram Figure 9. Serializer VOD Diagram Figure 10. Differential Vswing Diagram Figure 11. Serializer Input Clock Transition Times Figure 12. Serializer Setup/Hold Times Figure 13. Serializer PLL Lock Time Figure 14. Serializer Delay Figure 15. Deserializer Data Lock Time Figure 16. Deserializer LVCMOS Output Load and Transition Times Figure 17. Deserializer Delay Figure 18. Deserializer Output Setup/Hold Times Figure 19. CML Output Driver Figure 20. Output State (Setup and Hold) Times Figure 21. Typical Serializer Jitter Transfer Function at 100MHz Figure 22. Typical Deserializer Input Jitter Tolerance Curve at 1.4Gbps Line Rate Figure 23. Spread Spectrum Clock Output Profile Table 1. DS90UB913Q Control Registers | Addr<br>(Hex) | Name | Bits | Field | R/W | Default | Description | |---------------|---------------------------------|------|------------|-----|---------|-----------------------------------------------------------------------------------| | 0,400 | 0x00 I <sup>2</sup> C Device ID | 7:1 | DEVICE ID | DW | OvEQlb | 7-bit address of Serializer; 0x58'h (0101_1000X'b) default | | UXUU | | 0 | SER ID SEL | RW | 0x58'h | 0: Device ID is from ID[x] 1: Register I <sup>2</sup> C Device ID overrides ID[x] | | Addr<br>(Hex) | Name | Bits | Field | R/W | Default | Description | |---------------|-----------------|------|-------------------|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 7 | RSVD | | | Reserved | | | | 6 | RDS | RW | 0 | Digital Output Drive Strength 1: High Drive Strength 0: Low Drive Strength | | | | 5 | VDDIO Control | RW | 1 | Auto Voltage Control 1: Enable 0: Disable | | | | 4 | VDDIO MODE | RW | 1 | V <sub>DDIO</sub> Voltage set<br>0: 1.8V<br>1: 3.3V | | 0x01 | Power and Reset | 3 | ANAPWDN | RW | 0 | This register can be set only through local I <sup>2</sup> C access 1: Analog power-down: Powers Down the analog block in the Serializer 0: No effect | | | | 2 | RSVD | RW | 0 | Reserved | | | | 1 | DIGITAL<br>RESET1 | RW | 0 | Resets the digital block except for register values values. Does not affect device I <sup>2</sup> C Bus or Device ID. This bit is self-clearing. Normal Operation | | | | 0 | DIGITAL RESET0 | RW | 1 | Digital Reset, resets the entire digital block including all register values. This bit is self-clearing. Normal Operation. | | 0x02 | | | | | RESERVED | | | Addr<br>(Hex) | Name | Bits | Field | R/W | Default | Description | | |---------------|--------------------------|------|---------------------------------------------------|---------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 7 | RX CRC Checker<br>Enable | RW | 1 | Back-channel CRC Checker Enable<br>1:Enabled<br>0:Disabled | | | | | 6 | TX Parity<br>Generator Enable | RW | 1 | Forward channel Parity Generator Enable 1: Enable 0: Disable | | | | General<br>Configuration | 5 | CRC Error Reset | RW | 0 | Clear CRC Error Counters. This bit is NOT self-clearing. 1: Clear Counters 0: Normal Operation | | | | | 4 | I <sup>2</sup> C Remote Write<br>Auto Acknowledge | RW | 0 | Automatically Acknowledge I2C Remote Write The mode works when the system is LOCKed. 1: Enable: When enabled, I <sup>2</sup> C writes to the Deserializer (or any remote I2C Slave, if I <sup>2</sup> C PASS ALL is enabled) are immediately acknowledged without waiting for the Deserializer to acknowledge the write. The accesses are then remapped to address specified in 0x06. 0: Disable | | | 0x03 | | | 3 | I <sup>2</sup> C Pass All | RW | 0 | 1: Enable Forward Control Channel pass-through of all I <sup>2</sup> C accesses to I2C Slave IDs that do not match the Serializer I2C Slave ID. The I <sup>2</sup> C accesses are then remapped to address specified in register 0x06. 0: Enable Forward Control Channel pass-through only of I <sup>2</sup> C accesses to I <sup>2</sup> C Slave IDs matching either the remote Deserializer Slave ID or the remote Slave ID. | | | | 2 | I <sup>2</sup> C<br>PASSTHROUGH | RW | 1 | I <sup>2</sup> C Pass-Through Mode<br>0: Pass-Through Disabled<br>1: Pass-Through Enabled | | | | | 1 | OV_CLK2PLL | RW | 0 | 1:Enabled: When enabled this registers overrides the clock to PLL mode (External Oscillator mode or Direct PCLK mode) defined through MODE pin and allows selection through register 0x35 in the Serializer 0: Disabled: When disabled,cClock to PLL mode (External Oscillator mode or Direct PCLK mode) is defined through MODE pin on the Serializer. | | | | | 0 | TRFB | RW | 1 | Pixel Clock Edge Select 1: Parallel Interface Data is strobed on the Rising Clock Edge. 0: Parallel Interface Data is strobed on the Falling Clock Edge. | | | 0x04 | | | | | RESERVED | ) | | | | | 7 | RSVD | RW | 0 | Reserved | | | | | 6 | RSVD | RW | 0 | Reserved. | | | | | 5 | MODE_OVERRID<br>E | RW | 0 | Allows overriding mode select bits coming from back-<br>channel 1: Overrides MODE select bits 0: Does not override MODE select bits | | | 0x05 | Mode Select | 4 | MODE_UP To<br>DATE | R | 0 | Indicates that the status of mode select from Deserializer is up to date | | | | | 3 | Pin_MODE_12-bit<br>High Frequency | R | 0 | 1: 12 bit high frequency mode is selected. 0: 12 bit high frequency mode is not selected. | | | | | 2 | Pin_MODE_10-bit mode | R | 0 | 1: 10 bit mode is selected. 0: 10 bit mode is not selected. | | | | | 1:0 | RSVD | | | Reserved | | | Addr<br>(Hex) | Name | Bits | Field | R/W | Default | Description | |---------------|----------------|------|--------------------------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x06 | DES ID | 7:1 | Desializer Device<br>ID | RW | 0x00 | 7-bit Deserializer Device ID Configures the I <sup>2</sup> C Slave ID of the remote Deserializer. A value of 0 in this field disables I <sup>2</sup> C access to the remote Deserializer. This field is automatically configured by the Bidirectional Control Channel once RX Lock has been detected. Software may overwrite this value, but should also assert the FREEZE DEVICE ID bit to prevent overwriting by the Bidirectional Control Channel. | | | | 0 | Freeze Device ID | RW | 0 | Prevents auto-loading of the Deserializer Device ID by the bidirectional control channel. The ID will be frozen at the value written. Update | | 0x07 | DESAlias | 7:1 | Deserializer ALIAS<br>ID | RW | 0 | 7-bit Remote Deserializer Device Alias ID Configures the decoder for detecting transactions designated for an I <sup>2</sup> C Deserializer device. The transaction will be remapped to the address specified in the DES ID register. A value of 0 in this field disables access to the remote I <sup>2</sup> C Slave. | | | | 0 | RSVD | | | Reserved | | 0x08 | SlaveID | 7:1 | SLAVE ID | RW | 0x00 | 7-bit Remote Slave Device ID Configures the physical I <sup>2</sup> C address of the remote I <sup>2</sup> C Slave device attached to the remote Deserializer. If an I <sup>2</sup> C transaction is addressed to the Slave Alias ID, the transaction will be remapped to this address before passing the transaction across the Bidirectional Control Channel to the Deserializer. A value of 0 in this field disables access to the remote I <sup>2</sup> C slave. | | | | 0 | RSVD | | | Reserved | | 0x09 | SlaveAlias | 7:1 | SLAVE ALIAS ID | RW | 0x00 | 7-bit Remote Slave Device Alias ID Configures the decoder for detecting transactions designated for an I <sup>2</sup> C Slave device attached to the remote Deserializer. The transaction will be remapped to the address specified in the Slave ID register. A value of 0 in this field disables access to the remote I <sup>2</sup> C Slave. | | | | 0 | RSVD | | | Reserved | | 0x0A | CRC Errors | 7:0 | CRC Error Byte 0 | R | 0 | Number of back-channel CRC errors during normal operation<br>Least Significant byte | | 0x0B | CRC Errors | 7:0 | CRC Error Byte 1 | R | 0 | Number of back-channel CRC errors during normal operation Most Significant byte | | | | 7:5 | Rev-ID | R | 0 | Revision ID<br>0x00: Production | | | | 4 | RX Lock Detect | R | 0 | 1: RX LOCKED<br>0: RX not LOCKED | | | | 3 | BIST CRC Error<br>Status | R | 0 | 1: CRC errors in BIST mode 0: No CRC errors in BIST mode | | | | 2 | PCLK Detect | R | 0 | 1: Valid PCLK detected 0: Valid PCLK not detected | | 0x0C | General Status | 1 | DES Error | R | 0 | 1: CRC error is detected during communication with Deserializer. This bit is cleared upon loss of link or assertion of CRC ERROR RESET in register 0x04. 0: No effect | | | | 0 | LINK Detect | R | 0 | 1: Cable link detected 0: Cable link not detected This includes any of the following faults — Cable Open — '+' and '-' shorted — Short to GND — Short to battery | | Addr<br>(Hex) | Name | Bits | Field | R/W | Default | Description | |---------------|-------------------------|------|-----------------------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 7 | GPO1 Output<br>Value | RW | 0 | Local GPIO Output Value This value is output on the GPIO pin when the GPIO function is enabled, the local GPIO direction is Output, and remote GPIO control is disabled. | | | | 6 | GPO1 Remote<br>Enable | RW | 1 | Remote GPIO Control 1: Enable GPIO control from remote Deserializer. The GPIO pin needs to be an output, and the value is received from the remote Deserializer. 0: Disable GPIO control from remote Deserializer. | | | | 5 | GPO1 Direction | RW | 0 | 1: Input<br>0: Output | | 0x0D | GPO[0] and | 4 | GPO0 Enable | RW | 1 | 1: GPIO enable<br>0: Tri-state | | OXOD | GPO[1]<br>Configuration | 3 | GPO0 Output<br>Value | RW | 0 | Local GPIO Output Value This value is output on the GPIO pin when the GPIO function is enabled, the local GPIO direction is Output, and remote GPIO control is disabled. | | | | 2 | GPO0 Remote<br>Enable | RW | 1 | Remote GPIO Control 1: Enable GPIO control from remote Deserializer. The GPIO pin needs to be an output, and the value is received from the remote Deserializer. 0: Disable GPIO control from remote Deserializer. | | | | 1 | GPO0 Direction | RW | 0 | 1: Input<br>0: Output | | | | 0 | GPO0 Enable | RW | 1 | 1: GPIO enable<br>0: Tri-state | | | | 7 | GPO3 Output<br>Value | RW | 0 | Local GPIO Output Value This value is output on the GPIO pin when the GPIO function is enabled, the local GPIO direction is Output, and remote GPIO control is disabled. | | | | 6 | GPO3 Remote<br>Enable | RW | 0 | Remote GPIO Control 1: Enable GPIO control from remote Deserializer. The GPIO pin needs to be an output, and the value is received from the remote Deserializer. 0: Disable GPIO control from remote Deserializer. | | | | 5 | GPO3 Direction | RW | 1 | 1: Input<br>0: Output | | 005 | GPO[2] and | 4 | GPO3 Enable | RW | 1 | 1: GPIO enable<br>0: Tri-state | | 0x0E | GPO[3]<br>Configuration | 3 | GPO2 Output<br>Value | RW | 0 | Local GPIO Output Value This value is output on the GPIO pin when the GPIO function is enabled, the local GPIO direction is Output, and remote GPIO control is disabled. | | | | 2 | GPO2 Remote<br>Enable | RW | 1 | Remote GPIO Control 1: Enable GPIO control from remote Deserializer. The GPIO pin needs to be an output, and the value is received from the remote Deserializer. 0: Disable GPIO control from remote Deserializer. | | | | 1 | GPO2 Direction | RW | 0 | 1: Input<br>0: Output | | | | 0 | GPO2 Enable | RW | 1 | 1: GPIO enable<br>0: Tri-state | | Addr<br>(Hex) | Name | Bits | Field | R/W | Default | Description | |---------------|--------------------------------|------|---------------------------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 7:5 | RSVD | | | Reserved | | | | 4:3 | SDA Output Delay | RW | 00 | SDA Output Delay This field configures output delay on the SDA output. Setting this value will increase output delay in units of 50ns. Nominal output delay values for SCL to SDA are: 00:350ns 01:400ns 10:450ns 11:500ns | | 0x0F | I <sup>2</sup> C Master Config | 2 | Local Write Disable | RW | 0 | Disable Remote Writes to Local Registers Setting this bit to a 1 will prevent remote writes to local device registers from across the control channel. This prevents writes to the Serializer registers from an I <sup>2</sup> C master attached to the Deserializer. Setting this bit does not affect remote access to I <sup>2</sup> C slaves at the Serializer. | | | | 1 | I2C Bus Timer<br>Speed up | RW | 0 | Speed up I2C Bus Watchdog Timer 1: Watchdog Timer expires after approximately 50 microseconds 0: Watchdog Timer expires after approximately 1 second. | | | | 0 | I2C Bus Timer<br>Disable | RW | 0 | 1. Disable I <sup>2</sup> C Bus Watchdog Timer When the I <sup>2</sup> C Watchdog Timer may be used to detect when the I <sup>2</sup> C bus is free or hung up following an invalid termination of a transaction. If SDA is high and no signalling occurs for approximately 1 second, the I <sup>2</sup> C bus will assumed to be free. If SDA is low and no signaling occurs, the device will attempt to clear the bus by driving 9 clocks on SCL 0: No effect | | | | 7 | RSVD | | | Reserved | | 0x10 | I2C Control | 6:4 | SDA Hold Time | RW | 0x1 | Internal SDA Hold Time. This field configures the amount of internal hold time provided for the SDA input relative to the SCL input. Units are 50ns. | | | | 3:0 | I2C Filter Depth | RW | 0x7 | I2C Glitch Filter Depth This field configures the maximum width of glitch pulses on the SCL and SDA inputs that will be rejected. Units are 10ns. | | 0x11 | SCL High Time | 7:0 | SCL High Time | RW | 0x82 | I2C Master SCL High Time This field configures the high pulse width of the SCL output when the Serializer is the Master on the local I2C bus. Units are 50 ns for the nominal oscillator clock frequency. The default value is set to provide a minimum (4μs + 1μs of rise time for cases where rise time is very fast) SCL high time with the internal oscillator clock running at 26MHz rather than the nominal 20MHz. | | 0x12 | SCL LOW Time | 7:0 | SCL Low Time | RW | 0x82 | I <sup>2</sup> C SCL Low Time This field configures the low pulse width of the SCL output when the Serializer is the Master on the local I <sup>2</sup> C bus. This value is also used as the SDA setup time by the I <sup>2</sup> C Slave for providing data prior to releasing SCL during accesses over the Bidirectional Control Channel. Units are 50 ns for the nominal oscillator clock frequency. The default value is set to provide a minimum (4.7µs + 0.3µs of fall time for cases where fall time is very fast) SCL low time with the internal oscillator clock running at 26MHz rather than the nominal 20MHz. | | 0x13 | General Purpose<br>Control | 7:0 | GPCR[7:0] | RW | 0 | 1: High<br>0: Low | | Addr<br>(Hex) | Name | Bits | Field | R/W | Default | Description | |---------------|-------------------------|------|------------------------------------|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 7:3 | RSVD | | | Reserved | | 0x14 | BIST Control | 2:1 | Clock Source | RW | 0x0 | Allows choosing different OSC clock frequencies for forward channel frame. OSC Clock Frequency in Functional Mode when OSC mode is selected or when the selected clock source is not present e.g. missing PCLK/ External Oscillator. See Table 3 for oscillator clock frequencies when PCLK/ External Clock is missing. | | | | 0 | BIST Enable | RW | 0 | BIST Control: 1: Enable BIST mode 0: Disable BIST mode | | 0x15–0<br>x1D | | | | | RESERVED | | | 0x1E | BCC Watchdog<br>Control | 7:1 | BCC Watchdog<br>Timer | RW | 0x7F | The watchdog timer allows termination of a control channel transaction if it fails to complete within a programmed amount of time. This field sets the Bidirectional Control Channel Watchdog Timeout value in units of 2ms. This field should not be set to 0. | | | | 0 | BCC Watchdog<br>Timer Disable | RW | 0 | Disable Bidirectional Control Channel Watchdog Timer 1: Disables BCC Watchdog Timer operation 0: Enables BCC Watchdog Timer operation | | 0x1F-<br>0x29 | | | | | RESERVED | ) | | 0x2A | CRC Errors | 7:0 | BIST Mode CRC<br>Errors Count | R | 0 | Number of CRC Errors in the back channel when in BIST mode | | 0x2B-<br>0x34 | | | | | RESERVED | | | | | 7:4 | RSVD | | | Reserved | | | | 3 | PIN_LOCK to<br>External Oscillator | RW | 0 | Status of mode select pin 1: Indicates External Oscillator mode is selected by mode-resistor 0: External Oscillator mode is not selected by mode-resistor | | 0x35 | PLL Clock<br>Overwrite | 2 | PIN_LOCK2Oscilla tor | RW | 0 | Status of mode select pin 1: Indicates PCLK mode is selected by mode-resistor 0: PCLK mode not selected by mode-resistor | | | | 1 | LOCK to External<br>Oscillator | RW | 0 | Affects only when 0x03[1]=1 (OV_CLK2PLL) and 0x35[0]=0. 1: Routes GPO3 directly to PLL 0: Allows PLL to lock to PCLK" | | | | 0 | RSVD | | | Reserved | #### Table 2. DS90UB914Q Control Registers | Addr<br>(Hex) | Name | Bits | Field | R/W | Default | Description | |---------------|----------------------------|------|---------------------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------| | | | 7:1 | DEVICE ID | RW | 0x60'h | 7-bit address of Deserializer;<br>0x60h | | 0x00 | I <sup>2</sup> C Device ID | 0 | Deserializer ID<br>Select | RW | 0 | O: De-Serializer Device ID is set using address coming from CAD 1: Register I <sup>2</sup> C Device ID overrides ID[x] | Product Folder Links: DS90UB913Q DS90UB914Q | Addr<br>(Hex) | Name | Bits | Field | R/W | Default | Description | |---------------|----------------------------|------|-----------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 7:6 | RSVD | | | Reserved | | | | 5 | ANAPWDN | RW | 0 | This register can be set only through local I <sup>2</sup> C access 1: Analog power-down: Powers Down the analog block in the Serializer 0: No effect | | | | 4:2 | RSVD | | | Reserved | | 0x01 | Reset | 1 | Digital Reset 1 | RW | 0 | Digital Reset Resets the entire digital block except registers. This bit is self-clearing. 1: Reset 0: No effect | | | | 0 | Digital Reset 0 | RW | 0 | Digital Reset Resets the entire digital block including registers. This bit is self-clearing. 1: Reset 0: No effect | | | | 7 | RSVD | | | Reserved | | | | 6 | RSVD | | | Reserved | | | | 5 | Auto-Clock | RW | 0 | Output PCLK or OSC clock when not LOCKED Only PCLK | | | | 4 | SSCG LFMODE | RW | 0 | 1: Selects 8x mode for 10-18 MHz frequency range in SSCG 0: SSCG running at 4X mode | | 0x02 | General<br>Configuration 0 | 3:0 | SSCG | RW | 0 | SSCG Select 0000: Normal Operation, SSCG OFF 0001: fmod (kHz) PCLK/2168, fdev +/-0.50% 0010: fmod (kHz) PCLK/2168, fdev +/-1.00% 0011: fmod (kHz) PCLK/2168, fdev +/-1.50% 0100: fmod (kHz) PCLK/2168, fdev +/-2.00% 0101: fmod (kHz) PCLK/1300, fdev +/-0.50% 0110: fmod (kHz) PCLK/1300, fdev +/-1.50% 0111: fmod (kHz) PCLK/1300, fdev +/-1.50% 1000: fmod (kHz) PCLK/1300, fdev +/-2.00% 1001: fmod (kHz) PCLK/868, fdev +/-0.50% 1010: fmod (kHz) PCLK/868, fdev +/-1.50% 1011: fmod (kHz) PCLK/868, fdev +/-1.50% 1100: fmod (kHz) PCLK/868, fdev +/-2.00% 1101: fmod (kHz) PCLK/869, fdev +/-2.00% 1101: fmod (kHz) PCLK/869, fdev +/-1.50% 1101: fmod (kHz) PCLK/869, fdev +/-1.50% 1111: fmod (kHz) PCLK/650, fdev +/-1.00% 1111: fmod (kHz) PCLK/650, fdev +/-1.50% Note: This regsiter should be changed only after disabling SSCG. | | Addr<br>(Hex) | Name | Bits | Field | R/W | Default | Description | |---------------|----------------------------|------|-------------------------------------------------------------------------------------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x03 | | 7 | RX Parity Checker<br>Enable | RW | 1 | Forward Channel Parity Checker Enable 1: Enable 0: Disable | | | | 6 | TX CRC Checker<br>Enable | RW | 1 | Back Channel CRC Generator Enable 1: Enable 0: Disable | | | | 5 | V <sub>DDIO</sub> Control | RW | 1 | Auto voltage control 1: Enable (auto detect mode) 0: Disable | | | | 4 | V <sub>DDIO</sub> Mode | RW | 0 | VDDIO voltage set<br>1: 3.3V<br>0: 1.8V | | | | 3 | I <sup>2</sup> C Passthrough | RW | 1 | I <sup>2</sup> C Pass-Through Mode<br>1: Pass-Through Enabled<br>0: Pass-Through Disabled | | | General<br>Configuration 1 | 2 | AUTO ACK | RW | 0 | Automatically Acknowledge I <sup>2</sup> C Remote Write When enabled, I <sup>2</sup> C writes to the Deserializer (or any remote I <sup>2</sup> C Slave, if I <sup>2</sup> C PASS ALL is enabled) are immediately acknowledged without waiting for the Deserializer to acknowledge the write. The accesses are then remapped to address specified in 0x06. This allows I <sup>2</sup> C bus without LOCK. 1: Enable 0: Disable | | | | 1 | Parity Error Reset | RW | 0 | Parity Error Reset, This bit is self-clearing. 1: Parity Error Reset 0: No effect | | | | 0 | RRFB | RW | 1 | Pixel Clock Edge Select 1: Parallel Interface Data is strobed on the Falling Clock Edge. 0: Parallel Interface Data is strobed on the Rising Clock Edge. | | 0x04 | EQ Feature<br>Control 1 | 7:0 | EQ level - when<br>AEQ bypass is<br>enabled EQ setting<br>is provided by this<br>register | RW | 0x00 | Equalization gain 0x00 = ~0.0 dB 0x01 = ~4.5 dB 0x03 = ~6.5 dB 0x07 = ~7.5 dB 0x0F = ~8.0 dB 0x1F = ~11.0 dB 0x3F = ~12.5 dB | | 0x05 | | ı | | RI | SERVED | | | | | 7:1 | Remote ID | RW | 0x0C | Remote Serializer ID | | 0x06 | SER ID | 0 | Freeze Device ID | RW | 0 | Freeze Serializer Device ID Prevent auto-<br>loading of the Serializer Device ID from the<br>Forward Channel. The ID will be frozen at the<br>value written. | | 0x07 | SER Alias | 7:1 | Serializer Alias ID | RW | 0x00 | 7-bit Remote Serializer Device Alias ID Configures the decoder for detecting transactions designated for an I <sup>2</sup> C Deserializer device. The transaction will be remapped to the address specified in the SER ID register. A value of 0 in this field disables access to the remote I <sup>2</sup> C Slave. | | | | 0 | RSVD | | | Reserved | | Addr<br>(Hex) | Name | Bits | Field | R/W | Default | Description | |---------------|-------------|------|-----------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x08 | Slave ID[0] | 7:1 | Slave ID0 | RW | 0 | 7-bit Remote Slave Device ID 0 Configures the physical I <sup>2</sup> C address of the remote I <sup>2</sup> C Slave device attached to the remote Serializer. If an I <sup>2</sup> C transaction is addressed to the Slave Alias ID0, the transaction will be remapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer. | | | | 0 | RSVD | | | Reserved | | 0x09 | Slave ID[1] | 7:1 | Slave ID1 | RW | 0 | 7-bit Remote Slave Device ID 1 Configures the physical I <sup>2</sup> C address of the remote I <sup>2</sup> C Slave device attached to the remote Serializer. If an I <sup>2</sup> C transaction is addressed to the Slave Alias ID1, the transaction will be remapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer. | | | | 0 | RSVD | | | Reserved | | 0x0A | Slave ID[2] | 7:1 | Slave ID2 | RW | 0x00 | 7-bit Remote Slave Device ID 2 Configures the physical I <sup>2</sup> C address of the remote I <sup>2</sup> C Slave device attached to the remote Serializer. If an I <sup>2</sup> C transaction is addressed to the Slave Alias ID2, the transaction will be remapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer. | | | | 0 | RSVD | | | Reserved | | 0x0B | Slave ID[3] | 7:1 | Slave ID3 | RW | 0 | 7-bit Remote Slave Device ID 3 Configures the physical I <sup>2</sup> C address of the remote I <sup>2</sup> C Slave device attached to the remote Serializer. If an I <sup>2</sup> C transaction is addressed to the Slave Alias ID3, the transaction will be remapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer. | | | | 0 | RSVD | | | Reserved | | 0x0C | Slave ID[4] | 7:1 | Slave ID4 | RW | 0 | 7-bit Remote Slave Device ID 4 Configures the physical I <sup>2</sup> C address of the remote I <sup>2</sup> C Slave device attached to the remote Serializer. If an I <sup>2</sup> C transaction is addressed to the Slave Alias ID4, the transaction will be remapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer. | | | | 0 | RSVD | | | Reserved | | 0x0D | Slave ID[5] | 7:1 | Slave ID5 | RW | 0x00 | 7-bit Remote Slave Device ID 5 Configures the physical I <sup>2</sup> C address of the remote I <sup>2</sup> C Slave device attached to the remote Serializer. If an I <sup>2</sup> C transaction is addressed to the Slave Alias ID5, the transaction will be remapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer. | | | | 0 | RSVD | | | Reserved | | Addr<br>(Hex) | Name | Bits | Field | R/W | Default | Description | |---------------|----------------|------|-----------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x0E | Slave ID[6] | 7:1 | Slave ID6 | RW | 0 | 7-bit Remote Slave Device ID 6 Configures the physical I <sup>2</sup> C address of the remote I <sup>2</sup> C Slave device attached to the remote Serializer. If an I <sup>2</sup> C transaction is addressed to the Slave Alias ID6, the transaction will be remapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer. | | | | 0 | RSVD | | | Reserved | | 0x0F | Slave ID[7] | 7:1 | Slave ID7 | RW | 0x00 | 7-bit Remote Slave Device ID 7 Configures the physical I <sup>2</sup> C address of the remote I <sup>2</sup> C Slave device attached to the remote Serializer. If an I <sup>2</sup> C transaction is addressed to the Slave Alias ID7, the transaction will be remapped to this address before passing the transaction across the Bidirectional Control Channel to the Serializer. | | | | 0 | RSVD | | | Reserved | | 0x10 | Slave Alias[0] | 7:1 | Slave Alias ID0 | RW | 0x00 | 7-bit Remote Slave Device Alias ID 0 Configures the decoder for detecting transactions designated for an I <sup>2</sup> C Slave device attached to the remote Serializer. The transaction will be remapped to the address specified in the Slave ID0 register. A value of 0 in this field disables access to the remote I <sup>2</sup> C Slave. | | | | 0 | RSVD | | | Reserved | | 0x11 | Slave Alias[1] | 7:1 | Slave Alias ID1 | RW | 0x00 | 7-bit Remote Slave Device Alias ID 1 Configures the decoder for detecting transactions designated for an I <sup>2</sup> C Slave device attached to the remote Serializer. The transaction will be remapped to the address specified in the Slave ID1 register. A value of 0 in this field disables access to the remote I <sup>2</sup> C Slave. | | | | 0 | RSVD | | | Reserved | | 0x12 | Slave Alias[2] | 7:1 | Slave Alias ID2 | RW | 0x00 | 7-bit Remote Slave Device Alias ID 2 Configures the decoder for detecting transactions designated for an I <sup>2</sup> C Slave device attached to the remote Serializer. The transaction will be remapped to the address specified in the Slave ID2 register. A value of 0 in this field disables access to the remote I <sup>2</sup> C Slave. | | | | 0 | RSVD | | | Reserved | | 0x13 | Slave Alias[3] | 7:1 | Slave Alias ID3 | RW | 0x00 | 7-bit Remote Slave Device Alias ID 3 Configures the decoder for detecting transactions designated for an I <sup>2</sup> C Slave device attached to the remote Serializer. The transaction will be remapped to the address specified in the Slave ID3 register. A value of 0 in this field disables access to the remote I <sup>2</sup> C Slave. | | | | 0 | RSVD | | | Reserved | | Addr<br>(Hex) | Name | Bits | Field | R/W | Default | Description | |---------------|----------------------------|------|----------------------------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x14 | Slave Alias[4] | 7:1 | Slave Alias ID4 | RW | 0x00 | 7-bit Remote Slave Device Alias ID 4 Configures the decoder for detecting transactions designated for an I <sup>2</sup> C Slave device attached to the remote Serializer. The transaction will be remapped to the address specified in the Slave ID4 register. A value of 0 in this field disables access to the remote I <sup>2</sup> C Slave. | | | | 0 | RSVD | | | Reserved | | 0x15 | Slave Alias[5] | 7:1 | Slave Alias ID5 | RW | 0x00 | 7-bit Remote Slave Device Alias ID 5 Configures the decoder for detecting transactions designated for an I <sup>2</sup> C Slave device attached to the remote Serializer. The transaction will be remapped to the address specified in the Slave ID5 register. A value of 0 in this field disables access to the remote I <sup>2</sup> C Slave. | | | | 0 | RSVD | | | Reserved | | 0x16 | Slave Alias[6] | 7:1 | Slave Alias ID6 | RW | 0x00 | 7-bit Remote Slave Device Alias ID 6 Configures the decoder for detecting transactions designated for an I <sup>2</sup> C Slave device attached to the remote Serializer. The transaction will be remapped to the address specified in the Slave ID6 register. A value of 0 in this field disables access to the remote I <sup>2</sup> C Slave. | | | | 0 | RSVD | | | Reserved | | 0x17 | Slave Alias[7] | 7:1 | Slave Alias ID7 | RW | 0x00 | 7-bit Remote Slave Device Alias ID 7 Configures the decoder for detecting transactions designated for an I <sup>2</sup> C Slave device attached to the remote Serializer. The transaction will be remapped to the address specified in the Slave ID7 register. A value of 0 in this field disables access to the remote I <sup>2</sup> C Slave. | | | | 0 | RSVD | | | Reserved | | 0x18 | Parity Errors<br>Threshold | 7:0 | Parity Error<br>Threshold Byte 0 | RW | 0 | Parity errors threshold on the Forward channel during normal information. This sets the maximum number of parity errors that can be counted using register 0x1A. Least significant Byte. | | 0x19 | Parity Errors<br>Threshold | 7:0 | Parity Error<br>Threshold Byte 1 | RW | 0 | Parity errors threshold on the Forward channel during normal operation. This sets the maximum number of parity errors that can be counted using register 0x1B. Most significant Byte | | 0x1A | Parity Errors | 7:0 | Parity Error Byte 0 | RW | 0 | Number of parity errors in the Forward channel during normal operation. Least significant Byte | | 0x1B | Parity Errors | 7:0 | Parity Error Byte 1 | RW | 0 | Number of parity errors in the Forward channel during normal operation Most significant Byte | | Addr<br>(Hex) | Name | Bits | Field | R/W | Default | Description | |---------------|----------------|------|-----------------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------| | | | 7:4 | Rev-ID | R | 0 | Revision ID 0x0000: Production | | | | 3 | RSVD | | | Reserved | | 0x1C | General Status | 2 | Parity Error | R | 0 | Parity Error detected 1: Parity Errors detected 0: No Parity Errors | | OXIO | Concrat Glatus | 1 | Signal Detect | R | 0 | Serial input detected Serial input not detected | | | | 0 | Lock | R | 0 | De-Serializer CDR, PLL's clock to recovered clock frequency 1: De-Serializer locked to recovered clock 0: De-Serializer not locked | | | | 7 | GPIO1 Output<br>Vaue | RW | 0 | Local GPIO Output Value This value is the output on the GPIO pin when the GPIO function is enabled, the local GPIO direction is Output. | | | | 6 | RSVD | | | Reserved | | | | 5 | GPIO1 Direction | RW | 1 | Local GPIO Direction 1: Input 0: Output | | 0:40 | GPIO[1] and | 4 | GPIO1 Enable | RW | 1 | GPIO Function Enable 1: Enable GPIO operation 0: Enable normal operation | | 0x1D | GPIO[0] Config | 3 | GPIO0 Output<br>Value | RW | 0 | Local GPIO Output Value This value is output<br>on the GPIO pin when the GPIO function is<br>enabled, the local GPIO direction is Output. | | | | 2 | RSVD | | | Reserved | | | | 1 | GPIO0 Direction | RW | 1 | Local GPIO Direction 1: Input 0: Output | | | | 0 | GPIO0 Enable | RW | 1 | GPIO Function Enable 1: Enable GPIO operation 0: Enable normal operation | | | | 7 | GPIO3 Output<br>Vaue | RW | 0 | Local GPIO Output Value This value is the output on the GPIO pin when the GPIO function is enabled, the local GPIO direction is Output. | | | | 6 | RSVD | | | Reserved | | | | 5 | GPIO3 Direction | RW | 1 | Local GPIO Direction 1: Input 0: Output | | 0.45 | GPIO[3] and | 4 | GPIO3 Enable | RW | 1 | GPIO Function Enable 1: Enable GPIO operation 0: Enable normal operation | | 0x1E | GPIO[2] Config | 3 | GPIO2 Output<br>Value | RW | 0 | Local GPIO Output Value This value is output on the GPIO pin when the GPIO function is enabled, the local GPIO direction is Output. | | | | 2 | RSVD | | | Reserved | | | | 1 | GPIO2 Direction | RW | 1 | Local GPIO Direction 1: Input 0: Output | | | | 0 | GPIO2 Enable | RW | 1 | GPIO Function Enable 1: Enable GPIO operation 0: Enable normal operation | | Addr<br>(Hex) | Name | Bits | Field | R/W | Default | Description | |---------------|----------------------------|------|-----------------------------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 7 | OEN_OSS<br>Override | RW | 0 | Allows overriding OEN and OSS select coming from Pins 1: Overrides OEN/OSS_SEL selected by pins 0: Does NOT override OEN/OSS_SEL select by pins | | | | 6 | OEN Select | RW | 0 | OEN configuration from register | | | | 5 | OSS Select | R | 0 | OSS_SEL configuration from register | | | | 4 | MODE_OVERRID<br>E | RW | 0 | Allows overriding mode select bits coming from back-channel 1: Overrides MODE select bits 0: Does not override MODE select bits | | 0x1F | Mode and OSS<br>Select | 3 | PIN_MODE_12-bit<br>HF mode | R | 0 | Status of mode select pin | | | | 2 | PIN_MODE_10 bit mode | R | 0 | Status of mode select pin | | | | 1 | MODE_12-bit High<br>Frequency | RW | 0 | Selects 12 bit high frequency mode. This bit is automatically updated by the mode settings from RX unless MODE_OVERRIDE is SET 1: 12 bit high frequency mode is selected. 0: 12 bit high frequency mode is not selected. | | | | 0 | MODE_10-bit<br>mode | RW | 0 | Selects 10 bit mode. This bit is automatically updated by the mode settings from RX unless MODE_OVERRIDE is SET 1: Enables 10 bit mode. 0: Disables 10 bit mode. | | 0x20 | BCC Watchdog<br>Control | 7:1 | BCC Watchdog timer | RW | 0 | The watchdog timer allows termination of a control channel transaction if it fails to complete within a programmed amount of time. This field sets the Bidirectional Control Channel Watchdog Timeout value in units of 2ms. This field should not be set to 0. | | | 33.1101 | 0 | BCC Watchdog<br>Timer Disable | RW | 0 | Disable Bidirectional Control Channel Watchdog Timer 1: Disables BCC Watchdog Timer operation 0: Enables BCC Watchdog Timer operation | | | | 7 | I <sup>2</sup> C pass through all | RW | 0 | I2C Pass-Through All Transactions 0: Disabled 1: Enabled | | 0x21 | I <sup>2</sup> C Control 1 | 6:4 | I <sup>2</sup> C SDA Hold | RW | 0 | Internal SDA Hold Time This field configures the amount of internal hold time provided for the SDA input relative to the SCL input. Units are 50ns. | | | | 3:0 | I <sup>2</sup> C Filter Depth | RW | 0 | I <sup>2</sup> C Glitch Filter Depth This field configures the maximum width of glitch pulses on the SCL and SDA inputs that will be rejected. Units are 10ns. | | Addr<br>(Hex) | Name | Bits | Field | R/W | Default | Description | |---------------|----------------------------|------|---------------------------------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 7 | Forward Channel<br>Sequence Error | R | 0 | Control Channel Sequence Error Detected This bit indicates a sequence error has been detected in forward control channel. 1: If this bit is set, an error may have occurred in the control channel operation 0: No forward channel errors have been detected on the control channel | | | | 6 | Clear Sequence<br>Error | RW | 0 | Clears the Sequence Error Detect bit | | | | 5 | RSVD | | | Reserved | | | | 4:3 | SDA Output Delay | RW | 0 | SDA Output Delay This field configures output delay on the SDA output. Setting this value will increase output delay in units of 50ns. Nominal output delay values for SCL to SDA are: 00:350ns 01:400ns 10:450ns 11:500ns | | 0x22 | I <sup>2</sup> C Control 2 | 2 | Local Write Disable | RW | 0 | Disable Remote Writes to local registers Setting this bit to a 1 will prevent remote writes to local device registers from across the control channel. This prevents writes to the Deserializer registers from an I2C master attached to the Serializer. Setting this bit does not affect remote access to I2C slaves at the Deserializer. | | | | 1 | I <sup>2</sup> C Bus Timer<br>Speedup | RW | 0 | Speed up I <sup>2</sup> C Bus Watchdog Timer 1: Watchdog Timer expires after approximately 50µs 0: Watchdog Timer expires after approximately 1s. | | | | 0 | I <sup>2</sup> C Bus Timer<br>Disable | RW | 0 | Disable I <sup>2</sup> C Bus Watchdog Timer When the I <sup>2</sup> C Watchdog Timer may be used to detect when the I <sup>2</sup> C bus is free or hung up following an invalid termination of a transaction. If SDA is high and no signaling occurs for approximately 1 second, the I <sup>2</sup> C bus will assumed to be free. If SDA is low and no signaling occurs, the device will attempt to clear the bus by driving 9 clocks on SCL | | 0x23 | General Purpose<br>Control | 7:0 | GPCR | RW | 0 | Scratch Register | | | | 7:4 | RSVD | | | Reserved | | 0x24 | BIST Control | 3 | BIST Pin<br>Configuration | RW | 1 | Bist Configured through Pin. 1: Bist configured through pin. 0: Bist configured through register bit "reg_24[0]" | | UX24 | DIST COMMO | 2:1 | BIST Clock Source | RW | 00 | BIST Clock Source<br>See Table 4 | | | | 0 | BIST Enable | RW | 0 | BIST Control 1: Enabled 0: Disabled | | 0x25 | Parity Error Count | 7:0 | BIST Error Count | R | 0 | Number of Forward channel Parity errors in the BIST mode. | | 0x26-0<br>x3B | | | | RE | SERVED | | | Addr<br>(Hex) | Name | Bits | Field | R/W | Default | Description | | | |---------------|----------------------------------|----------|---------------------------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | 7:2 | RSVD | | | Reserved | | | | 0x3C | Oscillator output divider select | 1:0 | OSC OUT<br>DIVIDER SEL | RW | 0 | Selects the divider for the OSC clock out on PCLK when system is not locked and selected by OEN/OSSSEL 0x02[5] 00: 50M (+/- 30%) 01: 25M (+/- 30%) 1X: 12.5M (+/- 30%) | | | | 0x3D-<br>0x3E | | | | RE | SERVED | | | | | | | 7:5 | RSVD | | | Reserved | | | | 0x3F | CML Output<br>Enable | 4 | CML OUT Enable | RW | 1 | 0: CML Loop-through Driver is powered up 1: CML Loop-through Driver is powered down. | | | | | | 3:0 | RSVD | | | Reserved | | | | 0x40 | SCL High Time | 7:0 | SCL High Time | RW | 0x82 | I <sup>2</sup> C Master SCL High Time This field configures the high pulse width of the SCL output when the De-Serializer is the Master on the local I <sup>2</sup> C bus. Units are 50 ns for the nominal oscillator clock frequency. The default value is set to provide a minimum (4µs + 0.3µs of rise time for cases where rise time is very fast) SCL high time with the internal oscillator clock running at 26MHz rather than the nominal 20MHz. | | | | 0x41 | SCL Low Time | 7:0 | SCL Low Time | RW | 0x82 | $I^2C$ SCL Low Time This field configures the low pulse width of the SCL output when the DeSerializer is the Master on the local $I^2C$ bus. This value is also used as the SDA setup time by the $I^2C$ Slave for providing data prior to releasing SCL during accesses over the Bidirectional Control Channel. Units are 50 ns for the nominal oscillator clock frequency. The default value is set to provide a minimum $(4.7\mu s + 0.3\mu s)$ of fall time for cases where fall time is very fast) SCL low time with the internal oscillator clock running at 26MHz rather than the nominal 20MHz. | | | | | | 7:2 | RSVD | | | Reserved | | | | 0x42 | CRC Force Error | 1 | Force Back<br>Channel Error | RW | 0 | This bit introduces multiple errors into Back channel frame. No effect | | | | | | 0 | Force One Back<br>Channel Error | RW | 0 | This bit introduces ONLY one error into Back channel frame. Self clearing bit No effect | | | | 0x43-<br>0x4C | | RESERVED | | | | | | | | 0x4D | AEQ Test Mode<br>Select | 7 | RSVD | | | Reserved | | | | | | 6 | AEQ Bypass | RW | 0 | Bypass AEQ and use set manual EQ value using register 0x04 | | | | | | 5:0 | RSVD | | | Reserved | | | | 0x4E | EQ Value | 7:0 | AEQ / Manual Eq<br>Readback | R | 0 | Read back the adaptive and manual Equalization value | | | #### Table 3. Clock Sources for Forward Channel Frame on the Serializer During Normal Operation | DS90UB913Q<br>Reg 0x14 [2:1] | 10-bit<br>Mode | 12-bit<br>High Frequency Mode | 12-bit<br>Low Frequency Mode | |------------------------------|----------------|-------------------------------|------------------------------| | 00 | 50 MHz | 37.5 MHz | 25 MHz | | 01 | 100 MHz | 75 MHz | 50 MHz | | 10 | 50 MHz | 37.5 MHz | 25 MHz | | 11 | 25MHz | 18.75 MHz | 12.5 MHz | Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated #### **Table 4. BIST Clock Sources** | DS90UB914Q<br>Reg 0x24 [2:1] | 10-bit<br>Mode | 12-bit<br>High Frequency Mode | 12-bit<br>Low Frequency Mode | | | |------------------------------|----------------|-------------------------------|------------------------------|--|--| | 00 | PCLK | PCLK | PCLK | | | | 01 | 100 MHz | 75 MHz | 50 MHz | | | | 10 | 50 MHz | 37.5 MHz | 25 MHz | | | | 11 | 25MHz | 18.75 MHz | 12.5 MHz | | | #### **Functional Description** The DS90UB913/914Q FPD- Link III chipsets are intended to link mega-pixel camera imagers and video processors in ECUs. The Serializer/Deserializer chipset can operate from 10MHz to 100MHz pixel clock frequency. The DS90UB913Q device transforms a 10/12-bit wide parallel LVCMOS data bus along with a bidirectional control channel control bus into a single high-speed differential pair. The high speed serial bit stream contains an embedded clock and DC-balanced information which enhances signal quality to support AC coupling. The DS90UB914Q device receives the single serial data stream and converts it back into a 10/12-bit wide parallel data bus together with the control channel data bus. The DS90UB913/914Q chipsets can accept up to - ■12 bits of DATA+2 bits SYNC for an input PCLK range of 10MHz-50MHz in the 12-bit low frequency mode - 12 bits DATA + 2 SYNC bits for an input PCLK range of 15MHz to 75MHz in the 12-bit high frequency mode - ■10 bits DATA + 2 SYNC bits for an input PCLK range of 20MHz to 100MHz in the 10-bit mode. The DS90UB914Q chipset has a 2:1 multiplexer which allows customers to select between two Serializer inputs. The control channel function of the DS90UB913/DS90UB914Q chipset provides bidirectional communication between the image sensor and ECUs. The integrated bidirectional control channel transfers data bidirectionally over the same differential pair used for video data interface. This interface offers advantages over other chipsets by eliminating the need for additional wires for programming and control. The bidirectional control channel bus is controlled via an I2C port. The bidirectional control channel offers asymmetrical communication and is not dependent on video blanking intervals. The DS90UB913/914Q chipset offer customers the choice to work with different clocking schemes. The DS90UB913/914Q chipsets can use an external oscillator as the reference clock source for the PLL or PCLK from the imager as primary reference clock to the PLL. #### **Transmission Media** The DS90UB913/914Q chipset is intended to be used in a point-to-point configuration through a shielded twisted pair cable. The Serializer and Deserializer provide internal termination to minimize impedance discontinuities. The interconnect (cable and connectors) should have a differential impedance of 100 Ohms. The maximum length of cable that can be used is dependent on the quality of the cable (gauge, impedance), connector, board(discontinuities, power plane), the electrical environment (e.g power stability, ground noise, input clock jitter, PCLK frequency, etc). The resulting signal quality at the receiving end of the transmission media may be assessed by monitoring the differential eye opening of the serial data stream. A differential probe should be used to measure across the termination resistor at the CMLOUTP/N pins. Figure 19 illustrates the minimum eye width and eye height that is necessary for bit error free operation. # DS90UB913/914Q Operation with External Oscillator as Reference Clock In some applications, the pixel clock that comes from the imager can have jitter which exceeds the tolerance of the DS90UB913/914Q chipsets. In this case, the DS90UB913Q device should be operated by using an external clock source as the reference clock for the DS90UB913/914Q chipsets. **This is the recommended operating mode.** The external oscillator clock output goes through a divide-by-2 circuit in the DS90UB913Q Serializer and this divided clock output is used as the reference clock for the imager. The output data and pixel clock from the imager are then fed into the DS90UB913Q device. Figure 24 shows the operation of the DS90UB13/914Q chipsets while using an external automotive grade oscillator. Figure 24. DS90UB913/914Q Operation in the External Oscillator Mode When the DS90UB913Q device is operated using an external oscillator, the GPO3 pin on the DS90UB913Q is the input pin for the external oscillator. In applications where the DS90UB913Q device is operated from an external oscillator, the divide-by-2 circuit in the DS90UB913Q device feeds back the divided clock output to the imager device through GPO2 pin. The pixel clock to external oscillator ratios needs to be fixed for the 12-bit high frequency mode and the 10-bit mode. In the 10-bit mode, the pixel clock frequency divided by the external oscillator frequency must be 2. In the 12-bit high frequency mode, the pixel clock frequency divided by the external oscillator frequency must be 1.5. For example, if the external oscillator frequency is 48MHz in the 10-bit mode, the pixel clock frequency of the imager needs to be twice of the external oscillator frequency, i.e. 96MHz. If the external oscillator frequency is 48MHz in the 12-bit high frequency mode, the pixel clock frequency of the imager needs to be 1.5 times of the external oscillator frequency, i.e. 72MHz. In this mode, GPO2 and GPO3 on the Serializer cannot act as the output of the input signal coming from GPIO2 or GPIO3 on the Deserializer. ## DS90UB913/914Q Operation with Pixel Clock from Imager as Reference Clock The DS90UB913/914Q chipsets can be operated by using the pixel clock from the imager as the reference clock. Figure 25 shows the operation of the DS90UB913/914Q chipsets using the pixel clock from the imager. If the DS90UB913Q device is operated using the pixel clock from the imager as the reference clock, then the imager uses an external oscillator as its reference clock. There are 4 GPIOs on the Serializer and 4 GPIOs on the Deserializer in this mode. Figure 25. DS90UB913Q/914Q Operation in PCLK mode #### **MODE** Pin on Serializer The mode pin on the Serializer can be configured to select if the DS90UB913Q device is to be operated from the external oscillator or the PCLK from the imager. The pin must be pulled to $V_{DD}(1.8V, \text{ not } V_{DDIO})$ with a 10 k $\Omega$ resistor and a pull down resistor ( $R_{MODE}$ ) of the recommended value to set the modes shown in Figure 26. The recommended maximum resistor tolerance is 1%. Figure 26. MODE Pin configuration on DS90UB913Q Table 5. DS90UB913Q Serializer MODE Resistor Value | DS90UB913Q Serializer MODE Resistor Value | | | | | | |-------------------------------------------|----------------------------------|--|--|--|--| | Mode Select | R <sub>MODE</sub> Resistor Value | | | | | | PCLK from imager mode | 0kΩ | | | | | | External Oscillator mode | 4.7kΩ | | | | | Copyright © 2012. Texas Instruments Incorporated Submit Documentation Feedback #### **MODE** Pin on Deserializer The mode pin on the Deserializer can be used to configure the device to work in the 12-bit low frequency mode, 12- bit high frequency mode or the 10 bit mode of operation. Internally, the DS90UB913/914Q chipset operates in a divide-by-1 mode in the 12- bit low frequency mode, divide-by-2 mode in the 10-bit mode and a divide-by-1.5 mode in the 12- bit high frequency mode. The pin must be pulled to $V_{DD}$ (1.8V, not $V_{DDIO}$ ) with a 10 k $\Omega$ resistor and a pull down resistor ( $R_{MODE}$ ) of the recommended value to set the different modes in the Deserializer as mentioned in Table 6. The Deserializer automatically configures the Serializer to correct mode via the backchannel. The recommended maximum resistor tolerance is 1% . Figure 27. Mode Pin Configuration on DS90UB914Q Deserializer Table 6. DS90UB914Q Deserializer MODE Resistor Value | DS90UB914Q Deserializer MODE resistor Value | | | | | | | | |--------------------------------------------------------------------|----------------------------------|--|--|--|--|--|--| | MODE Select | R <sub>MODE</sub> Resistor Value | | | | | | | | 12-bit low frequency mode 10-50 MHz PCLK, 10/12 bits DATA+ 2 SYNC | 0kΩ | | | | | | | | 12-bit high frequency mode 15-75 MHz PCLK, 10/12 bits DATA+ 2 SYNC | 3kΩ | | | | | | | | 10-bit mode 20 MHz – 100 MHz PCLK, 10 bits DATA+ 2 SYNC | 11kΩ | | | | | | | #### Line Rate Calculations for the DS90UB913/914Q The DS90UB913Q device divides the clock internally by divide-by-1 in the 12 bit low frequency mode, by divide-by-2 in the 10-bit mode and by divide-by-1.5 in the 12-bit high frequency mode. Conversely, the DS90UB914Q multiplies the recovered serial clock to generate the proper pixel clock output frequency. Thus the maximum line rate in the three different modes remains 1.4Gbps. The following are the formulae used to calculate the maximum line rate in the different modes. - For 12 bit low frequency mode, Line rate = $f_{PCLK}^*$ 28; e.g. $f_{PCLK}$ =50MHz, line rate = 50\*28=1.4Gbps - For 10 bit mode, Line rate = $f_{PCLK}/2*28$ ; e.g. $f_{PCLK}=100MHz$ , line rate = (100/2)\*28=1.4Gbps - For the 12 bit high frequency mode, Line rate = $f_{PCLK}^*(2/3)^*28$ ; e.g. $f_{PCLK}=75MHz$ , line rate = $(75)^*(2/3)^*28=1.4Gbps$ #### **Deserializer Multiplexer Input** The DS90UB914Q offers a 2:1 multiplexer that can be used to select which camera is used as the input. Figure 28 shows the operation of the 2:1 multiplexer in the Deserializer. The selection of the camera can be pin controlled as well as register controlled. Both the Deserializer inputs cannot be enabled at the same time. If the Serializer A is selected as the active Serializer, the back-channel for Deserializer A turns ON and vice versa. To switch between the two cameras, first the Serializer B has to be selected using the SEL pin/register on the Deserializer. After that the back channel driver for Deserializer B has to be enabled using the register in the Deserializer. Figure 28. Using the multiplexer on the Deserializer to enable a two camera system #### **Serial Frame Format** The High Speed Forward Channel is composed of 28 bits of data containing video data, sync signals, I2C and parity bits. This data payload is optimized for signal transmission over an AC coupled link. Data is randomized, balanced and scrambled. The 28 bits frame structure changes in the 12 bit low frequency mode, 12 bit high frequency mode and the 10 bit mode internally and is seamless to the customer. The bidirectional control channel data is transferred over the single serial link along with the high-speed forward data. This architecture provides a full duplex low speed forward and backward path across the serial link together with a high speed forward channel without the dependence on the video blanking phase. #### **Error Detection** The chipset provides error detection operations for validating data integrity in long distance transmission and reception. The data error detection function offers users flexibility and usability of performing bit-by-bit data transmission error checking. The error detection operating modes support data validation of the following signals: - Bidirectional control channel data across the serial link - · Parallel video/sync data across the serial link The chipset provides 1 parity bit on the forward channel and 4 CRC bits on the back channel for error detection purposes. The DS90UB913/914Q chipset checks the forward and back channel serial links for errors and stores the number of detected errors in two 8-bit registers in the Serializer and the Deserializer respectively. To check parity errors on the forward channel, monitor registers 0x1A and 0x1B on the Deserializer. If there is a loss of LOCK, then the counters on registers 0x1A and 0x1B are reset. Whenever there is a parity error on the forward channel, the PASS pin will go low. To check CRC errors on the back-channel, monitor registers 0x0A and 0x0B on the Serializer. # **Description of Bidirectional Control Bus and I2C Modes** The I2C compatible interface allows programming of the DS90UB913Q, DS90UB914Q, or an external remote device (such as image sensor) through the bidirectional control channel. Register programming transactions to/from the DS90UB913Q/914Q chipset are employed through the clock (SCL) and data (SDA) lines. These two signals have open drain I/Os and both lines must be pulled-up to VDDIO by an external resistor. Pull-up resistors or current sources are required on the SCL and SDA busses to pull them high when they are not being driven low. A logic LOW is transmitted by driving the output low. Logic HIGH is transmitted by releasing the output and allowing it to be pulled-up externally. The appropriate pull-up resistor values will depend upon the total bus capacitance and operating speed. The DS90UB913/914Q I2C bus data rate supports up to 400 kbps according to I2C fast mode specifications. Figure 29. Write Byte Figure 30. Read Byte Figure 31. Basic Operation Figure 32. Start and Stop Conditions # **Slave Clock Stretching** The I2C compatible interface allows programming of the DS90UB913Q, DS90UB914Q, or an external remote device (such as image sensor) through the bidirectional control To communicate and synchronize with remote devices on the I2C bus through the bidirectional control channel/MCU, **the chipset utilizes bus clock stretching (holding the SCL line low) during data transmission**; where the I2C slave pulls the SCL line low on the 9th clock of every I2C transfer (before the ACK signal). The slave device will not control the clock and only stretches it until the remote peripheral has responded. The I2C master must support clock stretching to operate with the DS90UB913/914Q chipset. ## **I2C Pass Through** I2C pass-through provides an alternative means to independently address slave devices. The mode enables or disables I2C bidirectional control channel communication to the remote I2C bus. This option is used to determine whether or not an I2C instruction is to be transferred over to the remote I2C device. When enabled, the I2C bus traffic will continue to pass through, I2C commands will be excluded to the remote I2C device. The pass through function also provides access and communication to only specific devices on the remote bus. See Figure 33 for an example of this function. If master controller transmits I<sup>2</sup>C transaction for address 0xA0, the SER A with I<sup>2</sup>C pass through enabled will transfer I<sup>2</sup>C commands to remote Camera A. The SER B with I<sup>2</sup>C pass through disabled, any I<sup>2</sup>C commands will be bypassed on the I<sup>2</sup>C bus to Camera B. Figure 33. I<sup>2</sup>C Pass Through ## ID[x] Address Decoder on the Serializer The ID[x] pin on the Serializer is used to decode and set the physical slave address of the Serializer (I2C only) to allow up to five devices on the bus connected to the Serializer using only a single pin. The pin sets one of the 5 possible addresses for each Serializer device. The pin must be pulled to VDD (1.8V, not VDDIO) with a 10 k $\Omega$ resistor and a pull down resistor (RID) of the recommended value to set the physical device address. The recommended maximum resistor tolerance is 1%. Figure 34. ID[x] Address Decoder on the Serializer Table 7. ID[x] Resistor Value for DS90UB913Q Serializer | ID[x] Resistor Value — DS90UB913Q Serializer | | | | | | | |----------------------------------------------|-------------|--------------------------------|--|--|--|--| | Resistor RID0 Ω<br>(1% Tolerance) | Address 7'b | Address 8'b 0 appended (WRITE) | | | | | | 0k | 0x58 | 0xB0 | | | | | | 2k | 0x59 | 0xB2 | | | | | | 4.7k | 0x5A | 0xB4 | | | | | | 8.2k | 0x5B | 0xB6 | | | | | | 14k | 0x5C | 0xB8 | | | | | | 100k | 0x5D | 0xBA | | | | | ## ID[x] Address Decoder on the Deserializer The IDx[0] and IDx[1] pins on the Deserializer are used to decode and set the physical slave address of the Deserializer (I2C only) to allow up to 16 devices on the bus using only two pins. The pins set one of 16 possible addresses for each Deserializer device. As there will be more Deserializer devices connected on the same board than Serializers, more I2C device addresses have been defined for the DS90UB914Q Deserializer than the DSDS90UB913Q Serializer. The pins must be pulled to VDD (1.8V, not VDDIO) with a 10 k $\Omega$ resistor and two pull down resistors (RID0 and RID1) of the recommended value to set the physical device address. The recommended maximum resistor tolerance is 1%. Figure 35. ID[x[ Address Decoder on the Deserializer Table 8. Resistor Values for IDx[0] and IDx[1] on DS90UB914Q Deserializer | ID[x] Resistor Value — DS90UB913Q Serializer | | | | | | | | | |----------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Resistor RID0 Ω (1%Tolerance) | Address 7'b | Address 8'b 0 appended (WRITE) | | | | | | | | Ok | 0x60 | 0xC0 | | | | | | | | 3k | 0x61 | 0xC2 | | | | | | | | 11k | 0x62 | 0xC4 | | | | | | | | 100k | 0x63 | 0xC6 | | | | | | | | Ok | 0x64 | 0xC8 | | | | | | | | 3k | 0x65 | 0xCA | | | | | | | | 11k | 0x66 | 0XCC<br>0XCE | | | | | | | | 100k | 0x67 | | | | | | | | | Ok | 0x68 | 0XD0 | | | | | | | | 3k | 0x69 | 0XD2 | | | | | | | | 11k | 0x6A | 0XD4 | | | | | | | | 100k | 0x6B | 0XD6 | | | | | | | | 0k | 0x6C | 0XD8 | | | | | | | | 3k | 0x6D | 0XDA | | | | | | | | 11k | 0x6E | 0XDC | | | | | | | | 100k | 0x6F | 0XDE | | | | | | | | | (1%Tolerance) 0k 3k 11k 100k 0k 3k 11k 100k 0k 3k 11k 100k 0k 3k 11h 11k 1100k 0k 3k 11k 110k | (1%Tolerance) 0k 0x60 3k 0x61 11k 0x62 100k 0x63 0k 0x64 3k 0x65 11k 0x66 100k 0x67 0k 0x68 3k 0x69 11k 0x6A 100k 0x6B 0k 0x6C 3k 0x6D 11k 0x6E | | | | | | | # Clock-Data Recovery Status Flag (LOCK), Output Enable (OEN) and Output State Select (OSS\_SEL) When PDB is driven HIGH, the Deserializer's CDR PLL begins locking to the serial input and LOCK is TRI-STATE or LOW (depending on the value of the OEN setting). After the DS90UB914Q completes its lock sequence to the input serial data, the LOCK output is driven HIGH, indicating valid data and clock recovered from the serial input is available on the parallel bus and PCLK outputs. The states of the outputs are based on the OEN and OSS\_SEL setting (Table 5). See Figure 17. ### **Table 9. Output States** | | I | nputs | | | Outputs | | | | | | | | |---------------|-----|-------|-----|--------|----------------|--------------------|----------------------------|--|--|--|--|--| | Serial Inputs | PDB | OEN | oss | LOCK | Pass | DATA, GPIO,<br>I2S | CLK | | | | | | | Х | 0 | Х | Х | Z | Z | Z | Z | | | | | | | Х | 1 | 0 | 0 | L or H | L | L | L | | | | | | | Х | 1 | 0 | 1 | L or H | Z | Z | Z | | | | | | | Static | 1 | 1 | 0 | L | L | L | L/Osc(Register Bit Enable) | | | | | | | Static | 1 | 1 | 1 | Н | Previous State | L | L | | | | | | | Active | 1 | 1 | 0 | Н | L | L L | | | | | | | | Active | 1 | 1 | 1 | Н | Valid | Valid | Valid | | | | | | #### **Programmable Controller** An integrated I2C slave controller is embedded in the DS90UB913Q Serializer as well as the DS90UB914Q Deserializer. It must be used to configure the extra features embedded within the programmable registers or it can be used to control the set of programmable GPIOs. # **Multiple Device Addressing** Some applications require multiple camera devices with the same fixed address to be accessed on the same I<sup>2</sup>C bus. The DS90UB913/914 provides slave ID matching/aliasing to generate different target slave addresses when connecting more than two identical devices together on the same bus. This allows the slave devices to be independently addressed. Each device connected to the bus is addressable through a unique ID by programming of the SLAVE\_ID\_MATCH register on Deserializer. This will remap the SLAVE\_ID\_MATCH address to the target SLAVE\_ID\_INDEX address; up to 8 ID indexes are supported. The ECU Controller must keep track of the list of I<sup>2</sup>C peripherals in order to properly address the target device. See Figure 36 for an example of this function. - ECU is the I<sup>2</sup>C master and has an I<sup>2</sup>C master interface - The I<sup>2</sup>C interfaces in DES A and DES B are both slave interfaces. - The I<sup>2</sup>C protocol is bridged from DES A to SER A and from DES B to SER B - The I<sup>2</sup>C interfaces in SER A and SER B are both master interfaces If master controller transmits I<sup>2</sup>C slave 0xA0, the DES A address 0xC0 will forward the transaction to remote Camera A. If the controller transmits slave address 0xA4, the DES B 0xC2 will recognize that 0xA4 is mapped to 0xA0 and will be transmitted to the remote Camera B. If controller sends command to address 0xA6, the DES B 0xC2 will forward transaction to slave device 0xA2. The Slave ID index/match is supported only in the camera mode (SER: MODE pin = L; DES: MODE pin = H). For Multiple device addressing in display mode (SER: MODE pin = H; DES: MODE pin = L), use the $I^2C$ pass through function. Figure 36. Multiple Device Addressing ### **Synchronizing Multiple Cameras** For applications requiring multiple cameras for frame-synchronization, it is recommended to utilize the General Purpose Input/Output (GPIO) pins to transmit control signals to synchronize multiple cameras together. To synchronize the cameras properly, the system controller needs to provide a field sync output (such as a vertical or frame sync signal) and the cameras must be set to accept an auxiliary sync input. The vertical synchronize signal corresponds to the start and end of a frame and the start and end of a field. Note this form of synchronization timing relationship has a non-deterministic latency. After the control data is reconstructed from the birectional control channel, there will be a time variation of the GPIO signals arriving at the different target devices (between the parallel links). The maximum latency delta (t1) of the GPIO data transmitted across multiple links is 25µs. Note: The user must verify that the timing variations between the different links are within their system and timing specifications. See Figure 37 for an example of this function. The maximum time (t1) between the rising edge of GPIO (i.e. sync signal) arriving at Camera A and Camera B is 25µs. Figure 37. Synchronizing Multiple Cameras Figure 38. GPIO Delta Latency #### General Purpose I/O (GPIO) Descriptions There are 4 GPOs on the Serializer and 4 GPIOs on the Deserializer when the DS90UB913/914Q chipsets are run off the pixel clock from the imager as the reference clock source. The GPOs on the Serializer can be configured as outputs for the input signals that are fed into the Deserializer GPIOs. In addition, the GPOs on the Serializer can behave as outputs of the local register on the Serializer. The GPIOs on the Deserializer can be configured to be the input signals feeding the output of the GPOs on the Serializer. In addition the GPIOs on the Deserializer can be configured to behave as outputs of the local register on the Deserializer. If the DS90UB913/914Q chipsets are run off the external oscillator source as the reference clock, then GPO3 on the Serializer is automatically configured to be the input for the external clock and GPIO2 on the Deserializer is configured to be the output of the divide-by-2 clock which is fed into the imager as its reference clock. In this case, the GPIO2 and GPIO3 on the Deserializer can only behave as outputs of the local register on the Deserializer. The GPIO maximum switching rate is up to 66 kHz when configured for communication between Deserializer GPIO to Serializer GPO. ## **LVCMOS VDDIO Option** 1.8V/2.8V/3.3V Serializer inputs and 1.8V/3.3V Deserializer outputs are user configurable to provide compatibility with 1.8V, 2.8V and 3.3V system interfaces. ## Deserializer - Adaptive Input Equalization(AEQ) The receiver inputs provide an adaptive input equalization filter in order to compensate for loss from the media. The level of equalization can also be manually selected via register controls. The fully adaptive equalizer output can be seen using the CMLOUTP/CMLOUTN pins in the Deserializer. Figure 39. Maximum Equalizer Gain vs. Line Frequency ### **EMI Reduction** # **Deserializer Staggered Output** The receiver staggers output switching to provide a random distribution of transitions within a defined window. Outputs transitions are distributed randomly. This minimizes the number of outputs switching simultaneously and helps to reduce supply noise. In addition it spreads the noise spectrum out reducing overall EMI. # Spread Spectrum Clock Generation(SSCG) on the Deserializer The DS90UB914Q parallel data and clock outputs have programmable SSCG ranges from 10 MHz to 100 MHz. The modulation rate and modulation frequency variation of output spread is controlled through the SSC control registers on the DS90UB914Q device. SSC profiles can be generated using bits [3:0] in register 0x02 in the Deserializer. ### **Powerdown** The SER has a PDB input pin to ENABLE or Powerdown (SLEEP) the device. The modes can be controlled by the host and is used to disable the Link to save power when the remote device is not operational. In this mode, if the PDB pin is tied High and the SER will enter SLEEP when the PCLK stops. When the PCLK starts again, the SER will then lock to the valid input PCLK and transmit the data to the DES. In SLEEP mode, the high-speed driver outputs are static (High). The DES has a PDB input pin to ENABLE or Powerdown (SLEEP) the device. This pin can be controlled by the system and is used to disable the DES to save power. An auto mode is also available. In this mode, the PDB pin is tied High and the DES will enter SLEEP when the serial stream stops. When the serial stream starts up again, the DES will lock to the input stream and assert the LOCK pin and output valid data. In SLEEP mode, the Data and PCLK outputs are set by the OSS\_SEL configuration. #### Pixel Clock Edge Select (TRFB / RRFB) The TRFB/RRFB selects which edge of the Pixel Clock is used. For the SER, this register determines the edge that the data is latched on. If TRFB register is 1, data is latched on the Rising edge of the PCLK. If TRFB register is 0, data is latched on the Falling edge of the PCLK. For the DES, this register determines the edge that the data is strobed on. If RRFB register is 1, data is strobed on the Rising edge of the PCLK. If RRFB register is 0, data is strobed on the falling edge of the PCLK. Figure 40. Programmable PCLK Strobe Select # Power Up Requirements and PDB Pin It is required to delay and release the PDB Signal after VDD (VDDn and VDDIO) power supplies have settled to the recommended operating voltage. An external RC network can be connected to the PDB pin to ensure PDB arrives after all the VDD has stabilized. #### **Built In Self Test** An optional At-Speed Built In Self Test (BIST) feature supports the testing of the high speed serial link and lowspeed back channel. This is useful in the prototype stage, equipment production, and in-system test and also for system diagnostics. ### **BIST Configuration and Status** The chipset can be programmed into BIST mode using either pins or registers. By default BIST configuration is controlled through pins. BIST can be configured via registers using BIST Control register (0x24). Pin based configuration is defined as follows: - BISTEN: Enable the BIST Process - GPIO0 and GPIO1: Defines the BIST clock source ( PCLK vs. various frequencies of internal OSC Deserializer GPIO[0:1] Oscillator Source BIST Frequency (MHz) 00 External PCLK PCLK or External Oscillator 01 Internal 50 10 Internal 25 11 Internal 12.5 **Table 10. BIST Configuration** The BIST mode provides various options for source PCLK. Using external pins, GPIO0 and GPIO1 or using registers, customer can program the BIST mode to use external PCLK or various OSC frequencies. The BIST status can be monitored real time on PASS pin. For every frame with error(s), PASS pin toggles low for half PCLK period. If two consecutive frames have errors, PCLK will toggle twice to allow counting of frames with errors. Once the BIST is done, the PASS pin reflects the pass/fail status of the last BIST run. The status can also be read through I2C for the number of frames in errors. BIST status on PASS pin remains until it is changed by a new BIST session or a reset. The BIST status on PASS pin is not maintained till RX loses LOCK after BISTEN is de-assserted. To evaluate BIST in the external oscillator mode, both external oscillator and PCLK need to be present. The BIST status on PASS pin is not maintained till RX loses LOCK after BISTEN is de-assserted. So for all practical purposes, the BIST status can be monitored from register 0x25 i.e. BIST Error Count on the DS90UB914 Deserializer. To evaluate BIST in the external oscillator mode, both external oscillator and PCLK need to be present. ### Sample BIST Sequence **Step1.** For the DS90UB913/914Q FPD-Link III chipset, BIST Mode is enabled via the BISTEN pin of DS90UB914Q FPD-Link III deserializer. The desired clock source is selected through the GPIO0 and GPIO1 pins as shown in Table 6. **Step2.** The DS90UB913Q Serializer is woken up through the back channel if it is not already on. The SSO pattern on the data pins is send through the FPD-Link III to the deserializer. Once the serializer and deserializer are in the BIST mode and the deserializer acquires Lock, the PASS pin of the deserializer goes high and BIST starts checking data stream. If an error in the payload is detected the PASS pin will switch low for one half of the clock period. During the BIST test, the PASS output can be monitored and counted to determine the payload error rate. **Step3.** To stop the BIST mode, the deserializer BISTEN pin is set low. The deserializer stops checking the data. The final test result is not maintained on the PASS pin. To monitor the BIST status, check the BIST Error Count register, 0x25 on the Deserializer. **Step4.** The link returns to normal operation after the deserailzer BISTEN pin is low. Figure 42 shows the waveform diagram of a typical BIST test for two cases. Case 1 is error free, and Case 2 shows one with multiple errors. In most cases, it is difficult to generate errors due to the robustness of the link (differential data transmission etc.), thus they may be introduced by greatly extending the cable length, faulting the interconnect, or by reducing signal condition enhancements (Rx equalization). Figure 41. AT-Speed BIST System Flow Diagram Figure 42. BIST Timing Diagram # **Applications Information** #### **AC COUPLING** The SER/DES supports only AC-coupled interconnects through an integrated DC balanced decoding scheme. External AC coupling capacitors must be placed in series in the FPD-Link III signal path as illustrated in Figure 43. Figure 43. AC-Coupled Connection For high-speed FPD-Link III transmissions, the smallest available package should be used for the AC coupling capacitor. This will help minimize degradation of signal quality due to package parasitics. The I/O's require a 100 nF AC coupling capacitors to the line. ## Adaptive Equalizer - Loss Compensation The adaptive equalizer is designed to compensate for signal degradation due to the differential insertion loss of the interconnect components. There are limits to the amount of loss that can be compensated – these limits are defined by the gain curve of the equalizer. In addition, there is an inherent tolerance for loss defined by the delta between the serializer's minimum VOD and the input threshold (Vswing) of the deserializer. In order to determine the maximum cable reach, other factors that affect signal integrity such as jitter, skew, ISI, crosstalk, etc. need to be taken into consideration. Figure 44 illustrates the maximum allowable interconnect loss with the adaptive equalizer at its maximum gain setting ("914 equalizer gain"). Figure 44. Adaptive Equalizer – Interconnect Loss Compensation Figure 45 shows the typical connection of a DS90UB913Q Serializer Figure 45. DS90UB913Q Typical Connection Diagram — Pin Control Figure 46 shows a typical connection of the DS90UB914Q Deserializer. The "Optional" components shown are provisions to provide higher system noise immunity and will therefore result in higher performance. Figure 46. DS90UB914Q Typical Connection Diagram — Pin Control #### PCB LAYOUT AND POWER SYSTEM CONSIDERATIONS Circuit board layout and stack-up for the Ser/Des devices should be designed to provide low-noise power feed to the device. Good layout practice will also separate high frequency or high-level inputs and outputs to minimize unwanted stray noise pickup, feedback and interference. Power system performance may be greatly improved by using thin dielectrics (2 to 4 mils) for power / ground sandwiches. This arrangement provides plane capacitance for the PCB power system with low-inductance parasitics, which has proven especially effective at high frequencies, and makes the value and placement of external bypass capacitors less critical. External bypass capacitors should include both RF ceramic and tantalum electrolytic types. RF capacitors may use values in the range of 0.01 uF to 0.1 uF. Tantalum capacitors may be in the 2.2 uF to 10 uF range. Voltage rating of the tantalum capacitors should be at least 5X the power supply voltage being used. Surface mount capacitors are recommended due to their smaller parasitics. When using multiple capacitors per supply pin, locate the smaller value closer to the pin. A large bulk capacitor is recommend at the point of power entry. This is typically in the 50uF to 100uF range and will smooth low frequency switching noise. It is recommended to connect power and ground pins directly to the power and ground planes with bypass capacitors connected to the plane with via on both ends of the capacitor. Connecting power or ground pins to an external bypass capacitor will increase the inductance of the path. A small body size X7R chip capacitor, such as 0603, is recommended for external bypass. Its small body size reduces the parasitic inductance of the capacitor. The user must pay attention to the resonance frequency of these external bypass capacitors, usually in the range of 20-30 MHz. To provide effective bypassing, multiple capacitors are often used to achieve low impedance between the supply rails over the frequency of interest. At high frequency, it is also a common practice to use two vias from power and ground pins to the planes, reducing the impedance at high frequency. Some devices provide separate power for different portions of the circuit. This is done to isolate switching noise effects between different sections of the circuit. Separate planes on the PCB are typically not required. Pin Description tables typically provide guidance on which circuit blocks are connected to which power pin pairs. In some cases, an external filter many be used to provide clean power to sensitive circuits such as PLLs. Use at least a four layer board with a power and ground plane. Locate LVCMOS signals away from the differential lines to prevent coupling from the LVCMOS lines to the differential lines. Closely-coupled differential lines of 100 Ohms are typically recommended for differential interconnect. The closely coupled lines help to ensure that coupled noise will appear as common-mode and thus is rejected by the receivers. The tightly coupled lines will also radiate less. Information on the WQFN style package is provided in Ti's Application Note: AN-1187/SN0A401Q. #### INTERCONNECT GUIDELINES See AN-1108 and AN-905 for full details. - Use 100Ω coupled differential pairs - Use the S/2S/3S rule in spacings - - S = space between the pair - - 2S = space between pairs - 3S = space to LVCMOS signal - · Minimize the number of Vias - Use differential connectors when operating above 500Mbps line speed - · Maintain balance of the traces - · Minimize skew within the pair Additional general guidance can be found in the LVDS Owner's Manual - available in PDF format from the Texas Instrument web site at: www.ti.com/lvds www.ti.com 24-Jan-2013 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |--------------------|--------|--------------|--------------------|------|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------| | DS90UB913QSQ/NOPB | ACTIVE | WQFN | RTV | 32 | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-3-260C-168 HR | -40 to 105 | UB913SQ | Samples | | DS90UB913QSQE/NOPB | ACTIVE | WQFN | RTV | 32 | 250 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-3-260C-168 HR | -40 to 105 | UB913SQ | Samples | | DS90UB913QSQX/NOPB | ACTIVE | WQFN | RTV | 32 | 4500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-3-260C-168 HR | -40 to 105 | UB913SQ | Samples | | DS90UB914QSQ/NOPB | ACTIVE | WQFN | RHS | 48 | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-3-260C-168 HR | -40 to 105 | UB914QSQ | Samples | | DS90UB914QSQE/NOPB | ACTIVE | WQFN | RHS | 48 | 250 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-3-260C-168 HR | -40 to 105 | UB914QSQ | Samples | | DS90UB914QSQX/NOPB | ACTIVE | WQFN | RHS | 48 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-3-260C-168 HR | -40 to 105 | UB914QSQ | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and <sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device. # **PACKAGE OPTION ADDENDUM** 24-Jan-2013 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 26-Mar-2013 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | DS90UB913QSQ/NOPB | WQFN | RTV | 32 | 1000 | 178.0 | 12.4 | 5.3 | 5.3 | 1.3 | 8.0 | 12.0 | Q1 | | DS90UB913QSQE/NOPB | WQFN | RTV | 32 | 250 | 178.0 | 12.4 | 5.3 | 5.3 | 1.3 | 8.0 | 12.0 | Q1 | | DS90UB913QSQX/NOPB | WQFN | RTV | 32 | 4500 | 330.0 | 12.4 | 5.3 | 5.3 | 1.3 | 8.0 | 12.0 | Q1 | | DS90UB914QSQ/NOPB | WQFN | RHS | 48 | 1000 | 330.0 | 16.4 | 7.3 | 7.3 | 1.3 | 12.0 | 16.0 | Q1 | | DS90UB914QSQE/NOPB | WQFN | RHS | 48 | 250 | 178.0 | 16.4 | 7.3 | 7.3 | 1.3 | 12.0 | 16.0 | Q1 | | DS90UB914QSQX/NOPB | WQFN | RHS | 48 | 2500 | 330.0 | 16.4 | 7.3 | 7.3 | 1.3 | 12.0 | 16.0 | Q1 | www.ti.com 26-Mar-2013 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------------|--------------|-----------------|------|------|-------------|------------|-------------| | DS90UB913QSQ/NOPB | WQFN | RTV | 32 | 1000 | 213.0 | 191.0 | 55.0 | | DS90UB913QSQE/NOPB | WQFN | RTV | 32 | 250 | 213.0 | 191.0 | 55.0 | | DS90UB913QSQX/NOPB | WQFN | RTV | 32 | 4500 | 367.0 | 367.0 | 35.0 | | DS90UB914QSQ/NOPB | WQFN | RHS | 48 | 1000 | 367.0 | 367.0 | 38.0 | | DS90UB914QSQE/NOPB | WQFN | RHS | 48 | 250 | 213.0 | 191.0 | 55.0 | | DS90UB914QSQX/NOPB | WQFN | RHS | 48 | 2500 | 367.0 | 367.0 | 38.0 | #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>