# 16K BIT (2K×8) CMOS UV ERASABLE PROM - CMOS POWER CONSUMPTION - PERFORMANCE COMPATIBLE TO MARKET STANDARD 8-BIT CMOS MICROP. - 2048 × 8 ORGANIZZATION - PIN COMPATIBLE TO 2716 - ACCESS TIME DOWN TO 350 ns - SINGLE 5V POWER SUPPLY - STATIC NO CLOCKS REQUIRED - TTL COMPATIBLE I/Os DURING BOTH READ AND PROGRAM MODES - THREE-STATE OUTPUT WITH OR-TIE CAPABILITY - OPER. TEMP.: 0 to + 70°C; -40 to + 85°C (V suffix). ## DESCRIPTION The ETC 2716 is a high speed 16K UV erasable and electrically reprogrammable CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important requirements. The ETC 2716 is packaged in a 24-pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written into the device by following the programming procedure. This EPROM is fabricated with the reliable, high volume, time proven, P<sup>2</sup> CMOS silicon gate technology. #### PIN NAMES | ADDRESS INPUTS | |----------------------| | DATA OUTPUTS | | CHIP ENABLE/PROGRAM | | OUTPUT ENABLE | | READ 5V, PROGRAM 25V | | 5V | | GROUND | | | ## **BLOCK DIAGRAM** ## PIN CONNECTION DURING READ OR PROGRAM | | PIN NAME/NUMBER | | | | | | | |---------|-------------------------------------------|-----------------|-----------------|-----------------|------------------------|--|--| | MODE | CE/PGM<br>18 | OE<br>20 | V <sub>PP</sub> | V <sub>CC</sub> | OUTPUTS<br>9-11, 13-17 | | | | Read | V <sub>IL</sub> | V <sub>IL</sub> | 5 | 5 | D <sub>OUT</sub> | | | | Program | Pulsed V <sub>IL</sub> to V <sub>IH</sub> | V <sub>IH</sub> | 25 | 5 | D <sub>IN</sub> | | | ## **ABSOLUTE MAXIMUM RATINGS(1)** | Symbol | Parameter | Value | Unit | |------------------|-----------------------------------------------------------------------|-----------------------------------------------------|----------| | Tamb | Temperature Under Bias "V" range | - 10 to +80<br>- 50 to +95 | °C<br>°C | | T <sub>stg</sub> | Storage Temperature | -65 to +125 | °C | | V <sub>PP</sub> | V <sub>PP</sub> Supply Voltage with Respect to V <sub>SS</sub> | 26.5V to -0.3 | V | | V <sub>In</sub> | Input Voltages with Respect to V <sub>SS</sub> except V <sub>PP</sub> | 6V to -0.3 | ٧ | | | Output Voltages with Respects to V <sub>SS</sub> | V <sub>CC</sub> + 0.3V to<br>V <sub>SS</sub> - 0.3V | | | PD | Power Dissipation | 1.0 | W | | | Lead Temperature (Soldering 10 seconds) | +300 | °C | Note 1. "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are, not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. #### **READ OPERATION** DC CHARACTERISTICS $T_A = 0$ °C to + 70°C, $V_{CC} = 5V \pm 5\%$ , $V_{PP} = V_{CC}$ (2), $V_{SS} = 0V$ , (Unless otherwise specified)(6) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Units | |--------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------|------|--------------------|-------| | ILI | Input Current | V <sub>IN</sub> = V <sub>CC</sub> or GND | _ | | 10 | μΑ | | ILO | Output Leakage Current | V <sub>OUT</sub> = 5.25V, CE/PGM = V <sub>IH</sub> | _ | _ | 10 | μΑ | | V <sub>IL</sub> | Input Low Voltage | | -0.1 | _ | 0.8 | V | | V <sub>IH</sub> <sup>(4)</sup> | Input High Voltage | | 2.0 | | V <sub>CC</sub> +1 | V | | V <sub>OL1</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | _ | | 0.45 | V | | V <sub>OH1</sub> | Output High Voltage | I <sub>OH</sub> = - 400 μA | 2.4 | _ | _ | V | | V <sub>OL2</sub> | Output Low Voltage | $I_{OL} = 0 \mu A$ | _ | - | 0.1 | V | | V <sub>OH2</sub> | Output High Voltage | I <sub>OH</sub> = 0 μA | V <sub>CC</sub> - 0.1 | _ | _ | V | | I <sub>PP1</sub> | V <sub>PP</sub> Supply Current | V <sub>PP</sub> = 5.25V | _ | _ | 10 | μΑ | | I <sub>CC1</sub> | V <sub>CC</sub> Supply Current Active (TTL Levels) | CE/PGM, OE = V <sub>IL</sub><br>Address = V <sub>IH</sub> or V <sub>IL</sub><br>Frequency 1MHz, I/O = 0mA | _ | 2 | 10 | mA | | Icc2 | V <sub>CC</sub> Supply Current Active (CMOS Levels) | CE/PGM = OE = V <sub>IL</sub> (Note 5)<br>Addresses = GND or V <sub>CC</sub><br>Frequency 1MHz, I/O = 0mA | _ | 1 | 5 | mA | | I <sub>CCSB1</sub> | V <sub>CC</sub> Supply Current Standby | CE/PGM = V <sub>IH</sub> | | 0,1 | 1 | mA | | I <sub>CCSB2</sub> | V <sub>CC</sub> Supply Current Standby | CE/PGM = V <sub>CC</sub> | _ | 0,01 | 0,1 | mA | AC CHARACTERISTICS (TA = 0°C to + 70°C, VCC = 5V ±5%, VPP = VCC, VSS = 0V; Unless otherwise specified)(6). | Sym | bol | _ | | ETC2716-1 | | ETC27 | 16 (-V) | | |--------------------------------|----------|----------------------------------|-------------------------------|-----------|------|-------|---------|------| | Alternate | Standard | Parameter | Test Conditions | Min. | Max. | Min. | Max. | Unit | | tACC | TAVQV | Address to Output Delay | CE/PGM = OE = VIL | _ | 350 | _ | 450 | ns | | tCE | TELQV | CE to Output Delay | OE = V <sub>IL</sub> | _ | 350 | _ | 450 | ns | | <sup>t</sup> OE | TGLQV | Output Enable to<br>Output Delay | CE/PGM = V <sub>IL</sub> | _ | 120 | _ | 120 | ns | | t <sub>DF</sub> <sup>(5)</sup> | TGHQZ | OE or CE High to<br>Output Hi-Z | CE/PGM = V <sub>IL</sub> | 0 | 100 | 0 | 100 | ns | | tон | TAXQX | Address to Output Hold | CE/PGM = OE = V <sub>IL</sub> | 0 | _ | 0 | - | ns | | top | TEHQZ | CE to Output Hi-Z | OE = V <sub>IIL</sub> | 0 | 100 | 0 | 100 | ns | ## CAPACITANCE(3) TA = 25°C, f = 1 MHz | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |--------|--------------------|-----------------------|------|------|------|------| | Cı | Input Capacitance | V <sub>IN</sub> = 0V | | 4 | 6 | ρF | | Co | Output Capacitance | V <sub>OUT</sub> = 0V | | 8 | 12 | ρF | Notes 1. Typical conditions are for operation at: TA = 25°C, VCC = 5V, VPP = VCC, and VSS = 0V. Ypp may be connected to V<sub>CC</sub> except during program. Capacitance is guaranteed by periodic testing. T<sub>A</sub> = 25°C, f = 1 MHz. The inputs (Address, OE, CE) may go above VCC by one volt with no latch up danger. Only the output (data inputs during programming) need be restricted to VCC + 0.3V. T<sub>OE</sub> is specified for OE or CE which ever occurs first. This parameter is only sampled and not 100% tested. T<sub>A</sub> = -40°C to +85°C for "V" range. ## **AC TEST CONDITIONS** Output Load: 1 TTL gate and CL = 100 pF Input Rise and Fall Times ≤ 20 ns 0.45V to 2.4V Input pulse levels: Timing Measurement Reference Level 0.8V and 2V Inputs, Outputs #### AC TESTING INPUT/OUTPUT WAVEFORM ## AC TESTING LOAD CIRCUIT ## **AC WAVEFORMS** #### Notes: - Typical values are for T<sub>amb</sub> = 25°C and nominal supply voltage This parameter is only sampled and not 100% tested. - 3. OE may be delayed up to tacc toe after the falling edge CE without impact on tacc 4. toes specified form OE or CE whichever occurs first. 3. OE may be delayed up to tacc toe after the falling edge CE without impact on tacc 4. toes specified form OE or CE whichever occurs first. #### **DEVICE OPERATION** The ETC2716 has 3 modes of operation in the normal system environment. These are shown in Table 1. #### READ MODE The ETC2716 read operation requires that $\overline{OE} = V_{IL}$ , $\overline{CE}/PGM = V_{IL}$ and that addresses $A_0$ - $A_{10}$ have been stabilized. Valid data will appear on the output pins after $t_{ACC}$ $t_{OE}$ or $t_{CE}$ times (see Switching Time Wafeforms) depending on which is limiting. #### DESELECT MODE The ETC2716 is deselected by making $\overline{OE} = V_{IH}$ . This mode is independent of $\overline{CE/PGM}$ and the condition of the addresses. The outputs are Hi-Z when $\overline{OE} = V_{IH}$ . This allows OR-tying 2 or more ETC2716 for memory expansion. ## STANDBY MODE (POWER DOWN) The ETC2716 may be powered down to the standby mode by making CE/PGM = $V_{IH}$ . This is independent of OE and automatically puts the outputs in their Hi-Z state. The power is reduced to 0.4% of the normal operating power. $V_{CC}$ must be maintained at 5V. Access time at power up remains either $t_{ACC}$ or $t_{CE}$ (see Switching Time Waveforms). #### **PROGRAMMING** The ETC2716 is shipped from SGS-THOMSON completely erased. All bits will be at a "1" level (output high) in this initial state and after any full erasure. Table II shows the 3 programming modes. ## PROGRAM MODE The ETC2716 is programmed by introducing "0"s into the desired locations. This is done 8 bits (a byte) at a time. Any individual address, a sequence of addresses, or addresses chosen at random may be programmed. Any or all of the 8 bits associated with an address location may be programmed with a single program pulse applied to the chip ena- TABLE I. OPERATING MODES (VCC=5V) | | PIN NAME/NUMBER | | | | | |----------|-----------------|-----------------|------------------------|--|--| | MODE | CE/PGM<br>18 | OE<br>20 | Outputs<br>9-11, 13-17 | | | | Read | V <sub>IL</sub> | V <sub>IL</sub> | D <sub>OUT</sub> | | | | Deselect | Don't Care | VIH | Hi-Z | | | | Standby | V <sub>IH</sub> | Don't Care | Hi-Z | | | ble pin. All input voltage levels, including the program pulse on chip enable are TTL compatible. The programming sequence is: With $V_{PP} = 25V$ , $V_{CC} = 5V$ , $\overline{OE} = V_{IH}$ and $\overline{CE}/PGM = V_{IL}$ , an address is selected and the desired data word is applied to the output pins. ( $V_{IL} = "0"$ and $V_{IH} = "1"$ for both address and data). After the address and data signals are stable the program pin is pulsed from $V_{IL}$ to $V_{IH}$ with a pulse width between 45 ms and 55 ms. Multiple pulses are not needed but will not cause device damage. No pins should be left open. A high level (V<sub>IH</sub> or higher) *must not* be maintained longer than t<sub>PW(MAX)</sub> on the program pin during programming. ETC2716 may be programmed in parallel with the same data in this mode. ## PROGRAM VERIFY MODE The programming of the ETC2716 is verified in the program verify mode which has Vpp at V<sub>CC</sub> (see Table II). After programming an address, that same address cannot be immediately verified without an address change (dummy read). #### PROGRAM INHIBIT MODE The program inhibit mode allows programming several ETC2716 simultaneously with different data for each one by controlling which ones receive the program pulse. All similar inputs of the ETC2716 may be paralleled. Pulsing the program pin (from $V_{IL}$ to $V_{IH}$ ) will program a unit while inhibiting the program pulse to a unit will keep it from being programmed and keeping $\overline{OE} = V_{IH}$ will put its outputs in the HI-Z state. TABLE II. PROGRAMMING MODES (VCC = 5V) | | PIN NAME/NUMBER | | | | | | |-----------------|-------------------------------------------|-----------------|--------------------|------------------------|--|--| | MODE | CE/PGM<br>18 | 0E<br>20 | V <sub>PP</sub> 21 | OUTPUTS<br>9-11, 13-17 | | | | PROGRAM | Pulsed V <sub>IL</sub> to V <sub>IH</sub> | V <sub>IH</sub> | 25 | D <sub>IN</sub> | | | | PROGRAM VERIFY | V <sub>IL</sub> | V <sub>IL</sub> | 25(5) | D <sub>OUT</sub> | | | | PROGRAM INHIBIT | V <sub>IL</sub> | V <sub>IH</sub> | 25 | Hi-Z | | | #### **ERASING** The ETC2716 is erased by exposure to high intensity ultraviolet light through the transparent window. This exposure discharges the floating gate to its initial state through induced photo current. It is recommended that the ETC2716 be kept out of direct sunlight. The UV content of sunlight may cause a partial erasure of some bits in a relatively short period of time. Direct sunlight can also cause temporary functional failure. Extended exposure to room level fluorescent lighting will also cause erasure. An opaque coating (paint, tape, label, etc.) should be placed over the package window if this product is to be operated under these lighting conditions. Covering the window also reduces ICC due to photodiode currents. An ultraviolet source of 2537A yielding a total integrated dosage of 15 watt-seconds/cm<sup>2</sup> is requi- red. This will erase the part in approximately 15 to 20 minutes if a UV lamp with a 12,000 $\mu$ W/cm² power rating is used. The ETC2716 to be erased should be place 1 inch away from the lamp and no filters should be used. An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at 1 inch. The erasure time is increased by the square of the distance (if the distance is doubled the erasure time goes up by a factor of 4). Lamps lose intensity as they age. When a lamp is changed, the distance is changed, or the lamp is aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and system designs have been erroneously suspected when incomplete erasure was the basic problem. #### **TIMING DIAGRAM** Note: Symbols in parentheses are proposed JEDEC standard #### PROGRAM OPERATIONS(1,2) DC AND OPERATIVE CHARACTERISTICS (TA = 25°C ± 5°C) (VCC = 5V ± 5%, Vpp = 25V ± 1V) | Symbol | Parameter | | Values | | | | |------------------|---------------------------------------------------------------------|------|--------|--------------------|------|--| | | | Min. | Тур. | Max. | Unit | | | ILI | Input Leakage Current (Note 3) | _ | _ | 10 | μΑ | | | VIL | Input Low Level | -0.1 | _ | 0.8 | V | | | V <sub>IH</sub> | Input High Level (Note 7) | 2.2 | _ | V <sub>CC</sub> +1 | V | | | Icc | V <sub>CC</sub> Power Supply Current | _ | _ | 10 | mA | | | I <sub>PP1</sub> | V <sub>PP</sub> Supply Current (Note 4) | _ | _ | 10 | μΑ | | | I <sub>PP2</sub> | V <sub>PP</sub> Supply Current During<br>Programming Pulse (Note 5) | _ | _ | 30 | mA | | ## AC CHARACTERISTICS ( $T_A = 25^{\circ}C \pm 5^{\circ}C$ ) ( $V_{CC} = 5V \pm 5\%$ , $V_{PP} = 5V \pm 1V$ ) (Note 6) | Symbol | Parameter | Min. | Тур. | Max. | Units | |-----------------|--------------------------------------------|------|------|------|-------| | tas | Address Setup Time | 2 | _ | _ | μS | | tos | OE Setup Time | 2 | _ | _ | μS | | t <sub>DS</sub> | Data Setup Time | 2 | _ | - | μS | | t <sub>AH</sub> | Address Hold Time | 2 | _ | _ | μS | | tон | OE Hold Time | 2 | _ | _ | μS | | t <sub>DH</sub> | Data Hold Time | 2 | _ | _ | μS | | t <sub>DF</sub> | Output Disable to Output Three state Delay | 0 | _ | 100 | μS | | t <sub>OE</sub> | Output Enable to Output Delay | _ | _ | 120 | ns | | tpw | Program Pulse Width | 45 | 50 | 55 | ms | | t <sub>PR</sub> | Program Pulse Rise Time | 5 | _ | _ | ns | | tpF | Program Pulse Fall Time | 5 | _ | _ | ns | Notes 1. VCC must be applied at the same time or before Vpp and removed after or at the same time as Vpp. To prevent damage to the device it must not be inserted into a board with power applied. 2. Care must be taken to prevent overshoot of the Vpp supply when switching to +26V max. 3. Q\_V ≤ V<sub>IN</sub> ≤ 5.25V 4. CE/PGM = V<sub>IL</sub>, V<sub>PP</sub> = V<sub>CC</sub> 5. V<sub>PP</sub> = 26V Transition times ≤ 20 ns unless otherwise noted. The inputs (Address, OE, CE) may go above Vpp by one volt with no latch up danger. Only the output (data inputs during programming) need be restricted to Vpp + 0.3V to Vss - 0.3V. ## SWITCHING TIME WAVEFORMS ## ORDERING INFORMATION | Part Number | Access Time | Supply Voltage | Temp. Range | Package | |-------------|-------------|----------------|--------------|---------| | ETC2716Q | 450 ns | 5V± 5% | 0 to +70°C | DIP-24 | | ETC2716Q-1 | 350 ns | 5V± 5% | 0 to +70°C | DIP-24 | | ETC2716Q-V | 450 ns | 5V± 5% | -40 to +85°C | DIP-24 | ## PACKAGE MECHANICAL DATA 24-PIN CERAMIC DIP BULL'S EYE