# FAN5078 DDR/ACPI Regulator Combo #### **Features** - PWM regulator for VDDQ (2.5V or 1.8) - Linear LDO regulator generates VTT = VDDQ/2, 1.5A Peak sink/source capability - AMT / M-state support - Control to generate 5V USB - ACPI drive and control for 5V DUAL generation - 3.3V internal LDO for 3V-ALW generation - 300 kHz fixed frequency switching - R<sub>DS(ON)</sub> current sensing or optional current sense resistor for precision over-current detect - Internal synchronous boot diode - Common Power Good signal for all voltages - Input under-voltage lockout (UVLO) - Thermal shutdown - Latched multi-fault protection - Precision reference output for U' O controllers - 24-pin 5 x 5 MLP package #### **Applications** - DDR VDDQ and VTT vulnge generation with Ausupport - Desktop PC's - Server #### **Description** The FAN5078 DDR memory requirer combines a high-efficiency Pulse-Width M cular (r. M) control to generate the memory sup, volta, VDDQ, and a linear regulator to generate terminate voltage (VTT). Synchronous rectifications ides high efficiency or a serious form of load or cents. Efficiency is further e. ... using the low-side OSF T's SIGN) to senso arrent. The VD DP 1 (regulator is a same ed continuous to mode control with expect of the The TT gulator deriver its regree and takes its power to the VDDQ PWM regree, or, a tput. The VTT termination gue for is capable of sourcing a sinking 1.5A peak currents. In 35 M1 mode, to DDC switcher, VTT regulator, and the 3.3V regular semilar of S3 mode keeps these regulators on, but so turn on an external P-Channel to provide 5V USB. A style soft-style capacitor enables controlled slew rates for DDQ and 3.3V-ALW outputs. becomes true in S0 only after all regulators have leved stable outputs. In S5 (EN = 0), the 3.3V internal LDO stays on while the other regulators are powered down. # Oru ring Information. | Part Numbe | Temperature Range | Package | Packing | | |------------|-------------------|--------------|---------------|--| | FAN5078MPX | -10°C to 85°C | MLP-24 5x5mm | Tape and Reel | | # **Block Diagrams** Figure 1. Typical DDR/ACPI System Regulation Schematic Components are selected for a 15A VDDQ output. Table 1. BOM for Figure 1 | Ref. | Qty | Description | Mfg. and Part Number | |-----------------|-----|--------------------------------------|-----------------------------| | Q1 | 1 | NFET, 30V, 50A, $9m\Omega$ , DPAK | Fairchild FDD6296 | | Q2 | 1 | NFET, 30V, 85A, 5m $\Omega$ , DPAK | Fairchild FDD8896 | | Q3 | 1 | NFET, 30V, 58A, 11mΩ, DPAK | Fairchild FDD8880 | | Q4, Q6 | 2 | PFET, 20V, 5.5A, 30mΩ, SSOT6 | Fairchild FDC602P | | Q5 | 1 | NFET, 20V, 6.2A, $20m\Omega$ , SSOT6 | Fairchild FDC637AN | | Q7 | 1 | NFET, 30V, 30A, 22mΩ, DPAK | Fairchild FDD6612A | | C12,C15 | 2 | 330uf, 10V, 20%, 110m $Ω$ | | | C13 | 1 | 10nf, 50V, 10%, X7R | | | C14 | 1 | 3.3nf, 50V, 10%, X7R | | | C2 | 1 | 4.7uf, 25V, 20%, X5R | | | C4, C8 | 2 | 1.0uf, 10V, 10%, X5R | | | C3, C5 | 2 | 0.1uf, 16V, 10%, X7R | | | C6 | 1 | 4.7nf, 50V, 10%, X7R | | | C7 | 1 | 820uf, 6.3V, 20%, 36mΩ | | | C9 | 1 | 82pf, 50V, 5%, NPO | | | CIN | 4 | 1200uf, 6.3V, 20%, 18mΩ | | | COUT | 3 | 1200uf, 6.3V, 20%, 18mΩ | | | L1 | 1 | IND, 1.8uH, 16A, 3.2m $\Omega$ | Inter-Technical SC5018-1R8M | | L2 | 1 | IND, 470nH, 16A, 2.6mΩ | Inter-Technical SC2511-R47M | | R1,R2,R3,R9,R10 | 5 | 1.21K, 1% | | | R4 | 1 | 3.9K, 5% | | | R5 | 1 | 71.5K, 1% | | | R6 | 1 | 15.0K, 1% | | Contact a Fairchild representative for complete reference design and / or evaluation board. #### **Bypass Capacitor Notes:** - 1. Input capacitor C<sub>IN</sub> is typically chosen based on the ripple current requirements. C<sub>OUT</sub> is typically selected based on both current ripple rating and ESR requirement. See AN-6006 for these calculations. - 2. C7, C12, and C15 selection is largely determined by ESR and load transient response requirements. In each case, the number of capacitors required depends on the capacitor technology chosen. Oscons can meet the requirements with less space, but higher cost, than using low-ESR electrolytics. Figure 2. PWM Modulator Block Diagram Figure 3. VTT Regulator Block Diagram # **Pin Configuration** FAN5078MP 5x5mm MLP package ( $\theta_{JA}$ = 38°C/W) Note: Connect P1 pad to GND. #### **Pin Definitions** | Pin# | Pin | Pin Function Description | |------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SBUSB# | <b>USB Standby.</b> Pulls low with constant current to limit slew rate in S3 if S4ST# is high. Drives a P-Channel MOSFET to connect 5VSB to 5V USB. | | 2 | S4ST# | S4_STATE# Connect to system logic signal that enables 5V USB power in S3. | | 3 | SBSW | <b>Standby Switch.</b> Drives the P-Channel MOSFET to power 5V DUAL from 5VSB when in S3. High in S0 and S5. | | 4 | 5V MAIN | <b>5V MAIN.</b> When this pin is below 4.5V, transition from S3 to S0 is inhibited. | | 5 | VTT SNS | VTT remote sense input. | | 6 | VTT OUT | VTT regulator power output. | | 7 | VDDQ IN | VDDQ Input from PWM. Connect to VDDQ output voltage. This is the VTT Regulator power input. | | 8 | BOOT | <b>Boot.</b> Positive supply for the upper MOSFET driver. Connect as shown in Figure 1. IC contains a boot diode to VCC. | | 9 | HDRV | High-Side Drive. High-side (upper) MOSFET driver output. Connect to gate of high-side MOSFET. | | 10 | SW | <b>Switching Node.</b> Return for the high-side MOSFET driver and a current sense input. Connect to source of high-side MOSFET and low-side MOSFET drain. | | 11 | ISNS | <b>Current Sense Input.</b> Monitors the voltage drop across the lower MOSFET or external sense resistor for current feedback and current limiting. | | 12 | LDRV | Low-Side Drive The low-side (lower) MOSFET driver output. Connect to gate of low-side MOSFET. | | 13 | PGOOD | <b>Power Good Flag.</b> An open-drain output that pulls LOW when FB is outside of a ±10% range of the 0.9V reference or the VTT output is < 80% or > 110% of its reference. PGOOD goes low when the IC is in the S5 state. The power-good signal from the PWM regulator enables the VTT regulator. | | 14 | VCC | <b>VCC.</b> Provides IC bias and gate drive power. The IC is held in standby until this pin is above the UVLO threshold. | # Pin Definitions (Continued) | Pin | Pin<br>Name | Pin Function Description | |-----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | 3.3<br>ALW | <b>3.3V LDO Output.</b> Internal LDO output. Turned off in S0, on in S5 or S3. | | 16 | S3#O | <b>S3#O Output.</b> Open drain output which pulls the gate of the N-Channel blocking MOSFETs low in S5 and S3. This pin goes high (open) in S0. | | 17 | S3#I | <b>S3 Input.</b> When LOW, turns off VTT and turns on the 3.3V regulator. Also causes S3#O to pull low to turn off blocking switch Q3, as shown in Figure 1. PGOOD is low when S3#I is LOW. | | 18 | EN | <b>ENABLE</b> Typically tied to the system logic signal S5#. When this pin is low, the IC is in a low quiescent current state, all regulators are off and S3#O is low. | | 19,<br>P1 | GND | GROUND for the IC is tied to this pin and is also connected to P1. | | 20 | ILIM | Current Limit. A resistor from this pin to GND sets the current limit. | | 21 | SS | <b>Soft Start.</b> A capacitor from this pin to GND programs the slew rate of the PWM and all LDOs during initialization and transitions between states. | | 22 | COMP | <b>COMP</b> Output of the PWM error amplifier. Connect compensation network between this pin and FB. | | 23 | FB | <b>VDDQ Feedback.</b> The feedback from PWM output. Used for regulation as well as PGOOD, undervoltage, and over-voltage protection and monitoring. | | 24 | REF IN | <b>VTT Reference.</b> Input that provides the reference for the VTT regulator. A precision internal divider from VDDQ IN (which can be overridden with external resistors) is provided. | # **Absolute Maximum Ratings** The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The Recommended Operating Conditions table defines the conditions for actual device operation. | Parameter | Min. | Max. | Units | | | | |--------------------------------------|----------------------------------------|------|-------|---|--|--| | VCC | VCC | | | | | | | SW, ISNS, HDRV, S3#O, | | | 28 | V | | | | BOOT to SW | | | 6.5 | V | | | | SW, ISNS, HDRV to PGND | Continuous | -1 | 20 | V | | | | SW, ISNS, HDRV to FGND | Transient (t < 100nS) | -5 | 20 | V | | | | All Other Pins | • | -0.3 | -0.3 | V | | | | Junction Temperature (T $_{\sf J}$ ) | Junction Temperature (T <sub>J</sub> ) | | | | | | | Storage Temperature | Storage Temperature | | | | | | | Lead Soldering Temperature, 10 secon | | | °C | | | | | I(VTT) Peak (Duration < 2mS) | -1.5 | +1.5 | Α | | | | | I(VTT) RMS | | -1.0 | +1.0 | Α | | | # **Recommended Operating Conditions** | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------------------------------|------------|------|------|------|-------| | Supply Voltage VCC | | 4.5 | 5 | 5.5 | V | | I(3.3 ALW) | | | | 1.25 | Α | | Ambient Temperature (T <sub>A</sub> ) | | -10 | | 85 | °C | # **Electrical Specifications** Recommended operating conditions; component values per Figure 1, unless otherwise noted. | Parameter | Conditions | Min. | Тур. | Max. | Units | |-----------------------------------------|-----------------------------------------------------------------------------|-------|-------|-------|-------| | Power Supplies | | | | | | | VCC Current: S0 | LDRV, HDRV Open, FB forced above regulation point, I(VTT) = 0, EN=1, S3#I=1 | | 15 | 24 | mA | | S3 | EN=1, S3#I = LOW, I(3.3) < 10mA | | 15 | 24 | mA | | S5 | EN=0, I(3.3)=0 | | 2 | 4 | mA | | VCC UVLO Threshold | Rising VCC | 4.0 | 4.2 | 4.4 | V | | | Falling | 3.9 | 4,1 | 4.3 | V | | | Hysteresis | | 0.15 | | V | | 5V MAIN UVLO Threshold | Rising | 4.3 | 4.4 | 4.6 | V | | | Falling | 3.9 | 4.1 | 4.2 | V | | | Hysteresis | | 0.30 | | V | | 5V MAIN Input Resistance | to GND | 35 | 62 | | ΚΩ | | Oscillator | | | | | | | Frequency | | 255 | 300 | 345 | KHz | | Ramp Amplitude, pk–pk <sup>(1)</sup> | | | 1.8 | | V | | Ramp Offset | | | 0.5 | | V | | Reference and Soft Start | | | | | | | Internal Reference Voltage | | 0.891 | 0.900 | 0.909 | V | | ILIM Reference Voltage | -2μA ≥ I <sub>ILIM</sub> ≥ -18μA | 0.882 | 0.900 | 0.918 | V | | Average Soft Start Current | Initial ramp after power-up | | 4.2 | | μA | | (I <sub>SS</sub> ) | During PWM / LDO soft start | | 45 | | | | SS Discharge Resistance | EN = 0 | | 150 | | Ω | | SS Complete Threshold | | | 1.5 | | V | | SS Complete Hysteresis | | | 50 | | mV | | PWM Converter | • | • | • | | • | | Load Regulation | I <sub>OUT</sub> from 0 to 15A | -2 | | +2 | % | | FB Bias Current | | -1.8 | -1.3 | -0.8 | μA | | Under-Voltage Shutdown | as % of set point, 2 μS noise filter | 65 | 75 | 80 | % | | Over-Voltage Threshold | as % of set point | 110 | 115 | 120 | % | | I <sub>SNS</sub> Over-Current Threshold | R <sub>ILIM</sub> = 56KΩ | -195 | -170 | -145 | μA | | VDDQ IN Discharge<br>Resistance | EN = 0 | 20 | | 55 | Ω | | COMP Source Current | $V_{COMP} = 2.5V$ | | 650 | | μA | | COMP Sink Current | $V_{COMP} = 2.5V$ | | 100 | | μΑ | | Error Amp GBW Product <sup>(1)</sup> | | | 5.5 | | MHz | | Error Amp DC Gain <sup>(1)</sup> | | | 82 | | dB | # **Electrical Specifications** (Continued) | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------------------------|--------------------------------------------|---------------------------------------|------|-------|--------------| | PWM Output Driver | | • | | 1 | | | HDRV Output Resistance | Sourcing | | 1.8 | 3 | Ω | | | Sinking | | 1.8 | 3 | Ω | | LDRV Output Resistance | Sourcing | | 1.8 | 3 | Ω | | | Sinking | | 1.2 | 2 | Ω | | PGOOD output | | | | | | | Lower Threshold | as % of set point, 2μS noise filter | 86 | | 92 | % | | Upper Threshold | as % of set point, 2μS noise filter | 108 | | 115 | % | | PGOOD Output Low | I <sub>PGOOD</sub> = 1.5 mA | | | 0.5 | V | | Leakage Current | V <sub>PULLUP</sub> = 5V | | | 1 | μA | | 3.3V LDO | | • | | 1 | • | | Regulation | I(3.3) from 0-1.25A, VCC ≥ 4.75V | 3.2 | 3.3 | 3.4 | V | | VTT Regulator | | · · · · · · · · · · · · · · · · · · · | | · · · | • | | VDDQ IN Current | S0 mode, I <sub>VTT</sub> =0 | | 35 | 70 | mA | | VREF IN to VTT | I <sub>VTT</sub> = 0, T <sub>A</sub> =25°C | -20 | | 20 | mV | | Differential Output Voltage | $I_{VTT}$ = ± 1.25A (pulsed) | -40 | | 40 | | | VTT Current Limit | Pulsed (300mS max.) <sup>(1)</sup> | ±1.5 | ±3 | ±4 | Α | | VTT Leakage Current | EN = LOW | -20 | | 20 | μΑ | | VTT SNS Input Resistance | VTT SNS to GND | | 110 | | ΚΩ | | VTT PGOOD Threshold | Measured at VTT SNS | 80 | | 110 | % VTT<br>REF | | Drop-Out Voltage | I <sub>VTT</sub> = ± 1.5A | -0.8 | | 0.8 | V | | Control Functions | | <u> </u> | | | | | EN, S4ST# Input Threshold | | 1.0 | 1.25 | 1.55 | V | | S3#I Input Threshold | | 1.3 | 1.5 | 1.7 | V | | S3#I, EN, S4ST# Input Current | | -1 | | 1 | μA | | Over-Temperature Shutdown | | | 150 | | °C | | Over-Temperature Hysteresis | | | 25 | | °C | | S3#O Output Low R <sub>DS(ON)</sub> | | | 170 | 300 | Ω | | S3#O Output High Leakage | V(S3#O) = 12V | | 1 | 5 | μΑ | | SBSW Pull-down Resistance | 5V MAIN OK | | 150 | 200 | Ω | | SBSW Pull-up Resistance | | | 900 | 1200 | Ω | | SBUSB# Pull-down<br>Resistance | 5V MAIN OK | | 150 | 200 | Ω | | SBUSB# pull-up resistance | | | 550 | 750 | Ω | | SBSW, SBUSB# Output<br>Current | 5V MAIN < UVLO | | 500 | | nA | #### Notes: 1. Guaranteed by design and characterization, not tested in production. ## **Circuit Description** #### Overview The FAN5078 provides five functions: - A general purpose PWM regulator, typically used to generate VDDQ for DDR Memory. - A low-dropout linear VTT regulator capable of sinking and sourcing 1.5A peak. - Control to generate 5V DUAL using an external Nchannel to supply power from 5V MAIN in S0 and an external P-Channel to provide power from 5V Standby (5VSB) in S3. - Drive to generate 5V USB. This signal drives a P-Channel MOSFET to connect 5V USB to +5VSB in S3. - An internal LDO that regulates 3.3V-ALW in S3 mode from VCC (5VSB). In S3 or S5, this regulator is capable of 1.25A peak currents with average currents limited by the thermal design of the PCB. At initial power-up, or when transitioning from S5, the PWM regulator is disabled until 5V MAIN is above its UVLO threshold. Table 2. ACPI states | | EN | | | | | | | | 3.3 ALW | | | | |-------|-------|------|-------|------|--------|------|------|-----|---------|-----------|---------|---------| | STATE | (S5#) | S3#I | S4ST# | SBSW | SBUSB# | S3#O | VDDQ | VTT | LDO | 3.3 ALW | 5V Dual | 5V USB | | S5 | L | Χ | X | Н | Н | L | OFF | OFF | ON | LDO | OFF | OFF | | S5 M1 | Н | L | L | L | Н | L | ON | ON | ON | LDO | +5VSB | OFF | | S3 | Н | L | Н | L | L | L | ON | ON | ON | LDO | +5VSB | +5VSB | | S0 | Н | Н | Х | Н | Н | Н | ON | ON | OFF | 3.3V MAIN | +5 MAIN | +5 MAIN | ## **Regulator Sequencing** The VCC pin provides power to all logic and analog control functions of the regulator, including: - 1. Power for the 3.3V regulator - 2. LDRV gate driver current - 3. HDRV boot diode charging current - The regulator analog control and logic. This pin must be decoupled with a X5R ceramic capacitor ( $1\mu F$ or larger recommended) as close as possible to the VCC pin. After VCC is above UVLO, the start-up sequence begins (see Figure 8). UVLO on VCC discharges SS and resets the IC. **T0 to T3:** After initial power-up, the IC ignores logic inputs for a period (T3-T0) of approximately: $$T3 - T0 \approx 1.7 \bullet C_{SS} \tag{1}$$ where T3-T0 is in mS if $C_{\rm SS}$ is in nF. At T2 (about 2/3 of the way from T1 to T3), the 3.3V-ALW LDO is in regulation. The 3.3V LDO's slew rate is limited by the discharge slope of CSS. If 3.3V MAIN has come up prior to this time, the 3.3V-ALW node is already pre-charged through the body diode of Q5 (see Figure 1). **T3 to T4:** The IC starts VDDQ only if 5V MAIN is above its UVLO threshold (5V MAIN OK). Provided 5V MAIN is up before T3, the IC waits about $100\mu S$ before initiating soft-start on VDDQ to allow CSS time to fully discharge. The IC is in "SLEEP" or S5 state when EN is low. In S5, only the 3.3V LDO is on. If the IC is in S5 at T4, CSS is held to 0V. **T4 to T5:** After VDDQ is stabilized (when $C_{SS}$ is at about ~1.3V), an internal VDDQ OK is generated that allows the VTT LDO to start. To ensure that the VDDQ output is not subjected to large transient currents, the VTT slew rate is limited by the slew rate of the SS cap. In addition, the VTT regulator is current limited. VTT is in regulation once $C_{SS}$ reaches about 3.8V. **S0 to S3 or S5 M1:** The system signals this transition by dropping the S3#I signal. When this occurs, S3#O goes low, and the 3.3V LDO turns on. SBSW pulls low to turn on the P-Channel 5V DUAL switch. SBUSB# pulls low to turn on Q6 when S4ST# is high. **S3 or S5 M1 to S0:** The system signals this transition by raising the S3#I signal. S0 mode is not entered until 5V MAIN OK, then the following occurs: - S3#O releases - SBSW and SBUSB# both pull high to turn off their P-Channel switches - The 3.3V LDO turns off. In most systems, the ATX power supply is enabled when S3#I goes from high. At that time, 5V and 3.3V MAIN starts to rise. When the FAN5078's 5V MAIN pin is above its UVLO threshold, Q3 and Q5 turn on. This can cause about a 10% "dip" in both 5V DUAL and 3.3V ALW when Q3 and Q5 turn on, since at that point, 5V MAIN and 3.3V MAIN are at 90% of their regulation value. Figure 4. S3 to S0 Transition: 5V DUAL This dip can also occur in 5V USB and 3.3V-ALW if 5V and 3.3V are not fully charged before the 5V MAIN pin exceeds its threshold. To eliminate the dip, add delay to the 5V MAIN pin, as shown below. The 5V MAIN pin on the FAN5078 does not supply power to the IC; it is only used to monitor the voltage level of the 5V MAIN supply. The pin does have a pull-down resistor impedance of about 62K and therefore requires a low value RDLY resistor (see Figure 5 below). Figure 5. Adding Delay to 5V MAIN Another method to eliminate the potential for this dip is to instead connect the ATX power supply's PWR\_OK signal to the 5V MAIN pin. Some systems cannot tolerate the long delay for PWR\_OK (>100mS) to assert, hence the solution in Figure 5 may be preferable. If the PWR\_OK signal is used, the voltage at the 5V MAIN pin must reach the 5V MAIN threshold. Since the internal pull-down resistance of the 5V MAIN pin is 62K, a low value pull-up should be used. A lower current solution can also be used by employing the 12V supply to provide adequate pull-up capability. The circuit in Figure 6 requires that PWR\_OK, 12V, and +5MAIN from the ATX are all up before allowing the IC to go to S0. Figure 6. Using PWR\_OK to Enable 5V MAIN Care should also be taken to ensure that 3.3V-ALW does not glitch during the transition to S0. As shown in Figure 7, the 3.3V internal regulator turns off as soon as 5V MAIN crosses its rising threshold, releasing S3#O. While the gate capacitances of Q5, Q7, and Q3 charge sufficiently to turn Q5 on, the load current on 3.3-ALW is supplied by C12. There is an initial "ESR step" of $I_{3.3}$ x ESR<sub>C12</sub>, where $I_{3.3}$ is the 3.3-ALW load current. This is followed by a discharge of C12 whose slope is proportional to $\frac{I_{3.3}}{C12}$ . To ensure that the drop in 3.3- ALW during this transition does not cause system problems, use sufficiently low ESR capacitors and a sufficiently low value for R4 to ensure that 3.3-ALW remains inside the required system tolerance. Figure 7. 3.3V-ALW Transition to S0 **S5 to S5 M1 or S3:** During S5 to S3 transition, the IC pulls SBSW (or SBUSB# if enabled by S4ST#) low with a 500nA current sink to limit inrush in Q4 if 5V MAIN is below its UVLO threshold. At that time, 5V DUAL and 5V USB are discharged. The limited gate drives control the inrush current through Q4 or Q6 as they charge their respective load capacitances on 5V DUAL and 5V USB respectively. Depending on the $C_{\text{GD}}$ of Q4 and Q6, the current available from 5VSB, and the size of $C_{\text{IN}}$ and C15, C13 and C14 may be omitted. $$I_{Q4(INRUSH)} = \frac{CIN \bullet 5X10^{-7}}{C13 + C_{GD(Q4)}}$$ $$I_{Q6(INRUSH)} = \frac{C15 \bullet 5X10^{-7}}{C14 + C_{GD(Q6)}}$$ (2) If 5V MAIN is above its UVLO threshold, SBSW (or SBUSB# if enabled by S4ST#) is pulled down with an impedance of $\sim$ 150 $\Omega$ . VDDQ and VTT do not start until 5V MAIN OK is true. Figure 8. Start-up Sequence into S0 ## **PWM Regulator** A PSPICE model and spreadsheet calculator are available in Application Note AN-6006 for the VDDQ PWM regulator to select external components and verify loop stability. The topics covered below provide the explanation behind the calculations in the spreadsheet. ## **Setting the Output Voltage** The output voltage of the PWM regulator can be set in the range of 0.9V to 80% of its power input by an external resistor divider. The internal reference is 0.9V. The output is divided down by an external voltage divider to the FB pin (for example, R1 and R2 in Figure 1). There is also a $1.3\mu\text{A}$ current sourced out of FB to ensure that if the pin is open, VDDQ remains low. The output voltage therefore is: $$\frac{0.9V}{R2} = \frac{V_{OUT} - 0.9V}{R1} + 1.3 \mu A$$ (3a) To minimize noise pickup on this node, keep the resistor to GND (R2) below 2K. In the example below, R2 is 1.82K and R1 is calculated: R1= $$\frac{\text{R2} \cdot (\text{V}_{\text{OUT}} - 0.9)}{0.9 - 1.3 \,\mu\text{A}} =$$ (3b) 1.815K $\approx 1.82\text{K}$ The synchronous buck converter is optimized for 5V input operation. The PWM modulator uses an average current mode control for simplified feedback loop compensation. #### Oscillator The oscillator frequency is 300Khz. The internal PWM ramp is reset on the rising clock edge. #### **PWM Soft Start** When the PWM regulator is enabled, the circuit waits until the VDDQ IN pin is below 100mV to ensure that the softstart cycle does not begin with a large residual voltage on the PWM regulator output. When the PWM regulator is disabled, $40\Omega$ is connected from VDDQ IN to PGND to discharge the output. The circuit waits until the FB pin is below 100mV to ensure that the soft-start cycle does not begin with a large residual voltage on the VDDQ regulator output. The voltage at the positive input of the error amplifier is limited to $V_{\text{CSS},}$ which is charged with about $45\mu\text{A}.$ Once $C_{\text{SS}}$ has charged to 0.9V, the output voltage is in regulation. The time it takes SS to reach 0.9V, and VDDQ to achieve regulation is: $$T_{0.9} \approx \frac{0.9 \times C_{SS}}{45}$$ (4) where $\rm T_{0.9}$ is in mS if $\rm C_{SS}$ is in nF. CSS charges another 400mV before the PWM regulator's fault latch is enabled. When CSS reaches 1.2V, the VTT regulator begins its soft-start. After VTT is in regulation, PGOOD is allowed to go HIGH (open). ## **Reference Output for ULDO Controllers** The FAN5078's ILIM pin (pin 20) may be used as a precision 0.9V reference for external ULDO controllers, as shown in Figure 9. The ILIM pin is on during all ACPI states. Figure 9. Using ILIM as a ULDO Reference R5 in Figure 1 is the current limit setting resistor and comprises the only DC current path from the ILIM pin to GND. The circuit is configured so that the reference for the ULDO is presented at the positive terminal of U1 and draws negligible DC current. R3 and C1 filter noise that might be induced if there is significant PCB trace length. C1 should be placed as close as possible to the op-amp's input pin. R3 should be placed as close as possible to pin 20 of the FAN5078 and should be greater than 10K to isolate the ILIM pin from noise. Recommended values for the circuit of Figure 9: | R3 | 50K | |--------|-----------------------------------------------------| | R5 | See AN-6006 | | C1 | 1nF | | | Per desired VOUT: | | R1, R2 | $VOUT = 0.9 \bullet \left(1 + \frac{R1}{R2}\right)$ | Figure 10. Current Limit / Summing Circuits #### **Current Processing Section** The following discussion refers to Figure 10. The current through $R_{SENSE}$ resistor (ISNS) is sampled shortly after Q2 is turned on. That current is held and summed with the output of the error amplifier. This effectively creates a current mode control loop. $R_{SENSE}$ sets the gain in the current feedback loop. For stable operation, the voltage induced by the current feedback at the PWM comparator input should be set to 30% of the ramp amplitude at maximum load current and line voltage. Equation 5 estimates the recommended value of $R_{SENSE}$ as a function of the maximum load current ( $I_{LOAD(MAX)}$ ) and the value of the MOSFET's $R_{DS(ON)}$ : $$R_{SENSE} = \frac{I_{LOAD(MAX)} \bullet R_{DS(ON)} \bullet 4.41K}{30\% \bullet 0.125 \bullet V_{IN(MAX)}} - 100$$ (5) where $R_{DS(ON)}$ is the maximum $R_{DS(ON)}$ of the low-side MOSFET at its maximum temperature. R<sub>SENSE</sub> must, however, be kept higher than: $$R_{SENSE(MIN)} = \frac{I_{LOAD(MAX)} \cdot R_{DS(ON)}}{145\mu A} - 100$$ (6) #### **Setting the Current Limit** ISNS is compared to the current established when a 0.9 V internal reference drives the ILIM pin. $R_{\rm ILIM},$ the $R_{\rm DS(ON)}$ of Q2, and $R_{\rm SENSE}$ determine the current limit: $$R_{ILIM} = \frac{9.6}{I_{LIMIT}} X \frac{(100 + R_{SENSE})}{R_{DS(ON)}}$$ (7) where ILIMIT is the peak inductor current. Since the tolerance on the current limit is largely dependent on the ratio of the external resistors it is fairly accurate if the voltage drop on the switching node side of $R_{\mbox{\footnotesize{SENSE}}}$ is an accurate representation of the load current. When using the MOSFET as the sensing element, the variation of $R_{\mbox{\footnotesize{DS(ON)}}}$ causes proportional variation in the ISNS. This value not only varies from device to device, but also has a typical junction temperature coefficient of about 0.4% / °C (consult the MOSFET datasheet for actual values), so the actual current limit set point decreases proportional to increasing MOSFET die temperature. A factor of 1.6 in the current limit set point should compensate for MOSFET $R_{\mbox{\footnotesize{DS(ON)}}}$ variations, assuming the MOSFET's heat sinking keeps its operating die temperature below 125°C. Current limit ( $I_{LIMIT}$ ) should be set sufficiently high as to allow the inductor current to rise in response to an output load transient. Typically, a factor of 1.3 is sufficient. In addition, since $I_{LIMIT}$ is a peak current cut-off value, multiply $I_{LOAD(MAX)}$ by the inductor ripple current (i.e. 20%). To account all of these variations, set ILIMIT as: $$I_{LIMIT} > I_{LOAD(MAX)} \times 1.6 \times 1.3 \times 1.2$$ $$LDRV$$ $$ISNS$$ $$R_{SENSE}$$ $$PGND$$ $$PGND$$ (8) Figure 11. Improving Current Sensing Accuracy More accurate sensing can be achieved by using a resistor (R1) instead of the $R_{DS(ON)}$ of the FET, as shown in Figure 11. This approach causes higher losses, but greater accuracy. #### **Gate Drive** The adaptive gate control logic translates the internal PWM control signal into the MOSFET gate drive signals, providing necessary amplification, level shifting, and shoot-through protection. It also has functions to help optimize the IC performance over a wide range of operating conditions. Since MOSFET switching time can vary dramatically from type to type and with the input voltage, the gate control logic provides adaptive dead time by monitoring the gate-to-source voltages of both upper and lower MOSFETs. The lower MOSFET drive is not turned on until the gate-to-source voltage of the upper MOSFET has decreased to less than approximately 1 volt. Similarly, the upper MOSFET is not turned on until the gate-to-source voltage of the lower MOSFET has decreased to less than approximately 1 volt. This allows a wide variety of upper and lower MOSFETs to be used without a concern for simultaneous conduction or shoot-through. There must be a low-resistance, low-inductance path between the driver pin and the MOSFET gate for the adaptive deadtime circuit to work properly. Any delay along that path subtracts from the delay generated by the adaptive dead-time circuit and shoot-through may occur. ## **Frequency Loop Compensation** The loop is compensated using a feedback network around the error amplifier. Figure 12. Compensation Network Figure 12 shows a complete Type 3 compensation network. A Type 2 compensation configuration eliminates R4 and C3 and is shown in Figure 1. Since the FAN5078 architecture employs summing current mode, Type 2 compensation can be used for most applications. For critical applications that require wide loop bandwidth and use very low ESR output capacitors, Type 3 compensation may be required. The PSPICE model and spreadsheet calculator of AN-6006 can be used to calculate these component values. Transient response during a rapid decrease in $I_{\text{LOAD}}$ can be improved by adding a pull-down resistor (> 5K) from the COMP pin to GND. #### **PGOOD Signal** PGOOD monitors the status of the PWM output as well as VTT. PGOOD remains low unless all of the conditions below are met: - SS is above 3.5V - Fault latch is cleared - FB is between 90% and 110% of VREF - VTT is in regulation. #### **Protection** The converter output is monitored and protected against extreme overload, short circuit, over-voltage and under-voltage conditions. An internal fault latch is set for any fault intended to shut down the IC. When the fault latch is set, the IC discharges its output by driving LDRV high until VDDQ IN < 0.5V. LDRV then goes low until VDDQ IN > 0.8V. This discharges VDDQ without causing undershoot (negative output voltage). To discharge the output capacitors, a $40\Omega$ load resistor is switched in from VDDQ IN to PGND whenever the IC is in fault condition or when EN is low. After a latched fault, operation can be restored by recycling power or toggling the EN pin. #### **Under-Voltage Shutdown** If FB stays below the under-voltage threshold for $2\mu S$ , the fault latch is set. This fault is prevented from setting the fault latch during PWM soft-start (SS < 1.3V). #### **Over-Current Sensing** If the circuit's current limit signal (ILIM det shown in Figure 10) is high at the beginning of a clock cycle, a pulse-skipping circuit is activated and HDRV is inhibited. The circuit continues to pulse skip in this manner for the next 8 clock cycles. If, at any time from the 9<sup>th</sup> to the 16<sup>th</sup> clock cycle, the ILIM det is again reached, the fault latch is set. If ILIM det does not occur between cycle 9 and 16, normal operation is restored and the over-current circuit resets itself. This fault is prevented from setting the fault latch during softstart (SS < 1.3V). Figure 13. Over-Current Protection Waveforms #### OVP / HS Fault / FB short to GND detection A HS Fault is detected when there is more than 0.5V from SW to PGND 350nS after LDRV reaches 4V (same as the current sampling time). OVP fault detection occurs if FB > 115% VREF for 16 clock cycles. During soft-start, the output voltage could potentially "run away" if either the FB pin is shorted to GND or R1 is open. This fault is detected if the following condition persists for more than $14\mu S$ during soft-start: - VDDQ IN (PWM output voltage) > 1V - FB < 100mV Any of these faults sets the fault latch, even during the SS time (SS < 1.2V). To ensure that FB pin open does not cause a destructive condition, a $1.3\mu A$ current source ensures that the FB pin is high if open. This causes the regulator to keep the output low and eventually results in an under-voltage fault shutdown (after PWM SS completes). Figure 14. SS Clamp and FB Open Protection #### **Over-Temperature Protection** The chip incorporates an over-temperature protection circuit that shuts the chip down when a die temperature of about 150°C is reached. Normal operation is restored when the die temperature falls below 125°C with internal Power On Reset asserted, resulting in a full soft-start cycle. To accomplish this, the over-temperature comparator discharges the SS pin. # VTT Regulator Section (Figure 3) The VTT regulator includes an internal resistor divider (50K for each resistor) from the output of the PWM regulator. If the REF IN pin is left open, the divider produces a voltage 50% of VDDQ IN. Using a low impedance external precision voltage divider produces greater accuracy. The VTT regulator is enabled when S3#I is HIGH and the PWM regulator's internal PGOOD signal is true. The VTT regulator also includes its own PGOOD signal, which is high when VTT SNS > 90% of REF IN. #### **FAN5078 Design Tools** AN-6006 provides a PSPICE model and spreadsheet calculator for the PWM regulator, simplifying external component selections, and verifying loop stability. The spreadsheet calculator can be used to calculate all external component values for the FAN5078. The spreadsheet calculates compensation components that can be verified in the PSPICE model to ensure stability. The PSPICE model in AN-6006 simulates both loop stability (Bode Plot) and transient analysis, and can be customized for a wide variety of applications and external component configurations. As an initial step, define: - Output voltage - Maximum PWM output load current - Maximum load transient current and maximum allowable output drop during load transient - R<sub>DS(ON)</sub> of the low-side MOSFET (Q2) - Maximum allowable output ripple. #### **Power MOSFET Selection** For a complete analysis of MOSFET selection and efficiency calculations, see Application Note *AN-6005: Synchronous Buck MOSFET Loss Calculations with Excel Model*. #### 3.3V and VTT LDO Output Capacitors For stability, use at least $100\mu F$ for 3.3V-ALW bypass capacitor with a minimum ESR of $20m\Omega.$ The VTT output is typically bypassed with $820\mu F$ with at least $30m\Omega$ ESR. # **Dimensional Outline Drawing** ## BOTTOM VIEW #### Notes: - 1. Conforms to JEDEC registration number MO-220, variation WHHC, dated Aug/2002. - 2. Dimensions are in millimeters. - 3. Dimensions and tolerances per ASME y14.5-1994.