August 2001 Revised August 2001 # FIN1531 5V LVDS 4-Bit High Speed Differential Driver #### **General Description** This quad driver is designed for high speed interconnects utilizing Low Voltage Differential Signaling (LVDS) technology. The driver translates 5V TTL/CMOS signal levels to LVDS levels with a typical differential output swing of 350 mV which provides low EMI at ultra low power dissipation even at high frequencies. This device is ideal for high speed transfer of clock and data. The FIN1531 can be paired with its companion receiver, the FIN1532, or with any other Fairchild LVDS receiver. #### **Features** - Greater than 400Mbs data rate - 5V power supply operation - 400ps max differential pulse skew - 2.0ns maximum propagation delay - Low power dissipation - Power-Off protection - Meets or exceeds the TIA/EIA-644 LVDS standard - Pin compatible with equivalent RS-422 and PECL devices - 16-Lead SOIC and TSSOP packages save space #### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|------------------------------------------------------------------------------| | FIN1531M | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow | | FIN1531MTC | MTC16 | 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4,4mm Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. #### **Function Table** | | Input | Outputs | | | |----|-------|-----------------|-------------------|------------------| | EN | EN | D <sub>IN</sub> | D <sub>OUT+</sub> | D <sub>OUT</sub> | | Н | Х | Н | Н | L | | Н | Х | L | L | Н | | Н | Х | OPEN | L | Н | | X | L | Н | Н | L | | X | L | L | L | Н | | X | L | OPEN | L | Н | | L | Н | Х | Z | Z | H = HIGH Logic Level X = Don't Care L = LOW Logic Level Z = High Impedance ## **Connection Diagram** ### **Pin Descriptions** | Pin Name | Description | |-----------------------------------------------------------------------------------|-----------------------------| | D <sub>IN1</sub> , D <sub>IN2</sub> , D <sub>IN3</sub> , D <sub>IN4</sub> | 5V TTL/CMOS Data Input | | D <sub>OUT1+</sub> , D <sub>OUT2</sub> +, D <sub>OUT3+</sub> , D <sub>OUT4+</sub> | | | D <sub>OUT1-</sub> , D <sub>OUT2-</sub> , D <sub>OUT3-</sub> , D <sub>OUT4-</sub> | Inverting LVDS Output | | EN | Driver Enable Pin | | EN | Inverting Driver Enable Pin | | V <sub>CC</sub> | Power Supply | | GND | Ground | ### **Absolute Maximum Ratings**(Note 1) # Recommended Operating Conditions $\begin{array}{lll} \mbox{Supply Voltage (V$_{CC}$)} & -0.5\mbox{V to } +6\mbox{V} \\ \mbox{DC Input Voltage (V$_{IN}$)} & -0.5\mbox{V to } +6\mbox{V} \\ \mbox{DC Output Voltage (V$_{OUT}$)} & -0.5\mbox{V to } +6\mbox{V} \\ \end{array}$ Driver Short Circuit Current ( $I_{OSD}$ ) Storage Temperature Range ( $T_{STG}$ ) -65°C to +150°C $\label{eq:max_Junction} \begin{aligned} &\text{Max Junction Temperature } (T_J) \\ &\text{Lead Temperature } (T_L) \end{aligned}$ (Soldering, 10 seconds) 260°C ESD (Human Body Model) ≥ 8000V ESD (Machine Model) ≥ 400V $\begin{array}{lll} \text{Supply Voltage (V}_{\text{CC}}) & 4.5 \text{V to } 5.5 \text{V} \\ \text{Input Voltage (V}_{\text{IN}}) & 0 \text{ to } \text{V}_{\text{CC}} \\ \text{Operating Temperature (T}_{\text{A}}) & -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C} \end{array}$ Note 1: The "Absolute Maximum Ratings": are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature and output/input loading variables. Fairchild does not recommend operation of circuits outside databook specification. #### **DC Electrical Characteristics** Over supply voltage and operating temperature ranges, unless otherwise specified | Symbol | Parameter | Test Conditions | Min | Typ<br>(Note 2) | Max | Units | |---------------------|-------------------------------------------------------------------|-------------------------------------------------------------------|-------|-----------------|-----------------|-------| | V <sub>OD</sub> | Output Differential Voltage | | 250 | 350 | 450 | mV | | $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change from<br>Differential LOW-to-HIGH | $RL = 100\Omega$ , driver enabled,<br>See Figure 1 | | | 25 | mV | | Vos | Offset Voltage | | 1.125 | 1.25 | 1.375 | V | | ΔV <sub>OS</sub> | Offset Magnitude Change from<br>Differential LOW-to-HIGH | | | | 25 | mV | | I <sub>OFF</sub> | Power Off Output Current | $V_{CC} = 0V$ , $V_{OUT} = 5.5V$ | | | 50 | μΑ | | I <sub>OS</sub> | Short Circuit Output Current | V <sub>OUT</sub> = 0V, Driver Enabled | | | -6 | mA | | 1 | | V <sub>OD</sub> = 0V, Driver Enabled | | | ±6 | IIIA | | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | V <sub>CC</sub> | V | | V <sub>IL</sub> | Input LOW Voltage | | GND | | 0.8 | V | | I <sub>IN</sub> | Input Current | $V_{IN} = 0V \text{ or } V_{CC}$ | | | ±20 | μΑ | | I <sub>I(OFF)</sub> | Power-OFF Input Current | $V_{CC} = 0V, V_{IN} = 5.5V$ | | | 50 | μΑ | | I <sub>OZ</sub> | Disabled Output Leakage Current | $EN = 0.8V, \overline{EN} = 2.0V,$ $V_{OUT} = 0V \text{ or } 7V$ | | | ±20 | μА | | V <sub>IK</sub> | Input Clamp Voltage | I <sub>IK</sub> = -18 mA | -1.5 | -0.8 | | V | | I <sub>CC</sub> | Power Supply Current | No Load, V <sub>IN</sub> = 0V or V <sub>CC</sub> , Driver Enabled | | 3.3 | 6 | | | | | $R_L = 100\Omega$ , Driver Disabled | | 3.4 | 6 | mA | | | | $R_L = 100\Omega$ , $V_{IN} = 0V$ or $V_{CC}$ , Driver Enabled | | 18 | 26 | | | C <sub>IN</sub> | Input Capacitance | | | 7 | | pF | | C <sub>OUT</sub> | Output Capacitance | | | 4.5 | | pF | 150°C Note 2: All typical values are at $T_A = 25^{\circ}C$ and with $V_{CC} = 5.0V$ . #### **AC Electrical Characteristics** Over supply voltage and operating temperature ranges, unless otherwise specified | Symbol | Parameter | Test Conditions | Min | Typ<br>(Note 3) | Max | Units | |----------------------------------------------|-------------------------------------------------|-----------------------------------------|-----|-----------------|-----|-------| | t <sub>PLHD</sub> | Differential Propagation Delay LOW-to-HIGH | | 0.5 | 1.4 | 2.0 | ns | | t <sub>PHLD</sub> | Differential Propagation Delay HIGH-to-LOW | $R_L = 100 \Omega$ , $C_L = 10 pF$ , | 0.5 | 1.4 | 2.0 | ns | | t <sub>TLHD</sub> | Differential Output Rise Time (20% to 80%) | See Figure 2 and Figure 3 (Note 7) | 0.6 | 0.8 | 1.2 | ns | | t <sub>THLD</sub> | Differential Output Fall Time (80% to 20%) | | 0.6 | 0.8 | 1.2 | ns | | t <sub>SK(P)</sub> | Pulse Skew t <sub>PLH</sub> - t <sub>PHL</sub> | | | | 0.4 | ns | | t <sub>SK(LH)</sub> ,<br>t <sub>SK(HL)</sub> | Channel-to-Channel Skew (Note 4) | | | | 0.3 | ns | | t <sub>SK(PP)</sub> | Part-to-Part Skew (Note 5) | | | | 1.0 | ns | | f <sub>MAX</sub> | Maximum Frequency(Note 6) | | 200 | 250 | | ns | | t <sub>ZHD</sub> | LVTTL Output Enable Time from Z to HIGH | $R_L = 100\Omega, C_L = 10 \text{ pF},$ | | | 5.0 | ns | | t <sub>ZLD</sub> | LVTTL Output Enable Time from Z to LOW | See Figure 4 and Figure 5 (Note 7) | | | 5.0 | ns | | t <sub>HZD</sub> | LVTTL Output Disable Time from HIGH to Z | | | | 5.0 | ns | | t <sub>LZD</sub> | LVTTL Output Disable Time from LOW to Z | | | | 5.0 | ns | Note 3: All typical values are at $T_A = 25$ °C and with $V_{CC} = 5$ V. Note 4: $t_{SK(LH)}$ , $t_{SK(HL)}$ is the skew between specified outputs of a single device when the outputs have identical loads and are switching in the same direction. Note 5: $t_{SK(PP)}$ is the magnitude of the difference in propagation delay times between any specified terminals of two devices switching in the same direction (either LOW-to-HIGH or HIGH-to-LOW) when both devices operate with the same supply voltage, same temperature, and have identical test circuits. Note 6: $f_{MAX}$ Criteria: Input $t_R = t_F < 1$ ns, 0V to 3V, 50% Duty Cycle; Output $V_{OD} > 250$ mV, 45% to 55% Duty Cycle; all output channels switching in phase. Note 7: Test Circuits in Figure 2 and Figure 4 are simplified representations of test fixture and DUT loading. FIGURE 1. Differential Driver DC Test Circuit $\label{eq:Note A: Input pulses have frequency = 10 MHz, $t_R$ or $t_F = 1$ ns} \\ \label{eq:Note B: CL includes all probe and jig capacitances}$ FIGURE 2. Differential Driver Propagation Delay and Transition Time Test Circuit Note A: Input pulses have the following characteristics: Frequency = 10 MHz, $t_R$ or $t_F$ = 1 ns Note B: $\mathbf{C}_{\mathsf{L}}$ includes probes and jig capacitance FIGURE 3. AC Waveforms # FIGURE 4. Differential Driver Enable and Disable Test Circuit FIGURE 5. Enable and Disable AC Waveforms ## Physical Dimensions inches (millimeters) unless otherwise noted 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package Number M16A 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC16 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com