Data Sheet November 1998 File Number 2921.4 # 110MHz, High Slew Rate, High Output Current Buffer The HA-5002 is a monolithic, wideband, high slew rate, high output current, buffer amplifier. Utilizing the advantages of the Intersil D.I. technologies, the HA-5002 current buffer offers 1300V/ $\mu$ s slew rate with 110MHz of bandwidth. The $\pm$ 200mA output current capability is enhanced by a 3 $\Omega$ output impedance. The monolithic HA-5002 will replace the hybrid LH0002 with corresponding performance increases. These characteristics range from the $3000k\Omega$ input impedance to the increased output voltage swing. Monolithic design technologies have allowed a more precise buffer to be developed with more than an order of magnitude smaller gain error. The HA-5002 will provide many present hybrid users with a higher degree of reliability and at the same time increase overall circuit performance. For the military grade product, refer to the HA-5002/883 datasheet, AnswerFAX document #3705. #### **Features** | • Voltage Gain 0.995 | |----------------------------------------| | • High Input Impedance | | • Low Output Impedance $\dots 3\Omega$ | | • Very High Slew Rate | | Very Wide Bandwidth | | High Output Current | | Pulsed Output Current | | Monolithic Construction | ### **Applications** - · Line Driver - Data Acquisition - 110MHz Buffer - Radar Cable Driver - · High Power Current Booster - High Power Current Source - · Sample and Holds - Video Products ### **Ordering Information** | PART NUMBER<br>(BRAND) | TEMP.<br>RANGE (°C) | PACKAGE | PKG. NO. | |------------------------|---------------------|-----------------|----------| | HA2-5002-2 | -55 to 125 | 8 Pin Metal Can | T8.C | | HA2-5002-5 | 0 to 75 | 8 Pin Metal Can | T8.C | | HA3-5002-5 | 0 to 75 | 8 Ld PDIP | E8.3 | | HA4P5002-5 | 0 to 75 | 20 Ld PLCC | N20.35 | | HA7-5002-2 | -55 to 125 | 8 Ld CERDIP | F8.3A | | HA7-5002-5 | 0 to 75 | 8 Ld CERDIP | F8.3A | | HA9P5002-5<br>(H50025) | 0 to 75 | 8 Ld SOIC | M8.15 | | HA9P5002-9<br>(H50029) | -40 to 85 | 8 Ld SOIC | M8.15 | ### **Pinouts** #### HA-5002 (PDIP, CERDIP, SOIC) TOP VIEW 1 #### HA-5002 (METAL CAN) TOP VIEW NOTE: Case Voltage = Floating ### **Absolute Maximum Ratings** | Voltage Between V+ and V- Terminals | 44V | |-------------------------------------|------------------| | Input Voltage | V <sub>1</sub> - | | Output Current (Continuous) | )mA | | Output Current (50ms On, 1s Off) | )mA | ### **Operating Conditions** | Temperature Range | | |-------------------|---------------| | HA-5002-2 | 55°C to 125°C | | HA-5002-5 | 0°C to 75°C | | HA-5002-9 | 40°C to 85°C | ### **Thermal Information** | (oC/W)θ <sub>JC</sub> | (°C/W) | |-----------------------|-------------------------------------------------------------| | 115 | 28 | | 92 | N/A | | 155 | 67 | | 74 | N/A | | 157 | N/A | | es, Note 1) | 175 <sup>0</sup> C | | | 150 <sup>0</sup> C | | 6 | 5 <sup>o</sup> C to 150 <sup>o</sup> C | | | 300 <sup>0</sup> C | | | 115<br>92<br>155<br>74<br>157<br>es, Note 1)<br>, Note 1) 6 | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTES - Maximum power dissipation, including load conditions, must be designed to maintain the maximum junction temperature below 175°C for the ceramic and can packages, and below 150°C for the plastic packages. - 2. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. $\textbf{Electrical Specifications} \qquad \text{$V_{SUPPLY}$ = $\pm 12$V to $\pm 15$V}, \ \text{$R_S$ = $50$\Omega}, \ \text{$R_L$ = $1$k$\Omega}, \ \text{$C_L$ = $10$pF, Unless Otherwise Specified}$ | | TEST | TEMP | HA-5002-2 | | | HA-5002-5, -9 | | | | |-------------------------------|---------------------------------------|------|-----------|--------|-----|---------------|--------|-----|--------------------| | PARAMETER | CONDITIONS | (°C) | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | INPUT CHARACTERISTICS | - | | | | | ! | | | - | | Offset Voltage | | 25 | - | 5 | 20 | - | 5 | 20 | mV | | | | Full | - | 10 | 30 | - | 10 | 30 | mV | | Average Offset Voltage Drift | | Full | - | 30 | - | - | 30 | - | μV/ <sup>o</sup> C | | Bias Current | | 25 | - | 2 | 7 | - | 2 | 7 | μΑ | | | | Full | - | 3.4 | 10 | - | 2.4 | 10 | μΑ | | Input Resistance | | Full | 1.5 | 3 | - | 1.5 | 3 | - | ΜΩ | | Input Noise Voltage | 10Hz-1MHz | 25 | - | 18 | - | - | 18 | - | $\mu V_{P-P}$ | | TRANSFER CHARACTERISTIC | S | | | | | | | | | | Voltage Gain | $R_L = 50\Omega$ | 25 | - | 0.900 | - | - | 0.900 | - | V/V | | $(V_{OUT} = \pm 10V)$ | $R_L = 100\Omega$ | 25 | - | 0.971 | - | - | 0.971 | - | V/V | | | $R_L = 1k\Omega$ | 25 | - | 0.995 | - | - | 0.995 | - | V/V | | | $R_L = 1k\Omega$ | Full | 0.980 | - | - | 0.980 | - | - | V/V | | -3dB Bandwidth | $V_{IN} = 1V_{P-P}$ | 25 | - | 110 | - | - | 110 | - | MHz | | AC Current Gain | | 25 | - | 40 | - | - | 40 | - | A/mA | | OUTPUT CHARACTERISTICS | | | | | | | | | - | | Output Voltage Swing | $R_L = 100\Omega$ | 25 | ±10 | ±10.7 | - | ±10 | ±11.2 | - | V | | | $R_L = 1k\Omega$ , $V_S = \pm 15V$ | Full | ±10 | ±13.5 | - | ±10 | ±13.9 | - | V | | | $R_L = 1k\Omega$ , $V_S = \pm 12V$ | Full | ±10 | ±10.5 | - | ±10 | ±10.5 | - | V | | Output Current | $V_{IN} = \pm 10V$ , $R_L = 40\Omega$ | 25 | - | 220 | - | - | 220 | - | mA | | Output Resistance | | Full | - | 3 | 10 | - | 3 | 10 | Ω | | Harmonic Distortion | $V_{IN} = 1V_{RMS}, f = 10kHz$ | 25 | - | <0.005 | - | - | <0.005 | - | % | | TRANSIENT RESPONSE | | | | | | | | | | | Full Power Bandwidth (Note 3) | | 25 | - | 20.7 | - | - | 20.7 | - | MHz | | Rise Time | | 25 | - | 3.6 | - | - | 3.6 | - | ns | | Propagation Delay | | 25 | - | 2 | - | - | 2 | - | ns | | Overshoot | | 25 | - | 30 | - | - | 30 | - | % | | Slew Rate | | 25 | 1.0 | 1.3 | - | 1.0 | 1.3 | - | V/ns | | Settling Time | To 0.1% | 25 | - | 50 | - | - | 50 | - | ns | | Differential Gain | $R_L = 500\Omega$ | 25 | - | 0.06 | - | - | 0.06 | - | % | | Differential Phase | $R_L = 500\Omega$ | 25 | - | 0.22 | - | - | 0.22 | - | Degrees | # $\textbf{Electrical Specifications} \hspace{0.5cm} V_{SUPPLY} = \pm 12 \text{V to } \pm 15 \text{V}, \hspace{0.1cm} R_S = 50 \Omega, \hspace{0.1cm} R_L = 1 \text{k}\Omega, \hspace{0.1cm} C_L = 10 \text{pF}, \hspace{0.1cm} \text{Unless Otherwise Specified} \hspace{0.1cm} \textbf{(Continued)}$ | | TEST TEMP | | HA-5002-2 | | | HA-5002-5, -9 | | | | |------------------------------|----------------------|------|-----------|-----|-----|---------------|-----|-----|-------| | PARAMETER | CONDITIONS | (°C) | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | POWER REQUIREMENTS | | | | | | | | | | | Supply Current | | 25 | - | 8.3 | - | - | 8.3 | - | mA | | | | Full | - | - | 10 | - | - | 10 | mA | | Power Supply Rejection Ratio | A <sub>V</sub> = 10V | Full | 54 | 64 | - | 54 | 64 | - | dB | #### NOTE: 3. PBW = $$\frac{\text{Slew Rate}}{2\pi V_{\text{PEAK}}}$$ ; $V_{\text{P}} = 10V$ # Test Circuit and Waveforms #### FIGURE 1. LARGE AND SMALL SIGNAL RESPONSE **SMALL SIGNAL WAVEFORMS** LARGE SIGNAL WAVEFORMS SMALL SIGNAL WAVEFORMS $R_S = 50\Omega$ , $R_L = 1k\Omega$ LARGE SIGNAL WAVEFORMS ### Schematic Diagram ### **Application Information** ### Layout Considerations The wide bandwidth of the HA-5002 necessitates that high frequency circuit layout procedures be followed. Failure to follow these guidelines can result in marginal performance. Probably the most crucial of the RF/video layout rules is the use of a ground plane. A ground plane provides isolation and minimizes distributed circuit capacitance and inductance which will degrade high frequency performance. Other considerations are proper power supply bypassing and keeping the input and output connections as short as possible which minimizes distributed capacitance and reduces board space. #### **Power Supply Decoupling** For optimal device performance, it is recommended that the positive and negative power supplies be bypassed with capacitors to ground. Ceramic capacitors ranging in value from 0.01 to 0.1 $\mu F$ will minimize high frequency variations in supply voltage, while low frequency bypassing requires larger valued capacitors since the impedance of the capacitor is dependent on frequency. It is also recommended that the bypass capacitors be connected close to the HA-5002 (preferably directly to the supply pins). #### Operation at Reduced Supply Levels The HA-5002 can operate at supply voltage levels as low as $\pm 5$ V and lower. Output swing is directly affected as well as slight reductions in slew rate and bandwidth. #### **Short Circuit Protection** The output current can be limited by using the following circuit: $$\mathsf{R}_{\mathsf{LIM}} = \frac{\mathsf{V+}}{\mathsf{I}_{\mathsf{OUTMAX}}} = \frac{\mathsf{V-}}{\mathsf{I}_{\mathsf{OUTMAX}}}$$ $$\mathsf{V_{1+}} \qquad \mathsf{R}_{\mathsf{LIM}} \qquad \mathsf{V_{2+}} \qquad \mathsf{OUT}$$ $$\mathsf{IN} \qquad \mathsf{V_{1-}} \qquad \mathsf{V_{2-}} \qquad \mathsf{OUT}$$ #### Capacitive Loading The HA-5002 will drive large capacitive loads without oscillation but peak current limits should not be exceeded. Following the formula I = Cdv/dt implies that the slew rate or the capacitive load must be controlled to keep peak current below the maximum or use the current limiting approach as shown. The HA-5002 can become unstable with small capacitive loads (50pF) if certain precautions are not taken. Stability is enhanced by any one of the following: a source resistance in series with the input of $50\Omega$ to $1k\Omega$ ; increasing capacitive load to 150pF or greater; decreasing $C_{LOAD}$ to 20pF or less; adding an output resistor of $10\Omega$ to $50\Omega$ ; or adding feedback capacitance of 50pF or greater. Adding source resistance generally yields the best results. $$P_{DMAX} = \frac{T_{JMAX} - T_{A}}{\theta_{JC} + \theta_{CS} + \theta_{SA}}$$ Where: $T_{JMAX}$ = Maximum Junction Temperature of the Device $T_A = Ambient$ $\theta_{JC}$ = Junction to Case Thermal Resistance $\theta_{CS}$ = Case to Heat Sink Thermal Resistance $\theta_{SA}$ = Heat Sink to Ambient Thermal Resistance $\mbox{Graph is based on:} \quad \mbox{P}_{\mbox{DMAX}} = \frac{\mbox{T}_{\mbox{JMAX}} - \mbox{T}_{\mbox{A}}}{\mbox{\theta}_{\mbox{JA}}}$ FIGURE 2. MAXIMUM POWER DISSIPATION vs TEMPERATURE # **Typical Application** FIGURE 3. COAXIAL CABLE DRIVER - $50\Omega$ SYSTEM # **Typical Performance Curves** FIGURE 4. GAIN/PHASE vs FREQUENCY ( $R_L = 1k\Omega$ ) FIGURE 5. GAIN/PHASE vs FREQUENCY ( $R_L = 50\Omega$ ) ### Typical Performance Curves (Continued) FIGURE 6. VOLTAGE GAIN vs TEMPERATURE ( $R_L = 100\Omega$ ) FIGURE 8. OFFSET VOLTAGE vs TEMPERATURE FIGURE 10. MAXIMUM OUTPUT VOLTAGE vs TEMPERATURE FIGURE 7. VOLTAGE GAIN vs TEMPERATURE ( $R_L = 1k\Omega$ ) FIGURE 9. BIAS CURRENT vs TEMPERATURE FIGURE 11. SUPPLY CURRENT vs TEMPERATURE # Typical Performance Curves (Continued) FIGURE 12. SUPPLY CURRENT vs SUPPLY VOLTAGE FIGURE 14. V<sub>OUT</sub> MAXIMUM vs V<sub>SUPPLY</sub> FIGURE 16. SLEW RATE vs SUPPLY VOLTAGE FIGURE 13. INPUT/OUTPUT IMPEDANCE vs FREQUENCY FIGURE 15. PSRR vs FREQUENCY FIGURE 17. GAIN ERROR vs INPUT VOLTAGE ### Die Characteristics ### **DIE DIMENSIONS:** 81 mils x 80 mils x 19 mils 2050μm x 2030μm x 483μm ### **METALLIZATION:** Type: AI, 1% Cu Thickness: 20kÅ ±2kÅ ### **PASSIVATION:** Type: Nitride (Si $_3$ N $_4$ ) over Silox (SiO $_2$ , 5% Phos.) Silox Thickness: 12kÅ $\pm$ 2kÅ Silox Thickness: 12kA ±2kA Nitride Thickness: 3.5kÅ ±1.5kÅ # Metallization Mask Layout ### SUBSTRATE POTENTIAL (Powered Up): $V_1$ - ### TRANSISTOR COUNT: 27 ### PROCESS: Bipolar Dielectric Isolation HA-5002 V<sub>1</sub>+ (ALT) V<sub>2</sub>+ B B B B B B V<sub>1</sub>+ V<sub>1</sub>+ V<sub>2</sub>+ V<sub>2</sub>+ V<sub>2</sub>+ V<sub>1</sub>+ V<sub>1</sub>+ V<sub>1</sub>+ V<sub>1</sub>+ V<sub>1</sub>+ V<sub>1</sub>+ V<sub>1</sub> (ALT) OUT ### Metal Can Packages (Can) ### NOTES: - (All leads) Øb applies between L1 and L2. Øb1 applies between L2 and 0.500 from the reference plane. Diameter is uncontrolled in L1 and beyond 0.500 from the reference plane. - 2. Measured from maximum diameter of the product. - 3. $\alpha$ is the basic spacing from the centerline of the tab to terminal 1 and $\beta$ is the basic spacing of each lead or lead position (N -1 places) from $\alpha$ , looking at the bottom of the package. - 4. N is the maximum number of terminal positions. - 5. Dimensioning and tolerancing per ANSI Y14.5M 1982. - 6. Controlling dimension: INCH. **T8.C** MIL-STD-1835 MACY1-X8 (A1) 8 LEAD METAL CAN PACKAGE | | INCHES | | MILLIM | | | |--------|-----------------|-----------|----------|---------------------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.165 | 0.185 | 4.19 | 4.70 | - | | Øb | 0.016 | 0.019 | 0.41 | 0.48 | 1 | | Øb1 | 0.016 | 0.021 | 0.41 | 0.53 | 1 | | Øb2 | 0.016 | 0.024 | 0.41 | 0.61 | - | | ØD | 0.335 | 0.375 | 8.51 | 9.40 | - | | ØD1 | 0.305 | 0.335 | 7.75 | 8.51 | - | | ØD2 | 0.110 | 0.160 | 2.79 | 4.06 | - | | е | 0.200 | 0.200 BSC | | 5.08 BSC | | | e1 | 0.100 | BSC | 2.54 BSC | | - | | F | - | 0.040 | - | 1.02 | - | | k | 0.027 | 0.034 | 0.69 | 0.86 | - | | k1 | 0.027 | 0.045 | 0.69 | 1.14 | 2 | | L | 0.500 | 0.750 | 12.70 | 19.05 | 1 | | L1 | - | 0.050 | - | 1.27 | 1 | | L2 | 0.250 | - | 6.35 | - | 1 | | Q | 0.010 | 0.045 | 0.25 | 1.14 | - | | α | 45 <sup>0</sup> | 45° BSC | | 45 <sup>0</sup> BSC | | | β | 45 <sup>0</sup> | BSC | 45° BSC | | 3 | | N | 8 | 3 | 8 | 3 | 4 | Rev. 0 5/18/94 ### Dual-In-Line Plastic Packages (PDIP) #### NOTES: - Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control. - 8. Dimensioning and tolerancing per ANSI Y14.5M-1982. - 9. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95. - 10. Dimensions A, A1 and L are measured with the package seated in JEDEC seating plane gauge GS-3. - D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch (0.25mm). - E and e<sub>A</sub> are measured with the leads constrained to be perpendicular to datum -C-. - 13. $e_B$ and $e_C$ are measured at the lead tips with the leads unconstrained. $e_C$ must be zero or greater. - 14. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch (0.25mm). - 15. N is the maximum number of terminal positions. - Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of 0.030 - 0.045 inch (0.76 - 1.14mm). E8.3 (JEDEC MS-001-BA ISSUE D) 8 LEAD DUAL-IN-LINE PLASTIC PACKAGE | | INCHES | | MILLIM | | | |----------------|--------|-------|----------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.210 | - | 5.33 | 4 | | A1 | 0.015 | - | 0.39 | - | 4 | | A2 | 0.115 | 0.195 | 2.93 | 4.95 | - | | В | 0.014 | 0.022 | 0.356 | 0.558 | - | | B1 | 0.045 | 0.070 | 1.15 | 1.77 | 8, 10 | | С | 0.008 | 0.014 | 0.204 | 0.355 | - | | D | 0.355 | 0.400 | 9.01 | 10.16 | 5 | | D1 | 0.005 | - | 0.13 | - | 5 | | Е | 0.300 | 0.325 | 7.62 | 8.25 | 6 | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | 5 | | е | 0.100 | BSC | 2.54 BSC | | - | | e <sub>A</sub> | 0.300 | BSC | 7.62 | BSC | 6 | | e <sub>B</sub> | - | 0.430 | - | 10.92 | 7 | | L | 0.115 | 0.150 | 2.93 | 3.81 | 4 | | N | 8 | 3 | 8 | 3 | 9 | Rev. 0 12/93 # Plastic Leaded Chip Carrier Packages (PLCC) ### NOTES: - Controlling dimension: INCH. Converted millimeter dimensions are not necessarily exact. - 18. Dimensions and tolerancing per ANSI Y14.5M-1982. - 19. Dimensions D1 and E1 do not include mold protrusions. Allowable mold protrusion is 0.010 inch (0.25mm) per side. Dimensions D1 and E1 include mold mismatch and are measured at the extreme material condition at the body parting line. - 20. To be measured at seating plane -C- contact point. - 21. Centerline to be determined where center leads exit plastic body. - 22. "N" is the number of terminal positions. N20.35 (JEDEC MS-018AA ISSUE A) 20 LEAD PLASTIC LEADED CHIP CARRIER PACKAGE | | INCHES | | MILLIN | | | |--------|--------|-------|--------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.165 | 0.180 | 4.20 | 4.57 | - | | A1 | 0.090 | 0.120 | 2.29 | 3.04 | - | | D | 0.385 | 0.395 | 9.78 | 10.03 | - | | D1 | 0.350 | 0.356 | 8.89 | 9.04 | 3 | | D2 | 0.141 | 0.169 | 3.59 | 4.29 | 4, 5 | | Е | 0.385 | 0.395 | 9.78 | 10.03 | - | | E1 | 0.350 | 0.356 | 8.89 | 9.04 | 3 | | E2 | 0.141 | 0.169 | 3.59 | 4.29 | 4, 5 | | N | 20 | | 2 | 20 | 6 | Rev. 2 11/97 ### Ceramic Dual-In-Line Frit Seal Packages (CERDIP) #### NOTES: - 23. Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. - 24. The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied. - Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness. - Corner leads (1, N, N/2, and N/2+1) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b2. - 27. This dimension allows for off-center lid, meniscus, and glass overrun. - 28. Dimension Q shall be measured from the seating plane to the base plane. - 29. Measure dimension S1 at all four corners. - 30. N is the maximum number of terminal positions. - 31. Dimensioning and tolerancing per ANSI Y14.5M 1982. - 32. Controlling dimension: INCH F8.3A MIL-STD-1835 GDIP1-T8 (D-4, CONFIGURATION A) 8 LEAD CERAMIC DUAL-IN-LINE FRIT SEAL PACKAGE | | INCHES | | INCHES MILLIMETERS | | | | |--------|--------|------------------|--------------------|------------------|-------|--| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | | Α | - | 0.200 | - | 5.08 | - | | | b | 0.014 | 0.026 | 0.36 | 0.66 | 2 | | | b1 | 0.014 | 0.023 | 0.36 | 0.58 | 3 | | | b2 | 0.045 | 0.065 | 1.14 | 1.65 | - | | | b3 | 0.023 | 0.045 | 0.58 | 1.14 | 4 | | | С | 0.008 | 0.018 | 0.20 | 0.46 | 2 | | | c1 | 0.008 | 0.015 | 0.20 | 0.38 | 3 | | | D | - | 0.405 | - | 10.29 | 5 | | | E | 0.220 | 0.310 | 5.59 | 7.87 | 5 | | | е | 0.100 | BSC | 2.54 BSC | | - | | | eA | 0.300 | BSC | 7.62 BSC | | - | | | eA/2 | 0.150 | BSC | 3.81 BSC | | - | | | L | 0.125 | 0.200 | 3.18 | 5.08 | - | | | Q | 0.015 | 0.060 | 0.38 | 1.52 | 6 | | | S1 | 0.005 | - | 0.13 | - | 7 | | | α | 90° | 105 <sup>0</sup> | 90° | 105 <sup>0</sup> | - | | | aaa | - | 0.015 | - | 0.38 | - | | | bbb | - | 0.030 | - | 0.76 | - | | | ccc | - | 0.010 | - | 0.25 | - | | | M | - | 0.0015 | - | 0.038 | 2, 3 | | | N | 8 | 3 | 8 | 3 | 8 | | Rev. 0 4/94 ### Small Outline Plastic Packages (SOIC) #### NOTES: - Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. - 34. Dimensioning and tolerancing per ANSI Y14.5M-1982. - 35. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - 37. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 38. "L" is the length of terminal for soldering to a substrate. - 39. "N" is the number of terminal positions. - 40. Terminal numbers are shown for reference only. - 41. The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). - 42. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. M8.15 (JEDEC MS-012-AA ISSUE C) 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE | | INCHES | | MILLIN | | | |--------|--------|----------------|----------|------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.0532 | 0.0688 | 1.35 | 1.75 | - | | A1 | 0.0040 | 0.0098 | 0.10 | 0.25 | - | | В | 0.013 | 0.020 | 0.33 | 0.51 | 9 | | С | 0.0075 | 0.0098 | 0.19 | 0.25 | - | | D | 0.1890 | 0.1968 | 4.80 | 5.00 | 3 | | E | 0.1497 | 0.1574 | 3.80 | 4.00 | 4 | | е | 0.050 | BSC | 1.27 BSC | | - | | Н | 0.2284 | 0.2440 | 5.80 | 6.20 | - | | h | 0.0099 | 0.0196 | 0.25 | 0.50 | 5 | | L | 0.016 | 0.050 | 0.40 | 1.27 | 6 | | N | 8 | | ; | 3 | 7 | | α | 0° | 8 <sup>0</sup> | 0° | 8° | - | Rev. 0 12/93 All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site www.intersil.com ### Sales Office Headquarters **NORTH AMERICA** Intersil Corporation P. O. Box 883, Mail Stop 53-204 Melbourne, FL 32902 TEL: (321) 724-7000 FAX: (321) 724-7240 EUROPE Intersil SA Intersil SA Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.2111 ASIA Intersil (Taiwan) Ltd. 7F-6, No. 101 Fu Hsing North Road Taipei, Taiwan Republic of China TEL: (886) 2 2716 9310 FAX: (886) 2 2715 3029