Data Sheet February 2003 FN4806.1 ## Low Cost SLIC For Large Telecom Switches The HC5503PRC is a low cost SLIC optimized for large Telecom switches. It combines a flexible voltage feed architecture with the Intersil latch-free DI bonded wafer process, to provide a low component count, carrier class solution at very low cost. The re-configurable design permits simple, economical solutions for campus-wide call center and PBX applications. External components can be used in conjunction with the high battery voltage capability to meet the complex impedance and long loop drive requirements of Central Office switches, worldwide. ## Ordering Information | PART NUMBER | TEMP.<br>RANGE (°C) | PACKAGE | PKG. NO. | |-------------|---------------------|-----------------|----------| | HC5503PRCM | 0 to 70 | 28 Ld PLCC | N28.45 | | HC5503PRCB | 0 to 70 | 24 Ld SOIC | M24.3 | | HC5503PRCR | 0 to 70 | 32 Ld QFN 7 X 7 | L32.7X7A | #### **Features** - Wide Operating Battery Range (-40V to -58V) - Single Additional +5V Supply - · 30mA Short Loop Current Limit - · Ring Relay Driver - · Switch Hook and Ring Trip Detect - Low On-Hook Power Consumption - · On-Hook Transmission - ITU-T Longitudinal Balance Performance - Loop Power Denial Function - Thermal Protection - · Supports Tip, Ring or Balanced Ringing Schemes - Low Profile SO, PLCC, and QFN Surface Mount Packaging ## **Applications** - · Central Office, PBX, Call Centers - Related Literature - AN571, Using Ring Sync with HC-5502A and HC-5504 SLICs # **Block Diagram** #### **Absolute Maximum Ratings** | Maximum Continuous Supply Voltages | |--------------------------------------------------| | (V <sub>B</sub> -)60 to 0.5V | | (V <sub>B</sub> +) | | (V <sub>B</sub> + - V <sub>B</sub> -) | | Relay Drive Voltage (V <sub>RD</sub> )0.5 to 15V | ## **Operating Conditions** | Operating Temperature Range | 0°C to 70°C | |--------------------------------------------|----------------| | Relay Driver Voltage (V <sub>RD</sub> ) | 5V to 12V | | Positive Supply Voltage (V <sub>B</sub> +) | 4.75V to 5.25V | | Negative Supply Voltage (V <sub>B</sub> -) | 40V to -58V | | High Level Logic Input Voltage | 2.4V | | Low Level Logic Input Voltage | 0.6V | | Subscriber Loop Resistance | 200Ω - 1800Ω | | | | ### **Thermal Information** | Thermal Resistance (Typical, Note 2, 3) | $\theta_{JA}$ (°C/W) | |------------------------------------------|--------------------------------------| | 24 Lead SOIC | 75 | | 28 Lead PLCC | 65 | | 32 Lead 7x7 QFN | 32 | | Maximum Junction Temperature Plastic | | | Maximum Storage Temperature Range65 | <sup>o</sup> C to 150 <sup>o</sup> C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (PLCC and SOIC - Lead Tips Only) | | #### **Die Characteristics** | Transistor Count | 185 | |---------------------|------------| | Diode Count | 36 | | Die Dimensions | 137 x 102 | | Substrate Potential | Connected | | Process | Bipolar-DI | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTES: - 1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied. - 2. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. - 3. θ<sub>JA</sub> for the QFN package is measured in free air with the component mounted on a high effective thermal conductivity test board with direct attach features including conductive thermal vias. See Tech Brief TB379 and TB389 for additional information and board layout consideration ## **Electrical Specifications** Unless Otherwise Specified, $V_B$ - = -48V, $V_B$ + = 5V, AG = BG = DG = 0V, $R_P$ = $50\Omega$ , $R_S$ = $100\Omega$ , Typical Parameters. $T_A$ = $25^{\circ}$ C. Min-Max Parameters are Over Operating Temperature Range | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------|-------------------------------------------------------------|-----|------|------|-------| | On Hook Power Dissipation | I <sub>LONG</sub> = 0 (Note 4) | - | 113 | - | mW | | Off Hook Power Dissipation | $R_L = 600\Omega$ , $I_{LONG} = 0$ (Notes 3, 4) | - | 750 | - | mW | | On Hook I <sub>B</sub> + | $R_L = \infty$ , $I_{LONG} = 0$ | - | 1.4 | - | mA | | Off Hook I <sub>B</sub> + | $R_L = 600\Omega$ , $I_{LONG} = 0$ | - | 2.8 | - | mA | | On Hook I <sub>B</sub> - | $R_L = \infty$ , $I_{LONG} = 0$ | - | 2.2 | - | mA | | Off Hook I <sub>B</sub> - | $R_L = 600\Omega$ , $I_{LONG} = 0$ | - | 31 | - | mA | | Off Hook Loop Current | $R_L = 1800\Omega (I_{LOOP} = 0)$ | 18 | - | - | mA | | Off Hook Loop Current | $R_L = 200\Omega$ , $I_{LONG} = 0$ (Note 3) | 25 | 30 | 35 | mA | | Fault Currents | | | | | | | TIP to Ground | | - | 27 | - | mA | | RING to Ground | | - | 55 | - | mA | | TIP to RING | | - | 30 | - | mA | | TIP and RING to Ground | | - | 69 | - | mA | | Ring Relay Drive V <sub>OL</sub> | I <sub>OL</sub> = 62mA | - | 0.2 | 0.5 | V | | Ring Relay Driver Off Leakage | $V_{RD} = 12V, \overline{RC} = 1 = HIGH, T_A = 25^{\circ}C$ | - | - | 100 | μА | | DC Ring Trip Threshold | | 8.1 | 10.8 | 13.5 | mA | | Switch Hook Detection Threshold | | 5.0 | 7.5 | 10 | mA | | Loop Current During Power Denial | $R_L = 200\Omega$ | - | 3.2 | - | mA | | Dial Pulse Distortion | (Note 4) | 0 | - | 0.5 | ms | | Receive Input Impedance | (Note 4) | - | 110 | - | kΩ | | Transmit Output Impedance | (Note 4) | - | 10 | 20 | Ω | ## HC5503PRC ## **Electrical Specifications** Unless Otherwise Specified, V<sub>B</sub>- = -48V, V<sub>B</sub>+ = 5V, AG = BG = DG = 0V, R<sub>P</sub> = $50\Omega$ , R<sub>S</sub> = $100\Omega$ , Typical Parameters. T<sub>A</sub> = $25^{\circ}$ C. Min-Max Parameters are Over Operating Temperature Range **(Continued)** | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----|-------|-------|-------------------| | 2-Wire Return Loss | (Referenced to $600\Omega + 2.16\mu\text{F}$ ), R <sub>P</sub> = R <sub>S</sub> = $150\Omega$ | | | | | | SR <sub>L</sub> LO | (Note 4) | - | 15.5 | - | dB | | ERL | | - | 24 | - | dB | | SR <sub>L</sub> HI | | - | 31 | - | dB | | Longitudinal Balance | 1V <sub>RMS</sub> 200Hz - 3400Hz, (Note 4) IEEE Method | | | | | | 2-Wire Off Hook (Note 4) | $0^{\circ}C \le T_{A} \le 75^{\circ}C, R_{P} = R_{S} = 150\Omega$ | 53 | 58 | - | dB | | 2-Wire On Hook (Note 4) | | 53 | 58 | - | dB | | 4-Wire Off Hook | | 50 | 58 | - | dB | | Insertion Loss 2-Wire to 4-Wire, 4-Wire to 2-Wire | At 1kHz, 0dBm Input Level, Referenced $600\Omega$ , Rp = RS = $150\Omega$ | - | ±0.05 | ±0.2 | dB | | Frequency Response | 200 - 3400Hz Referenced to Absolute Loss at 1kHz and 0dBm Signal Level, $R_P = R_S = 150\Omega$ (Note 4) | - | ±0.02 | ±0.05 | dB | | Idle Channel Noise | $R_P = R_S = 150\Omega$ (Note 4) | | | | | | 2-Wire to 4-Wire, 4-Wire to 2-Wire | | - | 1 | 5 | dBrnC | | | | - | -89 | -85 | dBm0p | | Absolute Delay 2-Wire to 4-Wire, 4-Wire to 2-Wire | $R_P = R_S = 150\Omega$ (Note 4) | - | _ | 2 | μS | | Trans Hybrid Loss | Balance Network Set Up for $600\Omega$ Termination at 1kHz,<br>$R_P = R_S = 150\Omega$ (Note 4) | 30 | 40 | - | dB | | Overload Level | $V_B$ + = +5V, $R_P$ = $R_S$ = 150 $\Omega$ (Note 4) | | | | | | 2-Wire to 4-Wire, 4-Wire to 2-Wire | | 1.5 | - | - | V <sub>PEAK</sub> | | Level Linearity<br>2-Wire to 4-Wire, 4-Wire to 2-Wire (Note 4) | At 1kHz, (Note 4) Referenced to 0dBm Level, $R_P = R_S = 150\Omega$ | | | | | | | +3 to -40dBm | - | - | ±0.05 | dB | | | -40 to -50dBm | - | - | ±0.1 | dB | | | -50 to -55dBm | - | - | ±0.3 | dB | | Power Supply Rejection Ratio V <sub>B</sub> + to 2-Wire | $R_P = R_S = 150\Omega \text{ (Note 4)}$<br>30 - 60Hz, $R_L = 600\Omega$ | 15 | - | - | dB | | V <sub>B</sub> + to Transmit | | 15 | - | - | dB | | V <sub>B</sub> - to 2-Wire | | 15 | - | - | dB | | V <sub>B</sub> - to Transmit | | 15 | - | - | dB | | V <sub>B</sub> + to 2-Wire | 200 - 16kHz, $R_L = 600\Omega$ , $R_P = R_S = 150\Omega$ | 30 | - | - | dB | | V <sub>B</sub> + to Transmit | | 30 | - | - | dB | | V <sub>B</sub> - to 2-Wire | | 30 | - | - | dB | | V <sub>B</sub> - to Transmit | | 30 | - | - | dB | | Logic Input Current (RS, RC, PD) | 0V ≤ V <sub>IN</sub> ≤ 5V | - | - | ±100 | μА | | Logic Inputs | | | | | | | Logic '0' V <sub>IL</sub> | | - | - | 0.8 | V | | Logic '1' V <sub>IH</sub> | | 2.0 | - | 5.5 | V | | Logic Outputs | | | | | | | Logic '0' V <sub>OL</sub> | I <sub>LOAD</sub> 800μA, V <sub>B</sub> + = 5V | - | 0.1 | 0.5 | V | | Logic '1' V <sub>OH</sub> | I <sub>LOAD</sub> 40μA, V <sub>B</sub> + = 5V | 2.7 | - | 5.0 | V | ### HC5503PRC ## **Electrical Specifications** Unless Otherwise Specified, V<sub>B</sub>- = -48V, V<sub>B</sub>+ = 5V, AG = BG = DG = 0V, R<sub>P</sub> = $50\Omega$ , R<sub>S</sub> = $100\Omega$ , Typical Parameters. T<sub>A</sub> = $25^{o}$ C. Min-Max Parameters are Over Operating Temperature Range **(Continued)** | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | | | |-----------------------------------|---------------------------------------------|-----|-----|-----|-------------------|--|--|--| | UNCOMMITTED OP AMP SPECIFICATIONS | UNCOMMITTED OP AMP SPECIFICATIONS | | | | | | | | | Input Offset Voltage | | - | ±5 | - | mV | | | | | Input Offset Current | | - | ±10 | - | nA | | | | | Input Bias Current | | - | 20 | = | nA | | | | | Differential Input Resistance | (Note 4) | - | 1 | - | MΩ | | | | | Output Voltage Swing | R <sub>L</sub> = 10K, V <sub>B</sub> + = 5V | - | ±3 | - | V <sub>PEAK</sub> | | | | | Output Resistance | A <sub>VCL</sub> = 1 (Note 4) | - | 10 | = | Ω | | | | | Small Signal GBW | (Note 4) | - | 1 | - | MHz | | | | #### NOTES: - 4. $I_{LONG} = Longitudinal Current$ . - 5. These parameters are controlled by design or process parameters and are not directly tested. These parameters are characterized upon initial design release, upon design changes which would affect these characteristics, and at intervals to assure product quality and specification compliance. ## Pin Descriptions | 28 PIN<br>PLCC | 24 PIN<br>DIP/SOIC | 7 x 7<br>QFN | SYMBOL | DESCRIPTION | | | |----------------|--------------------|--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 2 | 1 | 28 | TIP | An analog input connected to the TIP (more positive) side of the subscriber loop through a sense resistor (R <sub>S</sub> ) and a ring relay contact. Functions with the Ring terminal to receive voice signals from the telephone and for loop monitoring purposes. | | | | 3 | 2 | 31 | RING | An analog input connected to the RING (more negative) side of the subscriber loop through a sense resistor ( $R_S$ ) and a ring relay contact. Functions with the Tip terminal to receive voice signals from the telephone and for loop monitoring purposes. | | | | 4 | 3 | 32 | RFS | Senses ring side of loop for ground key and ring trip detection. During ringing, the ring signal is inserted into the line at this node and RF is isolated from RFS via a relay. | | | | 5 | 4 | 1 | V <sub>B</sub> + | Positive Voltage Source - Most positive supply. V <sub>B</sub> + is typically. | | | | 6 | 5 | 3 | C <sub>1</sub> | Capacitor #1 - An external capacitor to be connected between this terminal and analog ground. Required for proper operation of the loop current limiting function, and for filtering $V_B$ Typical value is $0.3\mu F$ , 30V. | | | | 7 | 6 | 4 | DG | Digital Ground - To be connected to zero potential and serves as a reference for all digital inputs and outputs on the SLIC microcircuit. | | | | 9 | 7 | 5 | RS | Ring Synchronization Input - A TTL - compatible clock input. The clock should be arranged such that a positive pulse transition occurs on the zero crossing of the ring voltage source, as it appears at the RFS terminal. For Tip side injected systems, the RS pulse should occur on the negative going zero crossing and for Ring injected systems, on the positive going zero crossing. This ensures that the ring relay activates and deactivates when the instantaneous ring voltage is near zero. If synchronization is not required, the pin should be tied to 5V. | | | | 10 | 8 | 6 | RD | Relay Driver - A low active open collector logic output. When enabled, the external ring relay is energized. | | | | 11 | 9 | 7, 8 | TF | Tip Feed - A low impedance analog output connected to the TIP terminal through a sense resistor ( $R_S$ ). Functions with the RF terminal to provide loop current, feed voice signals to the telephone set, and sink longitudinal current. | | | | 12 | 10 | 9, 10 | RF | Ring Feed - A low impedance analog output connected to the RING terminal through a sense resistor (R <sub>S</sub> ). Functions with the TF terminal to provide loop current, feed voice signals to the telephone set, and sink longitudinal current. | | | | 13 | 11 | 11 | V <sub>B</sub> - | Negative Voltage Source - Most negative supply. $V_{B^-}$ is typically -48V with an operational range of -42V to -58V. Frequently referred to as "battery". | | | | 14 | 12 | 12 | BG | Battery Ground - To be connected to zero potential. All loop current and some quiescent current flows into this ground terminal. | | | ## HC5503PRC # Pin Descriptions (Continued) | 28 PIN<br>PLCC | 24 PIN<br>DIP/SOIC | 7 x 7<br>QFN | SYMBOL | DESCRIPTION | | | |----------------|--------------------|----------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 16 | 13 | 13 | SHD | Switch Hook Detection - A low active LS TTL - compatible logic output. This output is enabled for loop currents exceeding the switch hook threshold. | | | | 17 | 14 | 14,19 | NC | Used during production test. Leave disconnected. | | | | 18 | 15 | 15 | PD | Power Denial - A low active TTL - Compatible logic input. When enabled, the ring feed voltage collapses to the tip feed voltage (~4V). The DC feed is disabled, but the AC transmission is maintained. The switch hook detect (SHD) is not necessarily valid, and the relay driver (RD) output is disabled. | | | | 19 | 16 | 16 | RC | Ring Command - A low active TTL - Compatible logic input. When enabled, the relay driver $(\overline{RD})$ output goes low on the next high level of the ring sync (RS) input, as long as the SLIC is not in the power denial state $(\overline{PD}=0)$ or the subscriber is not already off- hook $(\overline{SHD}=0)$ . | | | | 20 | 17 | | NC | Leave disconnected. | | | | 21 | 18 | 20 | OUT | The analog output of the spare operational amplifier. | | | | 23 | 19 | 21 | -IN | The inverting analog input of the spare operational amplifier. | | | | 24 | 20 | 22 | +IN | The non-inverting analog input of the spare operational amplifier. | | | | 25 | 21 | 23 | RX | Receive Input, Four Wire Side - A high impedance analog input which is internally biased. Capacitive coupling to this input is required. AC signals appearing at this input differentially drive the Tip feed and Ring feed terminals. | | | | 26 | 22 | 25 | C <sub>2</sub> | Capacitor #2 - An external capacitor to be connected between this terminal and analog ground. This capacitor is required for the proper operation of ring trip detection. Recommended value $0.82\mu F \pm 10\%$ 10V non-polarized. | | | | 27 | 23 | 26 | AG | Analog Ground - To be connected to zero potential and serves as a reference for the transmit output (TX) and receive input (RX) terminals. | | | | 28 | 24 | 27 | TX | Transmit Output, Four Wire Side - A low impedance analog output proportional to the loop current. Transhybrid balancing must be performed beyond this output to completely implement two to four wire conversion. This output is unbalanced and referenced to analog ground. Since the DC level of this output varies with loop current, capacitive coupling to the next stage is essential. | | | | 1, 8, 15, 22 | | 2, 17,<br>18,24,29,<br>30, | NC | No internal connection. | | | NOTE: All grounds (AG, BG, and DG) must be applied before $V_B$ + or $V_B$ -. Failure to do so may result in premature failure of the part. If a user wishes to run separate grounds off a line card, the AG must be applied first. # Functional Diagram $R_{S}{:}~100\Omega;~1/2W$ to 2W depending on surge requirements $R_{P}{:}~50\Omega;~1/2W$ to 2W depending on surge requirements ## SLIC FUNCTIONAL SCHEMATIC SOIC PIN NUMBERS SHOWN #### LOGIC GATE SCHEMATIC # **Surge Protection** The SLIC device, in conjunction with an external protection bridge, will withstand high voltage lightning surges and power line crosses. The voltage withstand capability of pins 'Tip', 'Ring' and 'RFs' is $\pm 450V$ with respect to ground, as shown in Table 1. TABLE 1. | PARAMETER | TEST<br>CONDITION | PERFORMANCE (MAX) | UNITS | |-----------------------------------|-----------------------------------------------|-------------------|-------------------| | Longitudinal Surge | 10μs Rise/<br>1000μs Fall | ±450 (Plastic) | V <sub>PEAK</sub> | | Metallic Surge | 10μs Rise/<br>1000μs Fall | ±450 (Plastic) | V <sub>PEAK</sub> | | T/GND<br>R/GND | 10μs Rise/<br>1000μs Fall | ±450 (Plastic) | V <sub>PEAK</sub> | | 50/60Hz Current<br>T/GND<br>R/GND | 11 Cycles<br>Limited to<br>10A <sub>RMS</sub> | 315 (Plastic) | V <sub>RMS</sub> | This device is intended for use with an appropriate secondary protection circuit scheme. The SLIC will withstand longitudinal currents up to a maximum or $30\text{mA}_{RMS}$ , $15\text{mA}_{RMS}$ per leg, without any performance degradation. # Plastic Leaded Chip Carrier Packages (PLCC) #### NOTES: - Controlling dimension: INCH. Converted millimeter dimensions are not necessarily exact. - 2. Dimensions and tolerancing per ANSI Y14.5M-1982. - Dimensions D1 and E1 do not include mold protrusions. Allowable mold protrusion is 0.010 inch (0.25mm) per side. Dimensions D1 and E1 include mold mismatch and are measured at the extreme material condition at the body parting line. - 4. To be measured at seating plane -C- contact point. - 5. Centerline to be determined where center leads exit plastic body. - 6. "N" is the number of terminal positions. N28.45 (JEDEC MS-018AB ISSUE A) 28 LEAD PLASTIC LEADED CHIP CARRIER PACKAGE | | INCHES | | MILLIN | | | |--------|--------|-------|--------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.165 | 0.180 | 4.20 | 4.57 | - | | A1 | 0.090 | 0.120 | 2.29 | 3.04 | - | | D | 0.485 | 0.495 | 12.32 | 12.57 | - | | D1 | 0.450 | 0.456 | 11.43 | 11.58 | 3 | | D2 | 0.191 | 0.219 | 4.86 | 5.56 | 4, 5 | | Е | 0.485 | 0.495 | 12.32 | 12.57 | - | | E1 | 0.450 | 0.456 | 11.43 | 11.58 | 3 | | E2 | 0.191 | 0.219 | 4.86 | 5.56 | 4, 5 | | N | 2 | 8 | 2 | 28 | 6 | Rev. 2 11/97 # Small Outline Plastic Packages (SOIC) #### NOTES: - Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch) - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. M24.3 (JEDEC MS-013-AD ISSUE C) 24 LEAD WIDE BODY SMALL OUTLINE PLASTIC PACKAGE | | INCHES | | MILLIMETERS | | | |--------|----------|----------------|-------------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.0926 | 0.1043 | 2.35 | 2.65 | - | | A1 | 0.0040 | 0.0118 | 0.10 | 0.30 | - | | В | 0.013 | 0.020 | 0.33 | 0.51 | 9 | | С | 0.0091 | 0.0125 | 0.23 | 0.32 | - | | D | 0.5985 | 0.6141 | 15.20 | 15.60 | 3 | | Е | 0.2914 | 0.2992 | 7.40 | 7.60 | 4 | | е | 0.05 BSC | | 1.27 BSC | | - | | Н | 0.394 | 0.419 | 10.00 | 10.65 | - | | h | 0.010 | 0.029 | 0.25 | 0.75 | 5 | | L | 0.016 | 0.050 | 0.40 | 1.27 | 6 | | N | 24 | | 24 | | 7 | | α | 0° | 8 <sup>0</sup> | 0° | 8º | - | Rev. 0 12/93 # Quad Flat No-Lead Plastic Package (QFN) Micro Lead Frame Plastic Package (MLFP) L32.7x7A 32 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE (COMPLIANT TO JEDEC MO-220VKKC ISSUE C) | SYMBOL | MIN | NOMINAL | MAX | NOTES | |--------|------|---------|------|-------| | А | 0.80 | 0.90 | 1.00 | - | | A1 | - | - | 0.05 | - | | A2 | - | - | 1.00 | 9 | | A3 | | 9 | | | | b | 0.23 | 0.28 | 0.38 | 5, 8 | | D | | - | | | | D1 | | 9 | | | | D2 | 4.95 | 5.10 | 5.25 | 7, 8 | | E | | - | | | | E1 | | 9 | | | | E2 | 4.95 | 5.10 | 5.25 | 7, 8 | | е | | - | | | | k | 0.25 | - | - | - | | L | 0.35 | 0.60 | 0.75 | 8 | | L1 | - | - | 0.15 | 10 | | N | | 2 | | | | Nd | | 3 | | | | Ne | | 3 | | | | Р | - | - | 0.60 | 9 | | θ | - | - | 12 | 9 | Rev. 1 10/02 ### NOTES: - 1. Dimensioning and tolerancing conform to ASME Y14.5-1994. - 2. N is the number of terminals. - 3. Nd and Ne refer to the number of terminals on each D and E. - 4. All dimensions are in millimeters. Angles are in degrees. - 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. - 7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance. - 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389. - Features and dimensions A2, A3, D1, E1, P & θ are present when Anvil singulation method is used and not present for saw singulation. - Depending on the method of lead termination at the edge of the package, a maximum 0.15mm pull back (L1) maybe present. L minus L1 to be equal to or greater than 0.3mm. All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com