HD-4702 March 1997 # CMOS Programmable Bit Rate Generator ### Features - HD-4702 Provides 13 Commonly Used Bit Rates - Uses a 2.4576MHz Crystal/Input for Standard Frequency Output (16 Times Bit Rate) - Low Power Dissipation - Conforms to EIA RS-404 - One HD-4702 Controls up to Eight Transmission Channels - Initialization Circuit Facilitates Diagnostic Fault Isolation - On-Chip Input Pull-Up Circuit # Ordering Information | PACKAGE | TEMP.<br>RANGE ( <sup>O</sup> C) | PART NUMBER | PKG. NO. | |---------|----------------------------------|-----------------|----------| | PDIP | -40 to +85 | HD3-4702-9 | E16.3 | | CERDIP | -40 to +85 | HD1-4702-9 | F16.3 | | SMD# | -55 to +125 | 5962-9051801MEA | F16.3 | # Description The HD-4702 Bit Rate Generator provides the necessary clock signals for digital data transmission systems, such as a UART. It generates 13 commonly used bit rates using an on-chip crystal oscillator or an external input. For conventional operation generating 16 output clock pulses per bit period, the input clock frequency must be 2.4576MHz (i.e. 9600 Baud x 16 x 16, since there is an internal ÷ 16 prescaler). A lower input frequency will result in a proportionally lower output frequency. The HD-4702 can provide multi-channel operation with a minimum of external logic by having the clock frequency CO and the ÷ 8 prescaler outputs Q0, Q1, Q2 available externally. All signals have a 50% duty cycle except 1800 Baud, which has less than 0.39% distortion. The four rate select inputs (S0-S3) select which bit rate is at the output (Z). See Truth Table for Rate Select Inputs for select code and output bit rate. Two of the 16 select codes for the HD-4702 do not select an internally generated frequency, but select an input into which the user can feed either a different frequency, or a static level (High or Low) to generate "ZERO BAUD". The bit rates most commonly used in modern data terminals (110, 150, 300, 1200, 2400 Baud) require that no more than one input be grounded for the HD-4702, which is easily achieved with a single 5-position switch. The HD-4702 has an initialization circuit which generates a master reset for the scan counter. This signal is derived from a digital differentiator that senses the first high level on the CP input after the $\overline{E}_{CP}$ input goes low. When $\overline{E}_{CP}$ is high, selecting the crystal input, CP must be low. A high level on CP would apply a continuous reset. See Clock Modes and Initialization below. #### Truth Table #### TRUTH TABLE FOR RATE SELECT INPUTS (Using 2.4576MHz Crystal) | S3 | S2 | S1 | S0 | OUTPUT RATE (Z) | |----|----|----|-------------|-----------------| | L | L | L | L | MUX Input (IM) | | L | L | L | Н | MUX Input (IM) | | L | L | Н | L | 50 Baud | | L | L | Н | Н | 75 Baud | | L | Н | L | L | 134.5 Baud | | L | Н | L | Н | 200 Baud | | L | Н | Н | L | 600 Baud | | L | Н | Н | Н | 2400 Baud | | Н | L | L | L 9600 Baud | | | Н | L | L | H 4800 Baud | | | Н | L | Н | L 1800 Baud | | | Н | L | Н | H 1200 Baud | | | Н | Н | L | L | 2400 Baud | | Н | Н | L | H 300 Baud | | | Н | Н | Н | L | 150 Baud | | Н | Н | Н | Н | 110 Baud | NOTE: 19200 Baud by connecting Q2 to IM. #### Pinout ### HD-4702 (CERDIP, PDIP) **TOP VIEW** ### HD-4702 # Pin Description | PIN NUMBER | TYPE | SYMBOL | DESCRIPTION | | | | |----------------|------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 16 | | VCC | $V_{\mbox{CC}}\colon$ Is the +5V power supply pin. A $0.1\mu\mbox{F}$ capacitor between pins 16 and 8 is recommended for decoupling. | | | | | 8 | | GND | ROUND | | | | | 5 | I | СР | KTERNAL CLOCK INPUT | | | | | 4 | I | E <sub>CP</sub> | EXTERNAL CLOCK ENABLE: A low signal on this input allows the baud rate to be enerated from the CP input. | | | | | 7 | I | Ιχ | CRYSTAL INPUT | | | | | 6 | 0 | O <sub>X</sub> | RYSTAL DRIVE OUTPUT | | | | | 15 | I | I <sub>M</sub> | ULTIPLEXED INPUT | | | | | 11, 12, 13, 14 | I | S0 - S3 | BAUD RATE SELECT INPUTS | | | | | 9 | 0 | СО | CLOCK OUTPUT | | | | | 1, 2, 3 | 0 | Q <sub>0</sub> - Q <sub>2</sub> | SCAN COUNTER OUTPUTS | | | | | 10 | 0 | Z | BIT RATE OUTPUT | | | | # **CLOCK MODES AND INITIALIZATION** | IX | E <sub>CP</sub> | СР | OPERATION | |----|-----------------|----|------------------------------------| | 71 | Н | L | Clocked from I <sub>X</sub> | | Х | L | 7 | Clocked from CP | | Х | Н | Н | Continuous Reset | | Х | L | 4 | Reset During 1st CP = High<br>Time | H = HIGH Level L = LOW Level X = Don't Care \_\_\_\_ = Clock Pulse = 1st HIGH Level Clock Pulse after $\overline{E}_{CP}$ goes LOW NOTE: Actual output frequency is 16 times the indicated Output Rate, assuming a clock frequency of 2.4576MHz. # Application Information ### Single Channel Bit Rate Generator Figure 1 shows the simplest application of the HD-4702. This circuit generates one of five possible bit rates as determined by the setting of a single pole, 5-position switch. The Bit Rate Output (Z) drives one standard TTL load or four low power Schottky loads over the full temperature range. The possible output frequencies correspond to 110, 150, 300, 1200, and 2400 Baud. For many low cost terminals, these five bit rates are adequate. † See Table 1. | SWITCH POSITION | HD-4702 BIT RATE | |-----------------|------------------| | 1 | 110 Baud | | 2 | 150 Baud | | 3 | 300 Baud | | 4 | 1200 Baud | | 5 | 2400 Baud | FIGURE 1. SWITCH SELECTABLE BIT RATE GENERATOR CONFIGURATION PROVIDING FIVE BIT RATES ### Simultaneous Generation of Several Bit Rates Figure 2 shows a simple scheme that generates eight bit rates on eight output lines, using one HD-4702 and one 93L34 Bit Addressable Latch. This and the following applications take advantage of the built-in scan counter (prescaler) outputs. As shown in the block diagram, these outputs ( $Q_0$ to $Q_2$ ) go through a complete sequence of eight states for every halfperiod of the highest output frequency (9600 Baud). Feeding these Scan Counter Outputs back to the Select Inputs of the multiplexer causes the HD-4702 to interrogate sequentially eight different frequency signals. The 93L34 8-bit addressable Latch, addressed by the same Scan Counter Outputs, re-converts the multiplexed single Output (Z) of the HD-4702 into eight parallel output frequency signals. In the simple scheme of Figure 2, input S3 is left open (HIGH) and the following bit rates are generated: Q0: 110 Baud Q1: 9600 Baud Q2: 4800 Baud Q3: 1800 Baud Q4: 1200 Baud Q5: 2400 Baud Other bit rate combinations can be generated by changing the Scan Counter to Selector interconnection or by inserting logic gates into this path. † See Table 1. FIGURE 2. BIT RATE GENERATOR CONFIGURATION WITH EIGHT SIMULTANEOUS FREQUENCIES # 19200 Baud Operation Though a 19200 Baud signal is not internally routed to the multiplexer, the HD-4702 can be used to generate this bit rate by connecting the $\rm Q_2$ output to IM input and applying select code. An additional 2-input NOR gate can be used to retain the "Zero Baud" feature on select code 1 for the HD-4702 (See Figure 3). † See Table 1. FIGURE 3. 19200 BAUD OPERATION **TABLE 1. CRYSTAL SPECIFICATIONS** | PARAMETERS | TYPICAL CRYSTAL SPEC | |-------------------------|----------------------| | Frequency | 2.4576MHz "AT" Cut | | Series Resistance (Max) | 250 | | Unwanted Modes | -6.0dB (Min) | | Type of Operation | Parallel | | Load Capacitance | 32pF +0.5 | #### HD-4702 ### **Absolute Maximum Ratings** | Supply Voltage | +8.0V | |------------------------------|------------------------------------| | Input, Output or I/O Voltage | GND -0.5V to V <sub>CC</sub> +0.5V | | ESD Classification | Class 1 | | Typical Derating Factor | 1mA/MHz Increase in ICCOP | ### **Thermal Information** | | $\theta$ JC | |---------------------|-----------------------------------------| | 78 <sup>o</sup> C/W | 23°C/W | | 90°C/W | N/A | | 65 | 5 <sup>0</sup> C to +150 <sup>0</sup> C | | | | | | +175 <sup>o</sup> C | | | +150 <sup>o</sup> C | | s) | +300 <sup>o</sup> C | | | 90°C/W<br>65 | ### **Die Characteristics** | Gate Count | 20 Gates | |------------|----------| |------------|----------| CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. ### **Operating Conditions** Operating Voltage Range +4.5V to +5.5V Operating Temperature Range HD-4702-9 -40°C to +85°C HD-4702-8 -55°C to +125°C # **DC Electrical Specifications** $V_{CC} = 5V \pm 10\%$ , $T_A = -40^{\circ}$ C to $+85^{\circ}$ C (HD-4702-9), $T_A = -55^{\circ}$ C to $+125^{\circ}$ C (HD-4702-8) | | LIMITS | | LIMITS | | | | |------------------|---------------------------------------------|----------------------|---------------------|-------|-------------------------------------------------------------------------------------------------------------------|--| | SYMBOL | PARAMETER | MIN | MAX | UNITS | TEST CONDITIONS | | | V <sub>IH</sub> | Input High Voltage | V <sub>CC</sub> 70% | - | V | V <sub>CC</sub> = 4.5V | | | V <sub>IL</sub> | Input Low Voltage | - | V <sub>CC</sub> 30% | V | V <sub>CC</sub> = 4.5V | | | V <sub>OH1</sub> | Output High Voltage | V <sub>CC</sub> -0.1 | - | V | $I_{OH} \le -1 \mu A$ , $V_{CC} = 4.5 V$ , (Note 1) | | | V <sub>OL1</sub> | Output Low Voltage | - | 0.1 | V | $I_{OL} \le +1 \mu A$ , $V_{CC} = 4.5 V$ , (Note 1) | | | I <sub>IH</sub> | Input High Current | -1 | +1 | μΑ | $V_{IN} = V_{CC}$ , All 0ther Pins = 0V, $V_{CC} = 5.5$ V | | | lılx | Input Low Current<br>(I <sub>X</sub> Input) | -1 | +1 | μΑ | $V_{IN} = 0V$ , All Other Pins = $V_{CC}$ , $V_{CC} = 5.5V$ | | | I <sub>IL</sub> | Input Low Current<br>(All Other Inputs) | - | -100 | μΑ | $V_{IN}$ = 0V, All Other Pins = $V_{CC}$ , $V_{CC}$ = 5.5V (Note 2) | | | IOHX | Output High Current (O <sub>X</sub> ) | -0.1 | - | mA | $V_{OUT} = V_{CC} - 0.5$ , $V_{CC} = 4.5V$ , Input at 0V or $V_{CC}$ per Logic Function or Truth Table | | | I <sub>OH1</sub> | Output High Current (All Other Outputs) | -1.0 | - | mA | $V_{OUT}$ = 2.5V, $V_{CC}$ = 4.5V, Input at 0V or $V_{CC}$ per Logic Function or Truth Table | | | I <sub>OH2</sub> | Output High Current (All Other Outputs) | -0.3 | - | mA | $V_{OUT} = V_{CC}$ -0.5, $V_{CC} = 4.5V$ , Input at 0V or $V_{CC}$ per Logic Function or Truth Table | | | l <sub>OLX</sub> | Output Low Current (O <sub>X</sub> ) | 0.1 | - | mA | $V_{OUT}$ = 0.4V, $V_{CC}$ = 4.5V, Input at 0V or $V_{CC}$ per Logic Function or Truth Table | | | l <sub>OL</sub> | Output Low Current (All Other Outputs) | 1.6 | - | mA | V <sub>OUT</sub> = 0.4V, V <sub>CC</sub> = 4.5V Input, at 0V or V <sub>CC</sub> per Logic Function or Truth Table | | | Icc | Supply Current<br>(Static) | - | 1500 | μΑ | $\overline{E}_{CP}$ = V <sub>CC</sub> , CP = 0V, V <sub>CC</sub> = 5.5V,<br>All Other Inputs = GND, (Note 2) | | | | | - | 1000 | μΑ | $\overline{E}_{CP} = V_{CC}$ , $CP = 0V$ , $V_{CC} = 5.5V$ ,<br>All Other Inputs = $V_{CC}$ , (Note 2) | | #### NOTES: - 1. Interchanging of force and sense conditions is permitted. - 2. Input Current and Quiescent Power Supply Current are relatively higher for this device because of active pull-up circuits on all inputs except I<sub>X</sub>. **AC Electrical Specifications** $V_{CC}$ = 5V $\pm 10\%$ , $T_{A}$ = -40 $^{o}$ C to +85 $^{o}$ C (HD-4702-9), $T_{A}$ = -55 $^{o}$ C to +125 $^{o}$ C (HD-4702-8) | | | LII | LIMITS | | LIMITS | TEST | |----------------------|---------------------------------------------------|-----|----------|-------|-----------------------------------------------|------| | SYMBOL | AC PARAMETER | MIN | MAX | UNITS | CONDITIONS | | | t <sub>PLH</sub> | Propagation Delay, I <sub>X</sub> to CO | - | 350 | ns | | | | t <sub>PHL</sub> | 1 | - | 275 | ns | | | | t <sub>PLH</sub> | Propagation Delay, CP to CO | - | 260 | ns | | | | t <sub>PHL</sub> | | - | 220 | ns | | | | t <sub>PLH</sub> | Propagation Delay, CO to Qn | - | (Note 2) | ns | | | | t <sub>PHL</sub> | | - | (Note 2) | ns | | | | t <sub>PLH</sub> | Propagation Delay, CO to Z | - | 85 | ns | | | | t <sub>PHL</sub> | 1 | - | 75 | ns | | | | t <sub>TLH</sub> | Output Transition Time (Except O <sub>X</sub> ) | - | 160 | ns | $V_{CC} = 4.5V$ $C_L \le 7pF \text{ on } O_X$ | | | t <sub>THL</sub> | 7 | - | 75 | ns | C <sub>L</sub> = 50pF<br>(Note 1) | | | t <sub>S</sub> | Set-Up Time, Select to CO | 350 | - | ns | (1010-1) | | | t <sub>h</sub> | Hold Time, Select to CO | 0 | - | ns | | | | t <sub>s</sub> | Set-Up Time, I <sub>M</sub> to CO | 350 | - | ns | | | | t <sub>h</sub> | Hold Time, I <sub>M</sub> to CO | 0 | - | ns | | | | t <sub>wCP</sub> (L) | Minimum Clock Pulse Width, Low (Notes 3, 4) | 120 | - | ns | | | | t <sub>wCP</sub> (H) | Minimum Clock Pulse Width, High (Notes 3, 4) | 120 | - | ns | | | | t <sub>wCP</sub> (L) | Minimum I <sub>X</sub> Pulse Width, Low (Note 4) | 160 | - | ns | | | | t <sub>wCP</sub> (H) | Minimum I <sub>X</sub> Pulse Width, High (Note 4) | 160 | - | ns | | | | tpLH | Propagation Delay I <sub>X</sub> to CO | - | 300 | ns | | | | t <sub>PHL</sub> | | - | 250 | ns | | | | t <sub>PLH</sub> | Propagation Delay CP to CO | - | 215 | ns | | | | t <sub>PHL</sub> | 1 | - | 195 | ns | | | | tPLH | Propagation Delay CO to Qn | - | (Note 2) | ns | $V_{CC} = 4.5V$ $C_L \le 7pF \text{ on } O_X$ | | | t <sub>PHL</sub> | 7 | - | (Note 2) | ns | C <sub>L</sub> = 15pF<br>(Note 1) | | | t <sub>PLH</sub> | Propagation Delay CO to Z | - | 75 | ns | (11010-1) | | | t <sub>PHL</sub> | 1 | - | 65 | ns | | | | t <sub>TLH</sub> | Output Transition Time (Except O <sub>X</sub> ) | - | 80 | ns | | | | t <sub>THL</sub> | 1 | - | 40 | ns | | | ## NOTES: - 1. Propagation Delays $(t_{PLH} \text{ and } t_{PHL})$ and Output Transition Times $(t_{TLH} \text{ and } t_{THL})$ will change with Output Load Capacitance $(C_L)$ . Setup Times $(t_S)$ , Hold Times $(t_h)$ , and Minimum Pulse Widths $(t_w)$ do not vary with load capacitance. - 2. For multichannel operation, Propagation Delay (CO to Qn) plus Set-Up Time, Select to CO, is guaranteed to be $\leq$ 367ns. - 3. The first High Level Clock Pulse after $\overline{E}_{CP}$ goes Low must be at least 350ns long to guarantee reset of all Counters. - 4. It is recommended that input rise and fall times to the clock inputs (CP, $I_X$ ) be less than 15ns. ## **Capacitance** $T_A = +25^{\circ}C$ ; Frequency = 1MHz | SYMBOL | PARAMETER | TYPICAL | UNITS | CONDITIONS | | |------------------|--------------------|---------|-------|------------------------------------------------|--| | C <sub>IN</sub> | Input Capacitance | 7 | pF | All measurements are referenced the device GND | | | C <sub>OUT</sub> | Output Capacitance | 15 | pF | 40000 0115 | | # Switching Waveforms #### NOTE: 1. Setup and Hold times are shown as positive values but may be specified as negative values. # AC Testing Input, Output Waveform #### NOTE: 1. AC Testing: All input signals must switch between VIL and VIH. Input rise and fall times are driven at 1ns per volt. All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time withou notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com # Sales Office Headquarters NORTH AMERICA Intersil Corporation 7585 Irvine Center Drive Suite 100 Irvine, CA 92618 TEL: (949) 341-7000 FAX: (949) 341-7123 Intersil Corporation 2401 Palm Bay Rd. Palm Bay, FL 32905 TEL: (321) 724-7000 FAX: (321) 724-7946 EUROPE Intersil Europe Sarl Ave. William Graisse, 3 1006 Lausanne Switzerland Switzerland TEL: +41 21 6140560 FAX: +41 21 6140579 ASIA Intersil Corporation Unit 1804 18/F Guangdong Water Building 83 Austin Road TST, Kowloon Hong Kong TEL: +852 2723 6339 FAX: +852 2730 1433