(Dot Matrix Liquid Crystal Display Controller/Driver) # **HITACHI** ## **Description** The HD66702 dot-matrix liquid crystal display controller and driver LSI displays alphanumerics, Japanese kana characters, and symbols. It can be configured to drive a dot-matrix liquid crystal display under the control of a 4- or 8-bit microprocessor. Since all the functions required for driving a dot-matrix liquid crystal display are internally provided on one chip, a minimal system can be interfaced with this controller/driver. A single HD66702 can display up to two 20-character lines. The low 3-V power supply of the HD66702 under development is suitable for any portable battery-driven product requiring low power dissipation. ### **Features** - $5 \times 7$ and $5 \times 10$ dot matrix possible - 80 × 8-bit display RAM (80 characters max.) - 7,200-bit character generator ROM - 160 character fonts $(5 \times 7 \text{ dot})$ - 32 character fonts ( $5 \times 10 \text{ dot}$ ) - 64 × 8-bit character generator RAM - 8 character fonts $(5 \times 7 \text{ dot})$ - 4 character fonts $(5 \times 10 \text{ dot})$ - 16-common × 100-segment liquid crystal display driver - Programmable duty cycles - 1/8 for one line of $5 \times 7$ dots with cursor - 1/11 for one line of $5 \times 10$ dots with cursor - 1/16 for two lines of $5 \times 7$ dots with cursor - Maximum display characters - One line 1/8 duty cycle, 20-char. $\times$ 1-line 1/11 duty cycle, 20-char. × 1-line — Two lines 1/16 duty cycle, 20-char. × 2-line - Wide range of instruction functions - Display clear, cursor home, display on/off, cursor on/off, display character blink, cursor shift, display shift - Choice of power supply $(V_{cc})$ : 4.5 to 5.5V (standard), 2.7 to 5.5V (low voltage) - Automatic reset circuit that initializes the controller/driver after power on (standard version only) - Independent LCD drive voltage driven off of the logic power supply ( $V_{cc}$ ): 3.0 to 8.3V - Low power dissipation - LQFP2020-144-pin, chip, chip wtith bump ## **Ordering Information** | Type No. | Package | Operating Voltage | ROM Font | |----------------|------------------------|-------------------|----------------------| | HCD66702RA00L | 144-pin-chip | 2.7 to 5.5V | Standard Japanese | | HCD66702RA00BP | 144-pin-chip with bump | 2.7 to 5.5V | Standard Japanese | | HCD66702RA01L | 144-pin-chip | 2.7 to 5.5V | Communication system | | HCD66702RA02L | 144-pin-chip | 2.7 to 5.5V | European font | | HD66702RA00F | FP-144A | 4.5 to 5.5V | Standard Japanese | | HD66702RA00FL | FP-144A | 2.7 to 5.5V | Standard Japanese | | HD66702RA01F | FP-144A | 4.5 to 5.5V | Communication font | | HD66702RA02F | FP-144A | 4.5 to 5.5V | European font | # **LCD-II Family Comparison** | Item | LCD-II<br>(HD44780U) | HD66702 | HD66710 | HD66712U | | |--------------------------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--| | Power supply voltage | 2.7V to 5.5V | 5 V ±10 %<br>(standard)<br>2.7 V to 5.5V<br>(low voltage) | 2.7V to 5.5V | 2.7V to 5.5V | | | Liquid crystal drive voltage | 3.0V to 11 V | 3.0V to 8.3V | 3.0V to 13.0V | 2.7V to 11.0V | | | Maximum display digits per chip | 8 characters × 2 lines | 20 characters × 2 lines | 16 characters ×<br>2 lines/<br>8 characters ×<br>4 lines | 24 characters × 2 lines/ 12 characters × 4 lines | | | Segment display | None | None | 40 segments | 60 segments | | | Display duty cycle | 1/8, 1/11, and 1/16 | 1/8, 1/11, and 1/16 | 1/17 and 1/33 | 1/17 and 1/33 | | | CGROM | 9,920 bits<br>(208 $5 \times 8$ dot<br>characters and 32<br>$5 \times 10$ dot<br>characters) | 7,200 bits<br>(160 $5 \times 7$ dot<br>characters and 32<br>$5 \times 10$ dot<br>characters) | 9,600 bits<br>(240 5 × 8 dot<br>characters) | 9,600 bits (240 $5 \times 8$ dot characters) | | | CGRAM | 64 bytes | 64 bytes | 64 bytes | 64 bytes | | | DDRAM | 80 bytes | 80 bytes | 80 bytes | 80 bytes | | | SEGRAM | None | None | 8 bytes | 16 bytes | | | Segment signals | 40 | 100 | 40 | 60 | | | Common signals | 16 | 16 | 33 | 34 | | | Liquid crystal drive waveform | Α | В | В | В | | | Bleeder resistor for LCD power supply | External<br>(adjustable) | External (adjustable) | External<br>(adjustable) | External (adjustable) | | | Clock source | External resistor or external clock | External resistor or external clock | External resistor or external clock | External resistor or external clock | | | R <sub>r</sub> oscillation frequency (frame frequency) | 270 kHz ±30%<br>(59 to 110 Hz for<br>1/8 and 1/16 duty<br>cycle; 43 to 80 Hz<br>for 1/11 duty cycle) | 320 kHz ±30%<br>(70 to 130 Hz for<br>1/8 and 1/16 duty<br>cycle; 51 to 95 Hz<br>for 1/11 duty cycle) | 270 kHz ±30%<br>(56 to 103 Hz for<br>1/17 duty cycle;<br>57 to 106 Hz for<br>1/33 duty cycle) | 270 kHz ±30%<br>(56 to 103 Hz for<br>1/17 duty cycle;<br>57 to 106 Hz for<br>1/33 duty cycle) | | | R, resistance | 91 k $\Omega$ : 5-V operation; 75 k $\Omega$ : 3-V operation | $68 \text{ k}\Omega$ : 5-V operation; 56 kΩ: (3-V operation) | 91 k $\Omega$ : 5-V operation; 75 k $\Omega$ : 3-V operation | 130 k $\Omega$ : 5-V operation 110 k $\Omega$ : 3-V operation | | | Item | LCD-II<br>(HD44780) | HD66702 | HD66710 | HD66712U | |----------------------------------------|-----------------------------------------------------|------------------------------------|-----------------------------------------------------|-----------------------------------------------------| | Liquid crystal voltage booster circuit | None | None | 2-3 times step-up circuit | 2-3 times step-up circuit | | Extension driver control signal | Independent<br>control signal | Independent control signal | Used in common with a driver output pin | Independent control signal | | Reset function | Power on automatic reset | Power on automatic reset | Power on automatic reset | Power on<br>automatic reset or<br>Reset input | | Instructions | LCD-II<br>(HD44780) | Fully compatible with the LCD-II | Uppercompatible with the LCD-II | Upper compatible with the LCD-II | | Number of displayed lines | 1 or 2 | 1 or 2 | 1, 2, or 4 | 1, 2, or 4 | | Low power mode | None | None | Available | Available | | Horizontal scroll | Character unit | Character unit | Dot unit | Dot unit | | Bus interface | 4 bits/8 bits | 4 bits/8 bits | 4 bits/8 bits | Serial;<br>4 bits/8 bits | | CPU bus timing | 2 MHz: 5-V<br>operation;<br>1 MHz: 3-V<br>operation | 1 MHz | 2 MHz: 5-V<br>operation;<br>1 MHz: 3-V<br>operation | 2 MHz: 5-V<br>operation;<br>1 MHz: 3-V<br>operation | | Package | QFP-1420-80<br>80-pin bare chip | LQFP-2020-144<br>144-pin bare chip | QFP-1420-100<br>TQFP-1414-100<br>100-pin bare chip | TCP-128<br>128-pin bare chip | ## HD66702 Block Diagram ## **HD66702 Pad Arrangement** # **HCD66702 Pad Location Coordinates** | Pad<br>No. | Pad<br>Name | Χ (μm) | Υ (μm) | Pad<br>No. | Pad<br>Name | Χ (μm) | Υ (μm) | |------------|-------------|--------|--------------|------------|-----------------|-------------|--------| | 1 | SEG34 | -2475 | 2350 | 31 | SEG4 | -2475 | -1600 | | 2 | SEG33 | -2475 | 2205 | 32 | SEG3 | -2475 | -1735 | | 3 | SEG32 | -2475 | 2065 | 33 | SEG2 | -2475 | -1870 | | 4 | SEG31 | -2475 | 1925 | 34 | SEG1 | -2475 | -2010 | | 5 | SEG30 | -2475 | 1790 | 35 | GND | -2475 | -2180 | | 6 | SEG29 | -2475 | 1655 | 36 | OSC2 | -2475 | -2325 | | 7 | SEG28 | -2475 | 1525 | 37 | OSC1 | -2445 | -2475 | | 8 | SEG27 | -2475 | 1395 | 38 | V <sub>cc</sub> | -2305 | -2475 | | 9 | SEG26 | -2475 | 1265 | 39 | V <sub>cc</sub> | -2165 | -2475 | | 10 | SEG25 | -2475 | 1135 | 40 | V1 | -2025 | -2475 | | 11 | SEG24 | -2475 | 1005 | 41 | V2 | -1875 | -2475 | | 12 | SEG23 | -2475 | 875 | 42 | V3 | -1745 | -2475 | | 13 | SEG22 | -2475 | 745 | 43 | V4 | -1595 | -2475 | | 14 | SEG21 | -2475 | 615 | 44 | V5 | -1465 | -2475 | | 15 | SEG20 | -2475 | 485 | 45 | CL1 | -1335 | -2475 | | 16 | SEG19 | -2475 | 355 | 46 | CL2 | -1185 | -2475 | | 17 | SEG18 | -2475 | 225 | 47 | М | -1055 | -2475 | | 18 | SEG17 | -2475 | 95 | 48 | D | -905 | -2475 | | 19 | SEG16 | -2475 | -35 | 49 | EXT | <b>–775</b> | -2475 | | 20 | SEG15 | -2475 | -165 | 50 | TEST | -625 | -2475 | | 21 | SEG14 | -2475 | -295 | 51 | GND | -495 | -2475 | | 22 | SEG13 | -2475 | -425 | 52 | RS | -345 | -2475 | | 23 | SEG12 | -2475 | <b>-</b> 555 | 53 | R/W | -195 | -2475 | | 24 | SEG11 | -2475 | -685 | 54 | Е | -45 | -2475 | | 25 | SEG10 | -2475 | -815 | 55 | DB0 | 85 | -2475 | | 26 | SEG9 | -2475 | -945 | 56 | DB1 | 235 | -2475 | | 27 | SEG8 | -2475 | -1075 | 57 | DB2 | 365 | -2475 | | 28 | SEG7 | -2475 | -1205 | 58 | DB3 | 515 | -2475 | | 29 | SEG6 | -2475 | -1335 | 59 | DB4 | 645 | -2475 | | 30 | SEG5 | -2475 | -1465 | 60 | DB5 | 795 | -2475 | | H | D | 6 | 6 | 7( | 12 | |---|---|---|---|----|----| | | | | | | | | Pad<br>No. | Pad<br>Name | Χ (μm) | Υ (μm) | Y (μm) Pad<br>No. | | Χ (μm) | Υ (μm) | |------------|-------------|--------|--------|-------------------|-------|--------|--------| | 61 | DB6 | 925 | -2475 | 91 | SEG88 | 2475 | 95 | | 62 | DB7 | 1075 | -2475 | 92 | SEG87 | 2475 | 225 | | 63 | COM1 | 1205 | -2475 | 93 | SEG86 | 2475 | 355 | | 64 | COM2 | 1335 | -2475 | 94 | SEG85 | 2475 | 485 | | 65 | COM3 | 1465 | -2475 | 95 | SEG84 | 2475 | 615 | | 66 | COM4 | 1595 | -2475 | 96 | SEG83 | 2475 | 745 | | 67 | COM5 | 1725 | -2475 | 97 | SEG82 | 2475 | 875 | | 68 | COM6 | 1855 | -2475 | 98 | SEG81 | 2475 | 1005 | | 69 | COM7 | 1990 | -2475 | 99 | SEG80 | 2475 | 1135 | | 70 | COM8 | 2125 | -2475 | 100 | SEG79 | 2475 | 1265 | | 71 | COM9 | 2265 | -2475 | 101 | SEG78 | 2475 | 1395 | | 72 | COM10 | 2410 | -2475 | 102 | SEG77 | 2475 | 1525 | | 73 | COM11 | 2475 | -2290 | 103 | SEG76 | 2475 | 1655 | | 74 | COM12 | 2475 | -2145 | 104 | SEG75 | 2475 | 1790 | | 75 | COM13 | 2475 | -2005 | 105 | SEG74 | 2475 | 1925 | | 76 | COM14 | 2475 | -1865 | 106 | SEG73 | 2475 | 2065 | | 77 | COM15 | 2475 | -1730 | 107 | SEG72 | 2475 | 2205 | | 78 | COM16 | 2475 | -1595 | 108 | SEG71 | 2475 | 2350 | | 79 | SEG100 | 2475 | -1465 | 109 | SEG70 | 2320 | 2475 | | 80 | SEG99 | 2475 | -1335 | 110 | SEG69 | 2175 | 2475 | | 81 | SEG98 | 2475 | -1205 | 111 | SEG68 | 2035 | 2475 | | 82 | SEG97 | 2475 | -1075 | 112 | SEG67 | 1895 | 2475 | | 83 | SEG96 | 2475 | -945 | 113 | SEG66 | 1760 | 2475 | | 84 | SEG95 | 2475 | -815 | 114 | SEG65 | 1625 | 2475 | | 85 | SEG94 | 2475 | -685 | 115 | SEG64 | 1495 | 2475 | | 86 | SEG93 | 2475 | -555 | 116 | SEG63 | 1365 | 2475 | | 87 | SEG92 | 2475 | -425 | 117 | SEG62 | 1235 | 2475 | | 88 | SEG91 | 2475 | -295 | 118 | SEG61 | 1105 | 2475 | | 89 | SEG90 | 2475 | -165 | 119 | SEG60 | 975 | 2475 | | 90 | SEG89 | 2475 | -35 | 120 | SEG59 | 845 | 2475 | | | | | | | | | HD66702 | |------------|-------------|------------------|--------|------------|-------------|--------|---------| | Pad<br>No. | Pad<br>Name | Χ (μm) | Y (µm) | Pad<br>No. | Pad<br>Name | Χ (μm) | Υ (μm) | | 121 | SEG58 | 715 | 2475 | 133 | SEG46 | -845 | 2475 | | 122 | SEG57 | 585 | 2475 | 134 | SEG45 | -975 | 2475 | | 123 | SEG56 | 455 | 2475 | 135 | SEG44 | -1105 | 2475 | | 124 | SEG55 | 325 | 2475 | 136 | SEG43 | -1235 | 2475 | | 125 | SEG54 | 195 | 2475 | 137 | SEG42 | -1365 | 2475 | | 126 | SEG53 | 65 | 2475 | 138 | SEG41 | -1495 | 2475 | | 127 | SEG52 | -65 | 2475 | 139 | SEG40 | -1625 | 2475 | | 128 | SEG51 | -195 | 2475 | 140 | SEG39 | -1760 | 2475 | | 129 | SEG50 | -325 | 2475 | 141 | SEG38 | -1895 | 2475 | | 130 | SEG49 | -455 | 2475 | 142 | SEG37 | -2035 | 2475 | | 131 | SEG48 | -585 | 2475 | 143 | SEG36 | -2175 | 2475 | | 132 | SEG47 | <del>-7</del> 15 | 2475 | 144 | SEG35 | -2320 | 2475 | Notes: 1. Coordinates originate from the chip center. <sup>2.</sup> The above are preliminary specifications, and may be subject to change. ## **HD66702 Pin Arrangement** ## **Pin Functions** **Table 1 Pin Functional Description** | Signal | I/O | Device<br>Interfaced with | Function | |-----------------------|-----|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RS | I | MPU | Selects registers 0: Instruction register (for write) Busy flag: address counter (for read) 1: Data register (for write and read) | | R/W | I | MPU | Selects read or write 0: Write 1: Read | | E | I | MPU | Starts data read/write | | DB4 to DB7 | I/O | MPU | Four high order bidirectional tristate data bus pins. Used for data transfer between the MPU and the HD66702. DB7 can be used as a busy flag. | | DB0 to DB3 | I/O | MPU | Four low order bidirectional tristate data bus pins. Used for data transfer between the MPU and the HD66702. These pins are not used during 4-bit operation. | | CL1 | 0 | Extension driver | Clock to latch serial data D sent to the extension driver | | CL2 | 0 | Extension driver | Clock to shift serial data D | | М | 0 | Extension driver | Switch signal for converting the liquid crystal drive waveform to AC | | D | 0 | Extension driver | Character pattern data corresponding to each segment signal | | COM1 to COM16 | 0 | LCD | Common signals that are not used are changed to non-selection waveforms. COM9 to COM16 are non-selection waveforms at 1/8 duty factor and COM12 to COM16 are non-selection waveforms at 1/11 duty factor. | | SEG1 to SEG100 | 0 | LCD | Segment signals | | V1 to V5 | _ | Power supply | Power supply for LCD drive | | V <sub>cc</sub> , GND | | Power supply | V <sub>cc</sub> : +5V or +3V, GND: 0V | | TEST | 1 | _ | Test pin, which must be grounded | | EXT | I | _ | <ul> <li>0: Enables extension driver control signals CL1, CL2, M, and D to be output from its corresponding pins.</li> <li>1: Drives CL1, CL2, M, and D as tristate, lowering power dissipation.</li> </ul> | | OSC1, OSC2 | _ | _ | Pins for connecting the registers of the internal clock oscillation. When the pin input is an external clock, it must be input to OSC1. | ## **Function Description** #### **Registers** The HD66702 has two 8-bit registers, an instruction register (IR) and a data register (DR). The IR stores instruction codes, such as display clear and cursor shift, and address information for display data RAM (DDRAM) and character generator RAM (CGRAM). The IR can only be written from the MPU. The DR temporarily stores data to be written into DDRAM or CGRAM. Data written into the DR from the MPU is automatically written into DDRAM or CGRAM by an internal operation. The DR is also used for data storage when reading data from DDRAM or CGRAM. When address information is written into the IR, data is read and then stored into the DR from DDRAM or CGRAM by an internal operation. Data transfer between the MPU is then completed when the MPU reads the DR. After the read, data in DDRAM or CGRAM at the next address is sent to the DR for the next read from the MPU. By the register selector (RS) signal, these two registers can be selected (Table 2). #### **Busy Flag (BF)** When the busy flag is 1, the HD66702 is in the internal operation mode, and the next instruction will not be accepted. When RS = 0 and R/W = 1 (Table 2), the busy flag is output to DB7. The next instruction must be written after ensuring that the busy flag is 0. #### Address Counter (AC) The address counter (AC) assigns addresses to both DDRAM and CGRAM. When an address of an instruction is written into the IR, the address information is sent from the IR to the AC. Selection of either DDRAM or CGRAM is also determined concurrently by the instruction. After writing into (reading from) DDRAM or CGRAM, the AC is automatically incremented by 1 (decremented by 1). The AC contents are then output to DB0 to DB6 when RS = 0 and $R/\overline{W} = 1$ (Table 2). Table 2 Register Selection | RS | R/W | Operation | |----|-----|----------------------------------------------------------| | 0 | 0 | IR write as an internal operation (display clear, etc.) | | 0 | 1 | Read busy flag (DB7) and address counter (DB0 to DB6) | | 1 | 0 | DR write as an internal operation (DR to DDRAM or CGRAM) | | 1 | 1 | DR read as an internal operation (DDRAM or CGRAM to DR) | #### **Display Data RAM (DDRAM)** Display data RAM (DDRAM) stores display data represented in 8-bit character codes. Its extended capacity is $80 \times 8$ bits, or 80 characters. The area in display data RAM (DDRAM) that is not used for display can be used as general data RAM. See Figure 1 for the relationships between DDRAM addresses and positions on the liquid crystal display. The DDRAM address $(A_{DD})$ is set in the address counter (AC) as hexadecimal. - 1-line display (N = 0) (Figure 2) - When there are fewer than 80 display characters, the display begins at the head position. For example, if using only the HD66702, 20 characters are displayed. See Figure 3. When the display shift operation is performed, the DDRAM address shifts. See Figure 3. Figure 1 DDRAM Address Figure 2 1-Line Display Figure 3 1-Line by 20-Character Display Example - 2-line display (N = 1) (Figure 4) - Case 1: When the number of display characters is less than 40 × 2 lines, the two lines are displayed from the head. Note that the first line end address and the second line start address are not consecutive. For example, when just the HD66702 is used, 20 characters × 2 lines are displayed. See Figure 5. When display shift operation is performed, the DDRAM address shifts. See Figure 5. Figure 4 2-Line Display Figure 5 2-Line by 20-Character Display Example — Case 2: For a 28-character × 2-line display, the HD66702 can be extended using one 40-output extension driver. See Figure 6. When display shift operation is performed, the DDRAM address shifts. See Figure 6. Figure 6 2-Line by 28-Character Display Example #### **Character Generator ROM (CGROM)** The character generator ROM generates $5 \times 7$ dot or $5 \times 10$ dot character patterns from 8-bit character codes (Table 5). It can generate $160 \ 5 \times 7$ dot character patterns and $32 \ 5 \times 10$ dot character patterns. User-defined character patterns are also available by mask-programmed ROM. #### **Character Generator RAM (CGRAM)** In the character generator RAM, the user can rewrite character patterns by program. For $5 \times 7$ dots, eight character patterns can be written, and for $5 \times 10$ dots, four character patterns can be written. Write the character codes at the addresses shown as the left column of Table 5 to show the character patterns stored in CGRAM. See Table 6 for the relationship between CGRAM addresses and data and display patterns. Areas that are not used for display can be used as general data RAM. #### **Modifying Character Patterns** • Character pattern development procedure The following operations correspond to the numbers listed in Figure 7: - 1. Determine the correspondence between character codes and character patterns. - 2. Create a listing indicating the correspondence between EPROM addresses and data. - 3. Program the character patterns into the EPROM. - 4. Send the EPROM to Hitachi. - 5. Computer processing on the EPROM is performed at Hitachi to create a character pattern listing, which is sent to the user. - 6. If there are no problems within the character pattern listing, a trial LSI is created at Hitachi and samples are sent to the user for evaluation. When it is confirmed by the user that the character patterns are correctly written, mass production of the LSI proceeds at Hitachi. Figure 7 Character Pattern Development Procedure • Programming character patterns This section explains the correspondence between addresses and data used to program character patterns in EPROM. The HD66702 character generator ROM can generate $160.5 \times 7$ dot character patterns and $32.5 \times 10$ dot character patterns for a total of 192 different character patterns. — $5 \times 7$ dot character pattern EPROM address data and character pattern data correspond with each other to form a $5 \times 7$ dot character pattern (Table 3). Table 3 Example of Correspondence between EPROM Address Data and Character Pattern $(5 \times 7 \text{ dots})$ Notes: 1. EPROM addresses A10 to A3 correspond to a character code. - 2. EPROM addresses A2 to A0 specify a line position of the character pattern. - 3. EPROM data O4 to O0 correspond to character pattern data. - 4. A lit display position (black) corresponds to a 1. - 5. Line 8 (cursor position) of the character pattern must be blanked with 0s. - 6. EPROM data O5 to O7 are not used. - $5 \times 10$ dot character pattern - EPROM address data and character pattern data correspond with each other to form a $5 \times 10$ dot character pattern (Table 4). - Handling unused character patterns - 1. **EPROM data outside the character pattern area:** Ignored by the character generator ROM for display operation so 0 or 1 is arbitrary. - 2. **EPROM data in CGRAM area:** Ignored by the character generator ROM for display operation so 0 or 1 is arbitrary. - 3. **EPROM data used when the user does not use any HD66702 character pattern:** According to the user application, handled in one of the two ways listed as follows. - a. When unused character patterns are not programmed: If an unused character code is written into DDRAM, all its dots are lit. By not programing a character pattern, all of its bits become lit. (This is due to the EPROM being filled with 1s after it is erased.) - b. When unused character patterns are programmed as 0s: Nothing is displayed even if unused character codes are written into DDRAM. (This is equivalent to a space.) Table 4 Example of Correspondence between EPROM Address Data and Character Pattern $(5 \times 10 \text{ dots})$ - Notes: 1. EPROM addresses A10 to A3 correspond to a character code. Set A8 and A9 of character pattern lines 9, 10, and 11 to 0s. - 2. EPROM addresses A2 to A0 specify a line position of the character pattern. - 3. EPROM data O4 to O0 correspond to character pattern data. - 4. A lit display position (black) corresponds to a 1. - 5. Blank out line 11 (cursor position) of the character pattern with 0s. - 6. EPROM data O5 to O7 are not used. Table 5 Correspondence between Character Codes and Character Patterns (ROM code: A00) Note: The user can specify any pattern for character-generator RAM. Table 5 Correspondence between Character Codes and Character Patterns (ROM code: A01) | Lower Bits | 0000 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 | |------------|------------------|------|------|----------|------|-------------|--------------|------------|-------------|--------------|-------------|-------------|---------------------------------------| | xxxx0000 | CG<br>RAM<br>(1) | | | | - | *. | <b>:::</b> - | ii | | <b>.</b> ; | ₩, | <b>.</b> | -57 | | xxxx0001 | (2) | | | | | | -== | | <b>,:</b> - | #- | i. | | #- | | xxxx0010 | (3) | H | | | | | <b> </b> | | 4 | ij | <i>;</i> ;' | | | | xxxx0011 | (4) | # | | | | <u></u> | :::, | | <b>"</b> | | === | | <b>:</b> :: | | xxxx0100 | (5) | | 4 | | | | <b>.</b> | • | | - | # | | | | xxxx0101 | (6) | | | | | == | ii | ## | | .ļ- | | | | | xxxx0110 | (7) | | | I | Ļ | ₽ | 1,3 | <b>=</b> | #7 | | | :::: | | | xxxx0111 | (8) | | | | | | ijij | 77 | === | ;:: <b>"</b> | | -#: | -# | | xxxx1000 | (1) | Ę. | | | | <u> </u> | × | | <b>.</b> ; | # | Ņ | -:: | | | xxxx1001 | (2) | Þ | | | ij | | | -5 | Ţ | Į. | ij. | - ; | ı# | | xxxx1010 | (3) | #: | :: | | | ij | | | | 11 | Ŀ | | ===================================== | | xxxx1011 | (4) | | ; | <b>K</b> | | <u>k:</u> | -{ | <b>;</b> | <b>#</b> | | | # | | | xxxx1100 | (5) | ; | <. | <u></u> | # | | | <b>†</b> 7 | <u></u> ; | | "," | =; | ; | | xxxx1101 | (6) | | | | | Fi. | <u>}</u> | | Z | ••• | <u></u> .: | <b>.</b> = | ~; | | xxxx1110 | (7) | | | ŀ·i | " | <b>!</b> "i | | == | 拦 | :†: | •.*• | 12 | _ | | xxxx1111 | (8) | | -:- | | | | ÷ | | <u>:</u> ,j | 7.7 | | <u>:</u> ,; | | Table 5 Correspondence between Character Codes and Character Patterns (ROM code: A02) | Upper 4 | 0000 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 | |----------|------------------|----------|------|----------|------------------|-------------|------------|------------|------------|------|------|----------|------| | xxxx0000 | CG<br>RAM<br>(1) | | | | | • | <b> </b> | # | <b>E</b> E | | | | ×. | | xxxx0001 | (2) | | | | | -== | -== | | "" | É | ;;;; | | | | xxxx0010 | (3) | | • | | | | <b>!</b> | ₫. | ;.<br>;. | | | | Ġ | | xxxx0011 | (4) | | | <b>:</b> | : | : | :::, | #. | | | | | Ġ | | xxxx0100 | (5) | | | | | | <b>.</b> | <b>;=:</b> | | | | | | | xxxx0101 | (6) | #.· | | | | <b>=</b> | <b>!</b> ! | | | | | | | | xxxx0110 | (7) | | | | Ļį | ₽. | ij | | -== | | | <b>#</b> | ö | | xxxx0111 | (8) | : | • | | | <u> </u> | ij | | | | × | | -:- | | xxxx1000 | (1) | | | | × | <b>!</b> "; | × | | Ä | | -#- | | * | | xxxx1001 | (2) | <b>:</b> | | I | i <sub>r</sub> i | | ·; | | | | | | | | xxxx1010 | (3) | <b>:</b> | :: | | | | | <b>-</b> | | | | | | | xxxx1011 | (4) | | : | H. | | k: | -{ | * | | | | | | | xxxx1100 | (5) | ; | | <u> </u> | 错 | | İ | * | <u>:::</u> | | | | | | xxxx1101 | (6) | | | | | F1 | } | | | Ï | ÷ | | | | xxxx1110 | (7) | # | | ŀ· | ٠٠٠. | <b>!</b> ": | | | <b>;</b> | Ï | | | Ŀ | | xxxx1111 | (8) | | | | | | | # | <u>.</u> . | Ï | | 1 | | Table 6 Relationship between CGRAM Addresses, Character Codes (DDRAM) and Character Patterns (CGRAM Data) | Character Codes<br>(DDRAM data) | CGRAM Address | Character Patterns<br>(CGRAM data) | | |---------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | 7 6 5 4 3 2 1 0 | 5 4 3 2 1 0 | 7 6 5 4 3 2 1 0 | | | High Low | High Low | High Low | | | 0 0 0 0 * 0 0 0 | 0 0 0 0<br>0 0 1<br>0 1 0<br>0 0 1 1<br>1 0 0<br>1 1 1 1 | * * * 1 1 1 1 0<br>1 0 0 0 1<br>1 0 0 0 1<br>1 1 0 0 0 1<br>1 0 1 0 0<br>1 0 0 0 1<br>1 0 0 0 0<br>1 0 0 0 0<br>1 0 0 0 0<br>1 0 0 0 0 | Character pattern | | 0 0 0 0 * 0 0 1 | 0 0 0 0 0 0 0 1 0 1 0 0 1 0 0 0 1 0 0 1 1 0 0 0 1 1 0 0 1 1 1 0 0 1 1 1 1 1 1 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | * * * 1 0 0 0 1<br>1 1 1 1 1<br>0 0 1 0 0<br>1 1 1 1 1<br>0 0 1 0 0<br>1 1 1 1 1<br>0 0 1 0 0<br>1 0 0 0<br>0 0 0 0 0<br>0 0 0 0 0<br>0 0 0 0 0 | Cursor position | | 0 0 0 0 * 1 1 1 | 1 1 1 1 0 0 1 1 1 1 1 0 1 1 1 1 1 1 1 1 | * * * | | Notes: 1. Character code bits 0 to 2 correspond to CGRAM address bits 3 to 5 (3 bits: 8 types). - CGRAM address bits 0 to 2 designate the character pattern line position. The 8th line is the cursor position and its display is formed by a logical OR with the cursor. Maintain the 8th line data, corresponding to the cursor display position, at 0 as the cursor display. - If the 8th line data is 1, 1 bits will light up the 8th line regardless of the cursor presence. - Character pattern row positions correspond to CGRAM data bits 0 to 4 (bit 4 being at the left ). Since CGRAM data bits 5 to 7 are not used for display, they can be used for general data RAM. - 4. As shown Tables 5 and 6, CGRAM character patterns are selected when character code bits 4 to 7 are all 0. However, since character code bit 3 has no effect, the R display example above can be selected by either character code 00H or 08H. - 5. 1 for CGRAM data corresponds to display selection and 0 to non-selection. - \* Indicates no effect. Table 6 Relationship between CGRAM Addresses, Character Codes (DDRAM) and Character Patterns (CGRAM Data) (cont) Notes: 1. Character code bits 1 and 2 correspond to CGRAM address bits 4 and 5 (2 bits: 4 types). - CGRAM address bits 0 to 3 designate the character pattern line position. The 11th line is the cursor position and its display is formed by a logical OR with the cursor. Maintain the 11th line data corresponding to the cursor display position at 0 as the cursor display. - If the 11th line data is 1, 1 bits will light up the 11th line regardless of the cursor presence. Since lines 12 to 16 are not used for display, they can be used for general data RAM. - 3. Character pattern row positions are the same as $5 \times 7$ dot character pattern positions. - 4. CGRAM character patterns are selected when character code bits 4 to 7 are all 0. However, since character code bits 0 and 3 have no effect, the P display example above can be selected by character codes 00H, 01H, 08H, and 09H. - 5. 1 for CGRAM data corresponds to display selection and 0 to non-selection. - \* Indicates no effect. #### **Timing Generation Circuit** The timing generation circuit generates timing signals for the operation of internal circuits such as DDRAM, CGROM and CGRAM. RAM read timing for display and internal operation timing by MPU access are generated separately to avoid interfering with each other. Therefore, when writing data to DDRAM, for example, there will be no undesirable interferences, such as flickering, in areas other than the display area. #### **Liquid Crystal Display Driver Circuit** The liquid crystal display driver circuit consists of 16 common signal drivers and 100 segment signal drivers. When the character font and number of lines are selected by a program, the required common signal drivers automatically output drive waveforms, while the other common signal drivers continue to output non-selection waveforms. Sending serial data always starts at the display data character pattern corresponding to the last address of the display data RAM (DDRAM). Since serial data is latched when the display data character pattern corresponding to the starting address enters the internal shift register, the HD66702 drives from the head display. #### **Cursor/Blink Control Circuit** The cursor/blink control circuit generates the cursor or character blinking. The cursor or the blinking will appear with the digit located at the display data RAM (DDRAM) address set in the address counter (AC). For example (Figure 8), when the address counter is 08H, the cursor position is displayed at DDRAM address 08H. Figure 8 Cursor/Blink Display Example ## Interfacing to the MPU The HD66702 can send data in either two 4-bit operations or one 8-bit operation, thus allowing interfacing with 4- or 8-bit MPUs. • For 4-bit interface data, only four bus lines (DB4 to DB7) are used for transfer. Bus lines DB0 to DB3 are disabled. The data transfer between the HD66702 and the MPU is completed after the 4-bit data has been transferred twice. As for the order of data transfer, the four high order bits (for 8-bit operation, DB4 to DB7) are transferred before the four low order bits (for 8-bit operation, DB0 to DB3). The busy flag must be checked (one instruction) after the 4-bit data has been transferred twice. Two more 4-bit operations then transfer the busy flag and address counter data. • For 8-bit interface data, all eight bus lines (DB0 to DB7) are used. Figure 9 4-Bit Transfer Example #### **Reset Function** ## **Initializing by Internal Reset Circuit** An internal reset circuit automatically initializes the HD66702 when the power is turned on. The following instructions are executed during the initialization. The busy flag (BF) is kept in the busy state until the initialization ends (BF = 1). The busy state lasts for 15 ms after $V_{\rm CC}$ rises to 4.5V, or 40 ms after $V_{\rm CC}$ rises to 2.7V. - 1. Display clear - 2. Function set: - DL = 1; 8-bit interface data - N = 0; 1-line display - F = 0; $5 \times 7$ dot character font - 3. Display on/off control: - D = 0; Display off - C = 0; Cursor off - B = 0; Blinking off - 4. Entry mode set: - I/D = 1; Increment by 1 - S = 0; No shift Note: If the electrical characteristics conditions listed under the Table Power Supply Conditions Using Internal Reset Circuit are not met, the internal reset circuit will not operate normally and will fail to initialize the HD66702. For such a case, initial-ization must be performed by the MPU as explained in the section, Initializing by Instruction. #### **Instructions** #### Outline Only the instruction register (IR) and the data register (DR) of the HD66702 can be controlled by the MPU. Before starting the internal operation of the HD66702, control information is temporarily stored into these registers to allow interfacing with various MPUs, which operate at different speeds, or various peripheral control devices. The internal operation of the HD66702 is determined by signals sent from the MPU. These signals, which include register selection (RS), read/write ( $R/\overline{W}$ ), and the data bus (DB0 to DB7), make up the HD66702 instructions (Table 7). There are four categories of instructions that: - Designate HD66702 functions, such as display format, data length, etc. - Set internal RAM addresses - Perform data transfer with internal RAM - Perform miscellaneous functions Normally, instructions that perform data transfer with internal RAM are used the most. However, auto-incrementation by 1 (or auto-decrementation by 1) of internal HD66702 RAM addresses after each data write can lighten the program load of the MPU. Since the display shift instruction (Table 12) can perform concurrently with display data write, the user can minimize system development time with maximum programming efficiency. When an instruction is being executed for internal operation, no instruction other than the busy flag/address read instruction can be executed. Because the busy flag is set to 1 while an instruction is being executed, check it to make sure it is 0 before sending another instruction from the MPU. Note: Be sure the HD66702 is not in the busy state (BF = 0) before sending an instruction from the MPU to the HD66702. If an instruction is sent without checking the busy flag, the time between the first instruction and next instruction will take much longer than the instruction time itself. Refer to Table 7 for the list of each instruction execution time. **Table 7** Instructions | | | | | | Co | ode | | | | | | Execution Time (max) (when f <sub>cp</sub> or | |--------------------------------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------| | Instruction | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Description | f <sub>osc</sub> is 320 kHz) | | Clear<br>display | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Clears entire display and sets DDRAM address 0 in address counter. | 1.28 ms | | Return<br>home | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | _ | Sets DDRAM address 0 in address counter. Also returns display from being shifted to original position. DDRAM contents remain unchanged. | 1.28 ms | | Entry mode set | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | I/D | S | Sets cursor move direction<br>and specifies display shift.<br>These operations are<br>performed during data write<br>and read. | 31 μs | | Display<br>on/off<br>control | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | С | В | Sets entire display (D) on/off, cursor on/off (C), and blinking of cursor position character (B). | 31 μs | | Cursor or display shift | 0 | 0 | 0 | 0 | 0 | 1 | S/C | R/L | _ | _ | Moves cursor and shifts display without changing DDRAM contents. | 31 µs | | Function set | 0 | 0 | 0 | 0 | 1 | DL | N | F | _ | _ | Sets interface data length (DL), number of display lines (L), and character font (F). | 31 µs | | Set<br>CGRAM<br>address | 0 | 0 | 0 | 1 | ACG | ACG | ACG | ACG | ACG | ACG | Sets CGRAM address.<br>CGRAM data is sent and<br>received after this setting. | 31 µs | | Set<br>DDRAM<br>address | 0 | 0 | 1 | ADD Sets DDRAM address.<br>DDRAM data is sent and<br>received after this setting. | 31 µs | | Read busy<br>flag &<br>address | 0 | 1 | BF | AC Reads busy flag (BF)<br>indicating internal operation<br>is being performed and<br>reads address counter<br>contents. | 0 μs | **Table 7** Instructions (cont) | | | | | | Co | ode | | | | | _ | | Execution Time (max) (when f <sub>cp</sub> or | |----------------------------------|-----|------|---------------|----------|---------|--------------|------|-----|-----|-----|------|---------------------------|--------------------------------------------------| | Instruction | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Desc | ription | f <sub>osc</sub> is 320 kHz) | | Write data<br>to CG or<br>DDRAM | 1 | 0 | Write | data | | | | | | | | s data into DDRAM<br>RAM. | 31 $\mu$ s $t_{ADD} = 4.7 \ \mu$ s* | | Read data<br>from CG or<br>DDRAM | 1 | 1 | Read | l data | | | | | | | | s data from DDRAM<br>RAM. | 31 $\mu$ s $t_{ADD} = 4.7 \ \mu$ s* | | | I/D | = 1: | Incren | nent | | | | | | | DDRA | AM: Display data | Execution time | | | I/D | = 0: | Decre | ment | | | | | | | | RAM | changes when | | | S | = 1: | Accon | npanie | es disp | lay sh | ift | | | | CGR | AM: Character | frequency changes | | | S/C | = 1: | Displa | ay shift | t | | | | | | | generator RAM | Example: | | | S/C | = 0: | Curso | r move | е | | | | | | ACG: | CGRAM address | When f <sub>cp</sub> or f <sub>osc</sub> | | | R/L | = 1: | Shift to | o the r | ight | | | | | | ADD: | DDRAM address | is 270 kHz, | | | R/L | = 0: | Shift to | o the l | eft | | | | | | | (corresponds to | 320 | | | DL | = 1: | 8 bits, | DL = | 0: 4 b | its | | | | | | cursor address) | 31 $\mu$ s $\times \frac{320}{270}$ = 37 $\mu$ s | | | Ν | = 1: | 2 lines | s, N = | 0: 1 li | ne | | | | | AC: | Address counter | | | | F | = 1: | $5 \times 10$ | dots, | F = 0: | $5 \times 7$ | dots | | | | | used for both DD and | | | | BF | = 1: | Interna | ally op | eratin | g | | | | | | CGRAM addresses | | | | BF | = 0: | Instru | ctions | ассер | table | | | | | | | | Note: — indicates no effect. \* After execution of the CGRAM/DDRAM data write or read instruction, the RAM address counter is incremented or decremented by 1. The RAM address counter is updated after the busy flag turns off. In Figure 10, t<sub>ADD</sub> is the time elapsed after the busy flag turns off until the address counter is updated. Figure 10 Address Counter Update ## **Instruction Description** #### **Clear Display** Clear display writes space code 20H (character pattern for character code 20H must be a blank pattern) into all DDRAM addresses. It then sets DDRAM address 0 into the address counter, and returns the display to its original status if it was shifted. In other words, the display disappears and the cursor or blinking goes to the left edge of the display (in the first line if 2 lines are displayed). It also sets I/D to 1 (increment mode) in entry mode. S of entry mode does not change. #### **Return Home** Return home sets DDRAM address 0 into the address counter, and returns the display to its original status if it was shifted. The DDRAM contents do not change. The cursor or blinking go to the left edge of the display (in the first line if 2 lines are displayed). #### **Entry Mode Set** **I/D:** Increments (I/D = 1) or decrements (I/D = 0) the DDRAM address by 1 when a character code is written into or read from DDRAM. The cursor or blinking moves to the right when incremented by 1 and to the left when decremented by 1. The same applies to writing and reading of CGRAM. S: Shifts the entire display either to the right (I/D = 0) or to the left (I/D = 1) when S is 1. The display does not shift if S is 0. If S is 1, it will seem as if the cursor does not move but the display does. The display does not shift when reading from DDRAM. Also, writing into or reading out from CGRAM does not shift the display. #### Display On/Off Control **D:** The display is on when D is 1 and off when D is 0. When off, the display data remains in DDRAM, but can be displayed instantly by setting D to 1. C: The cursor is displayed when C is 1 and not displayed when C is 0. Even if the cursor disappears, the function of I/D or other specifications will not change during display data write. The cursor is displayed using 5 dots in the 8th line for $5 \times 7$ dot character font selection and in the 11th line for the $5 \times 10$ dot character font selection (Figure 13). **B:** The character indicated by the cursor blinks when B is 1 (Figure 13). The blinking is displayed as switching between all blank dots and displayed characters at a speed of 320-ms intervals when $f_{cp}$ or $f_{OSC}$ is 320 kHz. The cursor and blinking can be set to display simultaneously. (The blinking frequency changes according to $f_{OSC}$ or the reciprocal of $f_{CP}$ . For example, when fcp is 270 kHz, $320 \times 320/270 = 379.2$ ms.) #### **Cursor or Display Shift** Cursor or display shift shifts the cursor position or display to the right or left without writing or reading display data (Table 8). This function is used to correct or search the display. In a 2-line display, the cursor moves to the second line when it passes the 40th digit of the first line. Note that the first and second line displays will shift at the same time. When the displayed data is shifted repeatedly each line moves only horizontally. The second line display does not shift into the first line position. The address counter (AC) contents will not change if the only action performed is a display shift. #### **Function Set** **DL:** Sets the interface data length. Data is sent or received in 8-bit lengths (DB7 to DB0) when DL is 1, and in 4-bit lengths (DB7 to DB4) when DL is 0. When 4-bit length is selected, data must be sent or received twice. **N:** Sets the number of display lines (Table 9). **F:** Sets the character font (Table 9). Note: Perform the function at the head of the program before executing any instructions (except for the read busy flag and address instruction). From this point, the function set instruction cannot be executed unless the interface data length is changed. #### **Set CGRAM Address** Set CGRAM address sets the CGRAM address binary AAAAAA into the address counter. Data is then written to or read from the MPU for CGRAM. Figure 11 Figure 12 #### **Set DDRAM Address** Set DDRAM address sets the DDRAM address binary AAAAAA into the address counter. Data is then written to or read from the MPU for DDRAM. However, when N is 0 (1-line display), AAAAAAA can be 00H to 4FH. When N is 1 (2-line display), AAAAAAA can be 00H to 27H for the first line, and 40H to 67H for the second line. #### **Read Busy Flag and Address** Read busy flag and address reads the busy flag (BF) indicating that the system is now internally operating on a previously received instruction. If BF is 1, the internal operation is in progress. The next instruction will not be accepted until BF is reset to 0. Check the BF status before the next write operation. At the same time, the value of the address counter in binary AAAAAA is read out. This address counter is used by both CG and DDRAM addresses, and its value is determined by the previous instruction. The address contents are the same as for instructions set CGRAM address and set DDRAM address. **Table 8** Shift Function | S/C | R/L | | |-----|-----|-------------------------------------------------------------------------------| | 0 | 0 | Shifts the cursor position to the left. (AC is decremented by one.) | | 0 | 1 | Shifts the cursor position to the right. (AC is incremented by one.) | | 1 | 0 | Shifts the entire display to the left. The cursor follows the display shift. | | 1 | 1 | Shifts the entire display to the right. The cursor follows the display shift. | Table 9 Function Set | N | F | No. of<br>Display<br>Lines | Character<br>Font | Duty<br>Factor | Remarks | |---|---|----------------------------|----------------------------|----------------|----------------------------------------------------------------| | 0 | 0 | 1 | $5 \times 7$ dots | 1/8 | | | 0 | 1 | 1 | $5 \times 10 \text{ dots}$ | 1/11 | | | 1 | * | 2 | 5×7 dots | 1/16 | Cannot display two lines for $5 \times 10$ dot character font. | Note: \* Indicates don't care. Figure 13 Cursor and Blinking Figure 14 #### Write Data to CG or DDRAM Write data to CG or DDRAM writes 8-bit binary data DDDDDDDD to CG or DDRAM. To write into CG or DDRAM is determined by the previous specification of the CGRAM or DDRAM address setting. After a write, the address is automatically incremented or decremented by 1 according to the entry mode. The entry mode also determines the display shift. #### Read Data from CG or DDRAM Read data from CG or DDRAM reads 8-bit binary data DDDDDDDD from CG or DDRAM. The previous designation determines whether CG or DDRAM is to be read. Before entering this read instruction, either CGRAM or DDRAM address set instruction must be executed. If not executed, the first read data will be invalid. When serially executing read instructions, the next address data is normally read from the second read. The address set instructions need not be executed just before this read instruction when shifting the cursor by the cursor shift instruction (when reading out DDRAM). The operation of the cursor shift instruction is the same as the set DDRAM address instruction. After a read, the entry mode automatically increases or decreases the address by 1. However, display shift is not executed regardless of the entry mode. Note: The address counter (AC) is automatically incremented or decremented by 1 after the write instructions to CGRAM or DDRAM are executed. The RAM data selected by the AC cannot be read out at this time even if read instructions are executed. Therefore, to correctly read data, execute either the address set instruction or cursor shift instruction (only with DDRAM), then just before reading the desired data, execute the read instruction from the second time the read instruction is sent. Figure 15 # **Interfacing the HD66702** #### **Interface to MPUs** • Interfacing to an 8-bit MPU See Figure 17 for an example of using a I/O port (for a single-chip microcomputer) as an interface device. In this example, A0 to A7 are connected to the data bus DB0 to DB7, and C0 to C2 are connected to E, $R/\overline{W}$ , and RS, respectively. Figure 16 Example of Busy Flag Check Timing Sequence Figure 17 8-bit MPU Interface #### • Interfacing to a 4-bit MPU The HD66702 can be connected to the I/O port of a 4-bit MPU. If the I/O port has enough bits, 8-bit data can be transferred. Otherwise, one data transfer must be made in two operations for 4-bit data. In this case, the timing sequence becomes somewhat complex. (See Figure 18.) See Figure 19 for an interface example to the HMCS43C. Note that two cycles are needed for the busy flag check as well as for the data transfer. The 4-bit operation is selected by the program. Figure 18 Example of 4-Bit Data Transfer Timing Sequence Figure 19 Example of Interface to HMCS43C #### **Interface to Liquid Crystal Display** Character Font and Number of Lines: The HD66702 can perform two types of displays, $5 \times 7$ dot and $5 \times 10$ dot character fonts, each with a cursor. Up to two lines are displayed for $5 \times 7$ dots and one line for $5 \times 10$ dots. Therefore, a total of three types of common signals are available (Table 10). The number of lines and font types can be selected by the program. (See Table 7, Instructions.) Connection to HD66702 and Liquid Crystal Display: See Figure 20 for the connection examples. **Table 10** Common Signals | Number of Lines | Character Font | <b>Number of Common Signals</b> | <b>Duty Factor</b> | |-----------------|----------------------|---------------------------------|--------------------| | 1 | 5×7 dots + cursor | 8 | 1/8 | | 1 | 5 × 10 dots + cursor | 11 | 1/11 | | 2 | 5 × 7 dots + cursor | 16 | 1/16 | Figure 20 Liquid Crystal Display and HD66702 Connections Since five segment signal lines can display one digit, one HD66702 can display up to 20 digits for a 1-line display and 40 digits for a 2-line display. The examples in Figure 20 have unused common signal pins, which always output non-selection waveforms. When the liquid crystal display panel has unused extra scanning lines, connect the extra scanning lines to these common signal pins to avoid any undesirable effects due to crosstalk during the floating state (Figure 21). Figure 20 Liquid Crystal Display and HD66702 Connections (cont) Figure 21 Using COM9 to Avoid Crosstalk on Unneeded Scanning Line Connection of Changed Matrix Layout: In the preceding examples, the number of lines correspond to the scanning lines. However, the following display examples (Figure 22) are made possible by altering the matrix layout of the liquid crystal display panel. In either case, the only change is the layout. The display characteristics and the number of liquid crystal display characters depend on the number of common signals or on duty factor. Note that the display data RAM (DDRAM) addresses for 10 characters $\times$ 2 lines and for 40 characters $\times$ 1 line are the same as in Figure 20. Figure 22 Changed Matrix Layout Displays #### Power Supply for Liquid Crystal Display Drive Various voltage levels must be applied to pins V1 to V5 of the HD66702 to obtain the liquid crystal display drive waveforms. The voltages must be changed according to the duty factor (Table 11). VLCD is the peak value for the liquid crystal display drive waveforms, and resistance dividing provides voltages V1 to V5 (Figure 23). Table 11 Duty Factor and Power Supply for Liquid Crystal Display Drive | | Duty Factor | | | | | | | | |--------------|---------------------------|---------------------------|--|--|--|--|--|--| | | 1/8, 1/11 | 1/16 | | | | | | | | | | Bias | | | | | | | | Power Supply | 1/4 | 1/5 | | | | | | | | V1 | V <sub>cc</sub> -1/4 VLCD | V <sub>cc</sub> -1/5 VLCD | | | | | | | | V2 | V <sub>cc</sub> -1/2 VLCD | V <sub>cc</sub> -2/5 VLCD | | | | | | | | V3 | V <sub>cc</sub> -1/2 VLCD | V <sub>cc</sub> -3/5 VLCD | | | | | | | | V4 | V <sub>cc</sub> -3/4 VLCD | V <sub>cc</sub> -4/5 VLCD | | | | | | | | V5 | V <sub>cc</sub> -VLCD | V <sub>cc</sub> -VLCD | | | | | | | Figure 23 Drive Voltage Supply Example # Relationship between Oscillation Frequency and Liquid Crystal Display Frame Frequency The liquid crystal display frame frequencies of Figure 24 apply only when the oscillation frequency is 320 kHz (one clock pulse of $3.125 \mu s$ ). Figure 24 Frame Frequency #### **Instruction and Display Correspondence** - 8-bit operation, 20-digit × 1-line display with internal reset Refer to Table 12 for an example of an 8-bit × 1-line display in 8-bit operation. The HD66702 functions must be set by the function set instruction prior to the display. Since the display data RAM can store data for 80 characters, as explained before, the RAM can be used for displays such as for advertising when combined with the display shift operation. Since the display shift operation changes only the display position with DDRAM contents unchanged. - Since the display shift operation changes only the display position with DDRAM contents unchanged, the first display data entered into DDRAM can be output when the return home operation is performed. - 4-bit operation, 20-digit × 1-line display with internal reset The program must set all functions prior to the 4-bit operation (Table 13). When the power is turned on, 8-bit operation is automatically selected and the first write is performed as an 8-bit operation. Since DB0 to DB3 are not connected, a rewrite is then required. However, since one operation is completed in two accesses for 4-bit operation, a rewrite is needed to set the functions (see Table 13). Thus, DB4 to DB7 of the function set instruction is written twice. - 8-bit operation, 20-digit × 2-line display For a 2-line display, the cursor automatically moves from the first to the second line after the 40th digit of the first line has been written. Thus, if there are only 20 characters in the first line, the DDRAM address must be again set after the 20th character is completed. (See Table 14.) Note that the display shift operation is performed for the first and second lines. In the example of Table 14, the display shift is performed when the cursor is on the second line. However, if the shift operation is performed when the cursor is on the first line, both the first and second lines move together. If the shift is repeated, the display of the second line will not move to the first line. The same display will only shift within its own line for the number of times the shift is repeated. Note: When using the internal reset, the electrical characteristics in the Power Supply Conditions Using Internal Reset Circuit table must be satisfied. If not, the HD66702 must be initialized by instructions. (Because the internal reset does not function correctly when $V_{\rm cc}$ is 3V, it must always be initialized by software.) See the section, Initializing by Instruction. Table 12 8-Bit Operation, 20-Digit × 1-Line Display Example with Internal Reset | Step | | | | | Instr | uction | | | | | | | | |------|------------|-------------|----------|--------|-------|-----------|--------|--------|---------|---------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--| | No. | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Display | Operation | | | 1 | Pow | | oly on ( | the HD | 66702 | is initia | alized | by the | interna | l reset | | Initialized. No display. | | | 2 | Fund<br>0 | otion se | et<br>O | 0 | 1 | 1 | 0 | 0 | * | * | | Sets to 8-bit operation and selects 1-line display and character font. (Number of display lines and character fonts cannot be changed after step #2.) | | | 3 | Disp | lay on/ | off con | trol | | | | | | | | Turns on display and cursor. | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | _ | Entire display is in space mode becauce of initialization. | | | 4 | Entry | / mode | set | | | | | | | | | Sets mode to increment the | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | _ | address by one and to shift the cursor to the right at the time of write to the DD/CGRAM. Display is not shifted. | | | 5 | Write | data t | o CGF | RAM/DE | DRAM | | | | | | H_ | Writes H. DDRAM already been | | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | <u> </u> | selected by initialization when<br>the power was turned on. The<br>cursor is incremented by one<br>and shifted to the right. | | | 6 | Write | data t | o CGF | RAM/DE | DRAM | | | | | | HI_ | Writes I. | | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 111_ | | | | 7 | | | | | | ·<br>· | | | | | ·<br>· | | | | | | | | | | | | | | | | | | | 8 | Write | e data t | o CGF | RAM/DE | DRAM | | | | | | | Writes I. | | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | HITACHI_ | | | | 9 | Entry<br>0 | / mode<br>0 | set<br>0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | HITACHI_ | Sets mode to shift display at the time of write. | | | 10 | Write | data t | o CGF | RAM/DE | DRAM | | | | | | ITACHI | Writes a space. | | | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | Table 12 8-Bit Operation, 20-Digit × 1-Line Display Example with Internal Reset (cont) | Step | | | | | Instr | uction | | | | | | | |------|-------|----------|---------|-------|-------|--------|-----|-----|-----|-----|------------------|--------------------------------------| | No. | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Display | Operation | | 11 | Write | data t | o CGR | AM/DE | DRAM | | | | | | TACHI M_ | Writes M. | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | TACHIM_ | | | 12 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | • | | | | | | | | | | | | | | | | | 13 | Write | data t | o CGR | AM/DE | DRAM | | | | | | | Writes O. | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | MICROKO_ | | | 14 | Curs | or or di | splay s | shift | | | | | | | MICROKO | Shifts only the cursor position to | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | * | * | MICKORO | the left. | | 15 | Curs | or or di | splay s | shift | | | | | | | MICROKO | Shifts only the cursor position to | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | * | * | MICKO <u>K</u> O | the left. | | 16 | Write | data t | o CGR | AM/DE | DRAM | | | | | | ICROCQ | Writes C over K. | | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | ICKOCO | The display moves to the left. | | 17 | Curs | or or di | splay s | shift | | | | | | | MICROCQ | Shifts the display and cursor | | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | * | * | MICKOCO | position to the right. | | 18 | Curs | or or di | splay s | shift | | | | | | | MICROCO | Shifts the display and cursor | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | * | * | MICROCO_ | position to the right. | | 19 | Write | data t | o CGR | AM/DE | DRAM | | | | | | ICROCOM | Writes M. | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | ICROCOM_ | | | 20 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | • | | | | | | | | | | | | | | | | | 21 | Retu | rn hom | e | | | | | | | | | Returns both display and cursor | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | HITACHI | to the original position(address 0). | Table 13 4-Bit Operation, 20-Digit × 1-Line Display Example with Internal Reset | Step | | | | | Instr | uction | | | |------|-----------------|--------------------|---------------|-----------------|----------------|--------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No. | RS | R/W | DB7 | DB6 | DB5 | DB4 | Display | Operation | | 1 | Powe | | ly on ( | the HD | 66702 | is initialized by the internal reset | | Initialized. No display. | | 2 | Fund<br>0 | tion set | t<br>0 | 0 | 1 | 0 | | Sets to 4-bit operation. In this case, operation is handled as 8 bits by initialization, and only this instruction completes with one write. | | 3 | Fund<br>0<br>0 | tion set<br>0<br>0 | 0 0 | 0 0 | 1 * | 0 * | | Sets 4-bit operation and selects1-line display and 5 × 7 dot character font. 4-bit operation starts from this step and resetting is necessary. (Number of display lines and character fonts cannot be changed after step #3.) | | 4 | Displ<br>0 | ay on/c | off cont | trol<br>0 | 0 | 0 | _ | Turns on display and cursor. Entire display is in space mode | | | 0 | 0 | 1 | 1 | 1 | 0 | | because of initialization. | | 5 | Entry<br>0<br>0 | mode<br>0<br>0 | set<br>0<br>0 | 0 | 0 | 0 0 | | Sets mode to increment the address by one and to shift the cursor to the right at the time of write to the DD/CGRAM. Display is not shifted. | | 6 | Write<br>1<br>1 | data to<br>0<br>0 | 0<br>0<br>1 | AM/DE<br>1<br>0 | ORAM<br>0<br>0 | 0 0 | H_ | Writes H. The cursor is incremented by one and shifts to the right. | Note: The control is the same as for 8-bit operation beyond step #6. Table 14 8-Bit Operation, 20-Digit × 2-Line Display Example with Internal Reset | Step | | Instruction | | | | | | | | | | | |------|------------|----------------|---------------|------------|-----------|-----------|----------|--------|---------|---------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | No. | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Display | Operation | | 1 | Powe | er supp<br>it) | ly on (t | the HD | 66702 | is initia | alized I | by the | interna | l reset | | Initialized. No display. | | 2 | Fund<br>0 | tion se | t<br>0 | 0 | 1 | 1 | 1 | 0 | * | * | | Sets to 8-bit operation and selects 2-line display and $5 \times 7$ dot character font. | | 3 | Displ<br>0 | ay on/o | off cont<br>0 | rol<br>0 | 0 | 0 | 1 | 1 | 1 | 0 | _ | Turns on display and cursor. All display is in space mode because of initialization. | | 4 | Entry<br>0 | / mode<br>0 | set<br>0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | _ | Sets mode to increment the address by one and to shift the cursor to the right at the time of write to the DD/CGRAM. Display is not shifted. | | 5 | Write<br>1 | data t | o CGR<br>0 | AM/DE<br>1 | ORAM<br>0 | 0 | 1 | 0 | 0 | 0 | H | Writes H. DDRAM has already been selected by initialization when the power was turned on. The cursor is incremented by one and shifted to the right. | | 6 | | | | | | | | | | | :<br>:<br>: | | | 7 | Write | data to | o CGR<br>0 | AM/DE | DRAM<br>0 | 0 | 1 | 0 | 0 | 1 | HITACHI_ | Writes I. | | 8 | Set I | DDRAM<br>0 | 1 addre | ess<br>1 | 0 | 0 | 0 | 0 | 0 | 0 | HITACHI | Sets RAM address so that the cursor is positioned at the head of the second line. | Table 14 8-Bit Operation, 20-Digit × 2-Line Display Example with Internal Reset (cont) | Step | | | | | Instr | uction | | | | | | | |------|-------|-----------|-------|-------|-------|--------|-----|-----|-----|-----|---------------------|------------------------------------| | No. | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Display | Operation | | 9 | Write | data to | CGR | AM/DE | DRAM | | | | | | HITACHI | Writes M. | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | M_ | | | 10 | | | | | | | | | | | · | | | | | | | | | | | | | | ě | | | | | | | | | • | | | | | • | | | | | | | | | | | | | | • | | | 11 | Write | e data to | CGR | AM/DI | DRAM | | | | | | [ <u>.</u> | Writes O. | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | HITACHI<br>MICROCO_ | | | 12 | Entry | / mode | set | | | | | | | | HITACHI | Sets mode to shift display at the | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | MICROCO_ | time of write. | | 13 | Write | data t | o CGF | RAM/D | DRAM | | | | | | ITACHI | Writes M. Display is shifted to | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | ICROCOM_ | the right. The first and second | | | | | | | | | | | | | | lines both shift at the same time. | | 14 | | | | | | | | | | | • | | | | | | | | | | | | | | ě | | | | | | | | | • | | | | | • | | | | | | | | | | | | | | | | | 15 | Ratu | rn hom | | | | | | | | | | Returns both display and cursor | | 10 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | HITACHI<br>MICROCOM | to the original position (address | | | ū | Ü | - | ŭ | - | • | - | - | • | - | | 0). | #### **Initializing by Instruction** If the power supply conditions for correctly operating the internal reset circuit are not met, initialization by instructions becomes necessary. Refer to Figures 25 and 26 for the procedures on 8-bit and 4-bit initializations, respectively. Figure 25 8-Bit Interface Figure 26 4-Bit Interface # [Low voltage version] # **Absolute Maximum Ratings\*** | Item | Symbol | Unit | Value | Notes | |--------------------------|---------------------|------|-------------------------|-------| | Power supply voltage (1) | V <sub>cc</sub> | V | -0.3 to +7.0 | 1 | | Power supply voltage (2) | V <sub>cc</sub> -V5 | V | -0.3 to +8.5 | 2 | | Input voltage | Vt | V | $-0.3$ to $V_{cc}$ +0.3 | 1 | | Operating temperature | T <sub>opr</sub> | °C | -20 to +75 | | | Storage temperature | T <sub>stg</sub> | °C | -55 to +125 | 4 | Note: 1. The operating temperature is 75°C. - 2. If the LSI is used above these absolute maximum ratings, it may become permanently damaged. Using the LSI within the following electrical characteristic limits is strongly recommended for normal operation. If these electrical characteristic conditions are also exceeded, the LSI will malfunction and cause poor reliability. - 3. The power supply voltage is GND = 0V. - 4. Keep $V_{\text{cc}} \geq \text{V5}$ (Low), and $V_{\text{cc}} \geq \text{GND}$ (Low) # DC Characteristics ( $V_{cc}$ = 2.7 to 5.5V, $T_a$ = -20 to +75°C\*<sup>3</sup>) | Item | Symbol | Min | Тур | Max | Unit | Test Condition | Notes* | |----------------------------------------|------------------|---------------------|------|--------------------|------|-------------------------------------------------------------------------------|--------| | Input high voltage (1) (except OSC1) | VIH1 | 0.7V <sub>cc</sub> | _ | V <sub>cc</sub> | V | | 6, 17 | | Input low voltage (1) (except OSC1) | VIL1 | -0.3 | _ | 0.55 | V | | 6, 17 | | Input high voltage (2) (OSC1) | VIH2 | 0.7V <sub>cc</sub> | _ | V <sub>cc</sub> | V | | 15 | | Input low voltage (2) (OSC1) | VIL2 | _ | _ | 0.2V <sub>cc</sub> | V | | 15 | | Output high voltage (1) (D0–D7) | VOH1 | 0.75V <sub>cc</sub> | _ | _ | V | -I <sub>OH</sub> = 0.1 mA | 7 | | Output low voltage (1) (D0–D7) | VOL1 | _ | _ | 0.2V <sub>cc</sub> | V | I <sub>oL</sub> = 0.1 mA | 7 | | Output high voltage (2) (except D0–D7) | VOH2 | 0.8V <sub>cc</sub> | _ | _ | V | -I <sub>OH</sub> = 0.04 mA | 8 | | Output low voltage (2) (except D0–D7) | VOL2 | _ | _ | 0.2V <sub>cc</sub> | V | I <sub>OL</sub> = 0.04 mA | 8 | | Driver on resistance (COM) | R <sub>com</sub> | _ | 2 | 20 | kΩ | ±ld = 0.05 mA (COM) | 13 | | Driver on resistance (SEG) | $R_{\text{seg}}$ | _ | 2 | 30 | kΩ | ±ld = 0.05 mA (SEG) | 13 | | Input leakage current | I | -1 | _ | 1 | μA | VIN = 0 to V <sub>cc</sub> | 9 | | Pull-up MOS current (RS, R/W, D0–D7) | -I <sub>p</sub> | 10 | 50 | 120 | μA | V <sub>cc</sub> = 3V | | | Power supply current | I <sub>cc</sub> | _ | 0.15 | 0.30 | mA | $R_{r}$ oscillation,<br>external clock<br>$V_{cc} = 3V$ , $f_{osc} = 320$ kHz | 10, 14 | | LCD voltage | VLCD1 | 3.0 | _ | 8.3 | V | V <sub>cc</sub> -V5, 1/5 bias | 16 | | | VLCD2 | 3.0 | _ | 8.3 | V | V <sub>cc</sub> -V5, 1/4 bias | 16 | | | | | | | | · · · · · · · · · · · · · · · · · · · | | Note: \* Refer to the Electrical Characteristics Notes section following these tables. # AC Characteristics (V $_{\rm CC}$ = 2.7 to 5.5V, $T_{\rm a}$ = -20 to +75°C\* $^3$ ) #### **Clock Characteristics** | Item | | Symbol | Min | Тур | Max | Unit | Test Condition | Notes* | |----------------------------|-----------------------------|------------------|-----|-----|-----|------|---------------------------------------------|--------| | External | External clock frequency | f <sub>cp</sub> | 125 | 270 | 410 | kHz | _ | 11 | | clock<br>operation | External clock duty | Duty | 45 | 50 | 55 | % | | | | | External clock rise time | t <sub>rep</sub> | _ | _ | 0.2 | μs | _ | | | | External clock fall time | t <sub>fcp</sub> | _ | _ | 0.2 | μs | | | | R <sub>f</sub> oscillation | Clock oscillation frequency | f <sub>osc</sub> | 240 | 320 | 390 | kHz | $R_f = 56 \text{ k}\Omega$<br>$V_{CC} = 3V$ | 12 | Note: \* Refer to the Electrical Characteristics Notes section following these tables. # **Bus Timing Characteristics** #### **Write Operation** | Item | Symbol | Min | Тур | Max | Unit | <b>Test Condition</b> | |------------------------------------|-----------------------------------|------|-----|-----|-------------|-----------------------| | Enable cycle time | t <sub>cycE</sub> | 1000 | _ | | ns | Figure 27 | | Enable pulse width (high level) | PW <sub>EH</sub> | 450 | _ | | | | | Enable rise/fall time | t <sub>er</sub> , t <sub>ef</sub> | _ | _ | 25 | | | | Address set-up time (RS, R/W to E) | t <sub>AS</sub> | 40 | _ | _ | | | | Address hold time | t <sub>AH</sub> | 20 | _ | _ | <del></del> | | | Data set-up time | t <sub>DSW</sub> | 195 | _ | _ | <del></del> | | | Data hold time | t <sub>H</sub> | 10 | _ | _ | <del></del> | | #### **Read Operation** | Item | Symbol | Min | Тур | Max | Unit | <b>Test Condition</b> | |------------------------------------|---------------------------|------|-----|-----|------|-----------------------| | Enable cycle time | t <sub>cycE</sub> | 1000 | _ | | ns | Figure 28 | | Enable pulse width (high level) | PW <sub>EH</sub> | 450 | _ | _ | _ | | | Enable rise/fall time | $t_{\rm Er}, t_{\rm Ef}$ | _ | _ | 25 | | | | Address set-up time (RS, R/W to E) | t <sub>AS</sub> | 40 | _ | | _ | | | Address hold time | t <sub>AH</sub> | 20 | _ | | _ | | | Data delay time | t <sub>DDR</sub> | _ | _ | 350 | _ | | | Data hold time | t <sub>DHR</sub> | 10 | _ | _ | | | #### **Interface Timing Characteristics with External Driver** | Item | | Symbol | Min | Тур | Max | Unit | <b>Test Condition</b> | |----------------------|------------|------------------|-------|-----|------|------|-----------------------| | Clock pulse width | High level | t <sub>cwh</sub> | 800 | _ | | ns | Figure 29 | | | Low level | t <sub>cwL</sub> | 800 | _ | _ | _ | | | Clock set-up time | | t <sub>csu</sub> | 500 | _ | _ | _ | | | Data set-up time | | t <sub>su</sub> | 300 | _ | _ | _ | | | Data hold time | | t <sub>DH</sub> | 300 | _ | | | | | M delay time | | t <sub>DM</sub> | -1000 | _ | 1000 | | | | Clock rise/fall time | | t <sub>ct</sub> | _ | _ | 200 | _ | | # **Power Supply Conditions Using Internal Reset Circuit** | Item | Symbol | Min | Тур | Max | Unit | <b>Test Condition</b> | |------------------------|------------------|-----|-----|-----|-------------|-----------------------| | Power supply rise time | t <sub>rcc</sub> | 0.1 | _ | 10 | ms | Figure 30 | | Power supply off time | t <sub>off</sub> | 1 | _ | _ | <del></del> | | ### [Standard Voltage Version] #### **Absolute Maximum Ratings\*** | Item | Symbol | Unit | Value | Notes | |--------------------------|---------------------|------|------------------------------|-------| | Power supply voltage (1) | V <sub>cc</sub> | V | -0.3 to +7.0 | 1 | | Power supply voltage (2) | V <sub>cc</sub> -V5 | V | -0.3 to +8.5 | 2 | | Input voltage | Vt | V | -0.3 to V <sub>cc</sub> +0.3 | 1 | | Operating temperature | T <sub>opr</sub> | °C | -20 to +75 | | | Storage temperature | T <sub>stg</sub> | °C | -55 to +125 | 4 | Note: \* If the LSI is used above these absolute maximum ratings, it may become permanently damaged. Using the LSI within the following electrical characteristic limits is strongly recommended for normal operation. If these electrical characteristic conditions are also exceeded, the LSI will malfunction and cause poor reliability. Refer to the Electrical Characteristics Notes section following these tables. # DC Characteristics ( $V_{CC} = 5V \pm 10\%$ , $T_a = -20 \text{ to } +75^{\circ}\text{C*}^3$ ) | Item | Symbol | Min | Тур | Max | Unit | Test Condition | Notes* | |----------------------------------------|------------------|----------------------|------|---------------------|------|-------------------------------------------------------------------------------------------|--------| | Input high voltage (1) (except OSC1) | VIH1 | 2.2 | _ | V <sub>cc</sub> | V | | 6, 17 | | Input low voltage (1) (except OSC1) | VIL1 | -0.3 | _ | 0.6 | V | | 6, 17 | | Input high voltage (2) (OSC1) | VIH2 | V <sub>cc</sub> -1.0 | _ | V <sub>cc</sub> | V | | 15 | | Input low voltage (2) (OSC1) | VIL2 | _ | _ | 1.0 | V | | 15 | | Output high voltage (1) (D0–D7) | VOH1 | 2.4 | _ | _ | V | $-I_{OH} = 0.205 \text{ mA}$ | 7 | | Output low voltage (1) (D0–D7) | VOL1 | _ | _ | 0.4 | V | I <sub>OL</sub> = 1.6 mA | 7 | | Output high voltage (2) (except D0–D7) | VOH2 | 0.9 V <sub>cc</sub> | _ | _ | V | $-I_{OH} = 0.04 \text{ mA}$ | 8 | | Output low voltage (2) (except D0–D7) | VOL2 | _ | _ | 0.1 V <sub>cc</sub> | V | I <sub>OL</sub> = 0.04 mA | 8 | | Driver on resistance (COM) | R <sub>сом</sub> | _ | 2 | 20 | kΩ | ±Id = 0.05 mA (COM) | 13 | | Driver on resistance (SEG) | R <sub>SEG</sub> | _ | 2 | 30 | kΩ | ±ld = 0.05 mA (SEG) | 13 | | Input leakage current | I <sub>LI</sub> | -1 | _ | 1 | μΑ | VIN = 0 to V <sub>cc</sub> | 9 | | Pull-up MOS current (RS, R/W, D0–D7) | $-I_p$ | 50 | 125 | 250 | μΑ | $V_{cc} = 5V$ | | | Power supply current | I <sub>cc</sub> | _ | 0.35 | 0.60 | mA | $R_{\rm f}$ oscillation,<br>external clock<br>$V_{\rm cc} = 5V$ , $f_{\rm osc} = 320$ kHz | 10, 14 | | LCD voltage | VLCD1 | 3.0 | _ | 8.3 | V | V <sub>cc</sub> -V5, 1/5 bias | 16 | | | VLCD2 | 3.0 | _ | 8.3 | V | V <sub>cc</sub> -V5, 1/4 bias | 16 | Note: \* Refer to the Electrical Characteristics Notes section following these tables. # AC Characteristics (V $_{\rm CC}$ = 5V ±10%, $T_{\rm a}$ = –20 to +75°C\* $^3$ ) #### **Clock Characteristics** | Item | | Symbol | Min | Тур | Max | Unit | Test Condition | on Notes* | |----------------------------|-----------------------------|------------------|-----|-----|-----|------|---------------------------------------------|-----------| | External | External clock frequency | f <sub>cp</sub> | 125 | 270 | 410 | kHz | | 11 | | clock | External clock duty | Duty | 45 | 50 | 55 | % | | 11 | | operation | External clock rise time | t <sub>rcp</sub> | | _ | 0.2 | μs | | 11 | | | External clock fall time | t <sub>fcp</sub> | _ | _ | 0.2 | μs | | 11 | | R <sub>f</sub> oscillation | Clock oscillation frequency | f <sub>osc</sub> | 220 | 320 | 420 | kHz | $R_f = 68 \text{ k}\Omega$<br>$V_{CC} = 5V$ | 12 | Note: \* Refer to the Electrical Characteristics Notes section following these tables. # **Bus Timing Characteristics** #### **Write Operation** | Item | Symbol | Min | Тур | Max | Unit | <b>Test Condition</b> | |------------------------------------|---------------------------|------|-----|-----|------|-----------------------| | Enable cycle time | t <sub>cycE</sub> | 1000 | _ | | ns | Figure 27 | | Enable pulse width (high level) | PW <sub>EH</sub> | 450 | _ | _ | _ | | | Enable rise/fall time | $t_{\rm Er}, t_{\rm Ef}$ | _ | _ | 25 | _ | | | Address set-up time (RS, R/W to E) | t <sub>AS</sub> | 40 | _ | _ | _ | | | Address hold time | t <sub>AH</sub> | 10 | _ | | _ | | | Data set-up time | t <sub>DSW</sub> | 195 | _ | _ | _ | | | Data hold time | t <sub>H</sub> | 10 | _ | _ | _ | | #### **Read Operation** | Item | Symbol | Min | Тур | Max | Unit | <b>Test Condition</b> | |------------------------------------|--------------------------|------|-----|-----|-------------|-----------------------| | Enable cycle time | t <sub>cycE</sub> | 1000 | _ | | ns | Figure 28 | | Enable pulse width (high level) | PW <sub>EH</sub> | 450 | _ | _ | | | | Enable rise/fall time | $t_{\rm Er}, t_{\rm Ef}$ | _ | _ | 25 | | | | Address set-up time (RS, R/W to E) | t <sub>AS</sub> | 40 | _ | _ | | | | Address hold time | t <sub>AH</sub> | 10 | _ | | | | | Data delay time | t <sub>DDR</sub> | _ | _ | 320 | | | | Data hold time | t <sub>DHR</sub> | 20 | _ | _ | <del></del> | | # **Interface Timing Characteristics with External Driver** | Item | | Symbol | Min | Тур | Max | Unit | <b>Test Condition</b> | |----------------------|------------|------------------|-------|-----|------|------|-----------------------| | Clock pulse width | High level | t <sub>cwh</sub> | 800 | _ | | ns | Figure 29 | | | Low level | t <sub>cwL</sub> | 800 | _ | | | | | Clock set-up time | | t <sub>csu</sub> | 500 | | | | | | Data set-up time | | t <sub>su</sub> | 300 | _ | _ | | | | Data hold time | | t <sub>DH</sub> | 300 | _ | | | | | M delay time | | t <sub>DM</sub> | -1000 | _ | 1000 | | | | Clock rise/fall time | | t <sub>ct</sub> | _ | _ | 100 | | | # **Power Supply Conditions Using Internal Reset Circuit** | Item | Symbol | Min | Тур | Max | Unit | <b>Test Condition</b> | |------------------------|------------------|-----|-----|-----|------|-----------------------| | Power supply rise time | t <sub>rcc</sub> | 0.1 | _ | 10 | ms | Figure 30 | | Power supply off time | t <sub>OFF</sub> | 1 | _ | _ | | | #### **Electrical Characteristics Notes** - 1. All voltage values are referred to GND = 0V. - 2. $V_{cc} \ge V5$ must be maintained. - 3. For die products, specified up to 75°C. - 4. For die products, specified by the die shipment specification. - 5. The following four circuits are I/O pin configurations except for liquid crystal display output. - 6. Applies to input pins and I/O pins, excluding the OSC1 pin. - 7. Applies to I/O pins. - 8. Applies to output pins. - 9. Current flowing through pull-up MOSs, excluding output drive MOSs. - 10. Input/output current is excluded. When input is at an intermediate level with CMOS, the excessive current flows through the input circuit to the power supply. To avoid this from happening, the input level must be fixed high or low. - 11. Applies only to external clock operation. 12. Applies only to the internal oscillator operation using oscillation resistor R<sub>s</sub>. - 13. $R_{COM}$ is the resistance between the power supply pins ( $V_{CC}$ , V1, V4, V5) and each common signal pin (COM1 to COM16). - $R_{\text{\tiny SEG}}$ is the resistance between the power supply pins (V<sub>CC</sub>, V2, V3, V5) and each segment signal pin (SEG1 to SEG100). - 14. The following graphs show the relationship between operation frequency and current consumption. - 15. Applies to the OSC1 pin. - 16. Each COM and SEG output voltage is within $\pm 0.15$ V of the LCD voltage ( $V_{cc}$ , V1, V2, V3, V4, V5) when there is no load. - 17. The TEST pin should be fixed to GND and the EXT pin should be fixed to $V_{\rm cc}$ or GND. # **Load Circuits** #### Data Bus DB0 to DB7 # External Driver Control Signal: CL1, CL2, D, M # **Timing Characteristics** Figure 27 Write Operation Figure 28 Read Operation Figure 29 Interface Timing with External Driver Figure 30 Internal Power Supply Reset