# HFA1112/883 # **Ultra High Speed Programmable Gain Buffer Amplifier** June 1994 #### Features - This Circuit is Processed in Accordance to MIL-STD-883 and is Fully Conformant Under the Provisions of Paragraph 1.2.1. - User Programmable For Closed-Loop Gains of +1, -1 or +2 Without Use of External Resistors - Low Differential Gain and Phase . . . . . 0.02%/0.04 Deg. - Low Distortion (HD3, 30MHz) .....-73dBc (Typ) - Wide -3dB Bandwidth . . . . . . . . . 850MHz (Typ) - Excellent Gain Flatness (to 100MHz) . . . . 0.07dB (Typ) - Excellent Gain Accuracy......0.99V/V (Typ) - High Output Current ...... 60mA (Typ) - Fast Overdrive Recovery .....<10ns (Typ) # **Applications** - Video Switching and Routing - Pulse and Video Amplifiers - Wideband Amplifiers - RF/IF Signal Processing - Flash A/D Driver - **Medical Imaging Systems** # Description The HFA1112/883 is a closed loop buffer that achieves a high degree of gain accuracy, wide bandwidth, and low distortion. Manufactured on the Intersil proprietary complementary bipolar UHF-1 process, the HFA1112/883 also offers very fast slew rates, and high output current. A unique feature of the pinout allows the user to select a voltage gain of +1, -1, or +2, without the use of any external components. The result is a more flexible product, fewer part types in inventory, and more efficient use of board space. Component and composite video systems will also benefit from this buffer's performance, as indicated by the excellent gain flatness, and 0.02%/0.04 Deg. Differential Gain/Phase specifications ( $R_L = 150\Omega$ ). Compatibility with existing op amp pinouts provides flexibility to upgrade low gain amplifiers, while decreasing component count. Unlike most buffers, the standard pinout provides an upgrade path should a higher closed loop gain be needed at a future date. This amplifier is available with programmable output clamps as the HFA1113/883. For applications requiring a standard buffer pinout, please refer to the HFA1110/883 datasheet. # Ordering Information | PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE | |---------------|----------------------|--------------------| | HFA1112MJ/883 | -55°C to +125°C | 8 Lead Ceramic DIP | ## **Pinout** HFA1112/883 (CERDIP) TOP VIEW # Specifications HFA1112/883 # Absolute Maximum Ratings # **Thermal Information** | Voltage Between V+ and V12V | Thermal Resist | |-------------------------------------------------------------------|----------------| | Differential Input Voltage | CerDIP Pack | | Voltage at Either Input TerminalV+ to V- | Maximum Pack | | Output Current (50% Duty Cycle) | CerDIP Pack | | Junction Temperature+175°C | Package Powe | | ESD Rating<2000V | CerDIP Pack | | Storage Temperature Range65°C $\leq$ T <sub>A</sub> $\leq$ +150°C | | | Lead Temperature (Soldering 10s) +300°C | | | | | | Thermal Resistance | $\theta_{\sf JA}$ | θ <sub>JC</sub><br>30°C/W | |----------------------------------------|-------------------|---------------------------| | CerDIP Package | 115°C/W | 30°C/W | | Maximum Package Power Dissipation at | | | | CerDIP Package | | 0.87W | | Package Power Dissipation Derating Fac | tor above +75 | 5°C | | CerDIP Package | | 8.7mW/°C | | | | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. # **Operating Conditions** # TABLE 1. DC ELECTRICAL PERFORMANCE CHARACTERISTICS Device Tested at $V_{SUPPLY}$ = $\pm 5V$ , $R_{SOURCE}$ = $0\Omega$ , $R_L$ = $100\Omega$ , $V_{OUT}$ = 0V, Unless Otherwise Specified. | | | | GROUP A | | LIMITS | | | | |------------------------|--------------------|----------------------------------------|--------------------------|-----------|---------------|-------|-------|-------| | D.C. PARAMETERS | SYMBOL | CONE | DITIONS | SUBGROUPS | TEMPERATURE | MIN | MAX | UNITS | | Output Offset Voltage | Vos | $V_{CM} = 0V$ | | 1 | +25°C | -25 | 25 | mV | | | | | | 2, 3 | +125°C, -55°C | -40 | 40 | mV | | Power Supply | PSRRP | $\Delta V_{SUP} = \pm 1.2$ | | 1 | +25°C | 39 | - | dB | | Rejection Ratio | | V+ = 6.25V, $V+ = 3.75V$ , | - | 2, 3 | +125°C, -55°C | 35 | - | dB | | • | PSRRN | $\Delta V_{SUP} = \pm 1.2$ | | 1 | +25°C | 39 | - | dB | | | | V+ = 5V, V- = V+ = 5V, V- = | | 2, 3 | +125°C, -55°C | 35 | - | dB | | Non-Inverting Input | I <sub>BSP</sub> | $V_{CM} = 0V$ | | 1 | +25°C | -40 | 40 | μΑ | | (+IN) Current | | | | 2, 3 | +125°C, -55°C | -65 | 65 | μΑ | | +IN Common | CMS <sub>IBP</sub> | $\Delta V_{CM} = \pm 2V$ | | 1 | +25°C | - | 40 | μA/V | | Mode Rejection | | V+ = 3V, V- = -7V<br>V+ = 7V, V- = -3V | | 2, 3 | +125°C, -55°C | - | 50 | μΑ/V | | +IN Resistance | +R <sub>IN</sub> | Note 1 | | 1 | +25°C | 25 | - | kΩ | | | | | | 2, 3 | +125°C, -55°C | 20 | - | kΩ | | Gain | A <sub>VP1</sub> | A <sub>V</sub> = +1 | | 1 | +25°C | 0.980 | 1.020 | V/V | | $(V_{OUT} = 2V_{P-P})$ | | $V_{IN} = -1V \text{ to } \cdot$ | +1V | 2, 3 | +125°C, -55°C | 0.975 | 1.025 | V/V | | Gain | A <sub>VM1</sub> | A <sub>V</sub> = -1 | | 1 | +25°C | 0.980 | 1.020 | V/V | | $(V_{OUT} = 2V_{P-P})$ | | $V_{IN} = -1V \text{ to } \cdot$ | +1V | 2, 3 | +125°C, -55°C | 0.975 | 1.025 | V/V | | Gain | A <sub>VP2</sub> | A <sub>V</sub> = +2 | | 1 | +25°C | 1.960 | 2.040 | V/V | | $(V_{OUT} = 4V_{P-P})$ | | $V_{IN} = -1V \text{ to } \cdot$ | +1V | 2, 3 | +125°C, -55°C | 1.950 | 2.050 | V/V | | Output Voltage | V <sub>OP100</sub> | A <sub>V</sub> = -1 | V <sub>IN</sub> = -3.2V | 1 | +25°C | 3 | - | V | | Swing | | $R_L = 100\Omega$ | V <sub>IN</sub> = -2.7V | 2, 3 | +125°C, -55°C | 2.5 | - | V | | | V <sub>ON100</sub> | A <sub>V</sub> = -1 | V <sub>IN</sub> = +3.2V | 1 | +25°C | - | -3 | V | | | | $R_L = 100\Omega$ | V <sub>IN</sub> = +2.7V | 2, 3 | +125°C, -55°C | - | -2.5 | V | | Output Voltage | V <sub>OP50</sub> | A <sub>V</sub> = -1 | V <sub>IN</sub> = -2.7V | 1, 2 | +25°C, +125°C | 2.5 | - | V | | Swing | | $R_L = 50\Omega$ | $V_{IN} = -2.25V$ | 3 | -55°C | 1.5 | - | V | | | V <sub>ON50</sub> | A <sub>V</sub> = -1 | V <sub>IN</sub> = +2.7V | 1, 2 | +25°C, +125°C | - | -2.5 | V | | | | $R_L = 50\Omega$ | V <sub>IN</sub> = +2.25V | 3 | -55°C | - | -1.5 | V | # Specifications HFA1112/883 # TABLE 1. DC ELECTRICAL PERFORMANCE CHARACTERISTICS (Continued) Device Tested at $V_{SUPPLY} = \pm 5V$ , $R_{SOURCE} = 0\Omega$ , $R_L = 100\Omega$ , $V_{OUT} = 0V$ , Unless Otherwise Specified. | | GROUP A | | | LIM | | | | |-----------------|-------------------|-------------------|-----------|---------------|-----|-----|-------| | D.C. PARAMETERS | SYMBOL | CONDITIONS | SUBGROUPS | TEMPERATURE | MIN | MAX | UNITS | | Output Current | +l <sub>out</sub> | Note 2 | 1, 2 | +25°C, +125°C | 50 | - | mA | | | | | 3 | -55°C | 30 | - | mA | | | -l <sub>OUT</sub> | Note 2 | 1, 2 | +25°C, +125°C | - | -50 | mA | | | | | 3 | -55°C | - | -30 | mA | | Quiescent Power | I <sub>CC</sub> | $R_L = 100\Omega$ | 1 | +25°C | 14 | 26 | mA | | Supply Current | | | 2, 3 | +125°C, -55°C | - | 33 | mA | | | I <sub>EE</sub> | $R_L = 100\Omega$ | 1 | +25°C | -26 | -14 | mA | | | | | 2, 3 | +125°C, -55°C | -33 | - | mA | #### NOTES: - 1. Guaranteed from +IN Common Mode Rejection Test, by: $+R_{IN} = 1/CMS_{IBP}$ . - 2. Guaranteed from $\rm V_{OUT}$ Test with $\rm R_{L}$ = $50\Omega,$ by: $\rm I_{OUT}$ = $\rm V_{OUT}/50\Omega.$ #### TABLE 2. AC ELECTRICAL PERFORMANCE CHARACTERISTICS Table 2 Intentionally Left Blank. #### **TABLE 3. ELECTRICAL PERFORMANCE CHARACTERISTICS** Device Characterized at $V_{SUPPLY}$ = $\pm 5V$ , $R_L$ = $100\Omega$ , Unless Otherwise Specified. | | | | | | LIMITS | | | |--------------------|---------------------|-------------------------------------------------------|-------|-------------|--------|-------|-------| | PARAMETERS | SYMBOL | CONDITIONS | NOTES | TEMPERATURE | MIN | MAX | UNITS | | -3dB Bandwidth | BW(-1) | $A_V = -1$ , $V_{OUT} = 200 \text{mV}_{P-P}$ | 1 | +25°C | 450 | - | MHz | | | BW(+1) | $A_V = +1, V_{OUT} = 200 \text{mV}_{P-P}$ | 1 | +25°C | 500 | - | MHz | | | BW(+2) | $A_V = +2, V_{OUT} = 200 \text{mV}_{P-P}$ | 1 | +25°C | 350 | - | MHz | | Gain Flatness | GF30 | $A_V = +2$ , $f \le 30MHz$<br>$V_{OUT} = 200mV_{P-P}$ | 1 | +25°C | - | ±0.04 | dB | | | GF50 | $A_V = +2$ , $f \le 50MHz$<br>$V_{OUT} = 200mV_{P-P}$ | 1 | +25°C | - | ±0.08 | dB | | | GF100 | $A_V = +2, f \le 100MHz$<br>$V_{OUT} = 200mV_{P-P}$ | 1 | +25°C | - | ±0.22 | dB | | Slew Rate | +SR(-1) | $A_V = -1, V_{OUT} = 5V_{P-P}$ | 1, 2 | +25°C | 1500 | - | V/μs | | -SR | -SR(-1) | $A_V = -1, V_{OUT} = 5V_{P-P}$ | 1, 2 | +25°C | 1800 | - | V/μs | | | +SR(+1) | $A_V = +1, V_{OUT} = 5V_{P-P}$ | 1, 2 | +25°C | 900 | - | V/μs | | | -SR(+1) | $A_V = +1, V_{OUT} = 5V_{P-P}$ | 1, 2 | +25°C | 800 | - | V/μs | | | +SR(+2) | $A_V = +2, V_{OUT} = 5V_{P-P}$ | 1, 2 | +25°C | 1200 | - | V/μs | | | -SR(+2) | $A_V = +2, V_{OUT} = 5V_{P-P}$ | 1, 2 | +25°C | 1100 | - | V/μs | | Rise and Fall Time | T <sub>R</sub> (-1) | $A_V = -1, V_{OUT} = 0.5V_{P-P}$ | 1, 2 | +25°C | - | 750 | ps | | | T <sub>F</sub> (-1) | $A_V = -1, V_{OUT} = 0.5V_{P-P}$ | 1, 2 | +25°C | - | 800 | ps | | | T <sub>R</sub> (+1) | $A_V = +1, V_{OUT} = 0.5V_{P-P}$ | 1, 2 | +25°C | - | 750 | ps | | Т | T <sub>F</sub> (+1) | $A_V = +1, V_{OUT} = 0.5V_{P-P}$ | 1, 2 | +25°C | - | 750 | ps | | | T <sub>R</sub> (+2) | $A_V = +2, V_{OUT} = 0.5V_{P-P}$ | 1, 2 | +25°C | - | 1000 | ps | | | T <sub>F</sub> (+2) | $A_V = +2, V_{OUT} = 0.5V_{P-P}$ | 1, 2 | +25°C | - | 1000 | ps | # Specifications HFA1112/883 # TABLE 3. ELECTRICAL PERFORMANCE CHARACTERISTICS (Continued) Device Characterized at $V_{SUPPLY}$ = $\pm 5V$ , $R_L$ = $100\Omega$ , Unless Otherwise Specified. | | | | | | LIMITS | | | |----------------------------|----------|---------------------------------------------------|-------|-------------|----------------------------|-----|-------| | PARAMETERS | SYMBOL | CONDITIONS | NOTES | TEMPERATURE | MIN | MAX | UNITS | | Overshoot | +OS(-1) | $A_V = -1, V_{OUT} = 0.5V_{P-P}$ | 1, 3 | +25°C | - | 30 | % | | | -OS(-1) | $A_V = -1, V_{OUT} = 0.5V_{P-P}$ | 1, 3 | +25°C | - | 25 | % | | | +OS(+1) | $A_V = +1, V_{OUT} = 0.5V_{P-P}$ | 1, 3 | +25°C | - | 65 | % | | | -OS(+1) | $A_V = +1, V_{OUT} = 0.5V_{P-P}$ | 1, 3 | +25°C | - | 60 | % | | | +OS(+2) | $A_V = +2, V_{OUT} = 0.5V_{P-P}$ | 1, 3 | +25°C | - | 20 | % | | | -OS(+2) | $A_V = +2, V_{OUT} = 0.5V_{P-P}$ | 1, 3 | +25°C | - | 20 | % | | Settling Time | TS(0.1) | $A_V = +2$ , to 0.1%<br>$V_{OUT} = 2V$ to 0V | 1 | +25°C | - | 20 | ns | | | TS(0.05) | $A_V = +2$ , to 0.05%<br>$V_{OUT} = 2V$ to 0V | 1 | +25°C | - | 33 | ns | | 2nd Harmonic<br>Distortion | HD2(30) | $A_V = +2$ , $f = 30MHz$<br>$V_{OUT} = 2V_{P-P}$ | 1 | +25°C | - | -45 | dBc | | | HD2(50) | $A_V = +2$ , $f = 50MHz$<br>$V_{OUT} = 2V_{P-P}$ | 1 | +25°C | -<br>-<br>-<br>-<br>-<br>- | -40 | dBc | | | HD2(100) | $A_V = +2$ , $f = 100MHz$<br>$V_{OUT} = 2V_{P-P}$ | 1 | +25°C | - | -35 | dBc | | 3rd Harmonic<br>Distortion | HD3(30) | $A_V = +2$ , $f = 30MHz$<br>$V_{OUT} = 2V_{P-P}$ | 1 | +25°C | - | -65 | dBc | | | HD3(50) | $A_V = +2$ , $f = 50MHz$<br>$V_{OUT} = 2V_{P-P}$ | 1 | +25°C | - | -55 | dBc | | | HD3(100) | $A_V = +2$ , $f = 100MHz$<br>$V_{OUT} = 2V_{P-P}$ | 1 | +25°C | - | -45 | dBc | #### NOTES: - 1. Parameters listed in Table 3 are controlled via design or process parameters and are not directly tested at final production. These parameters are lab characterized upon initial design release, or upon design changes. These parameters are guaranteed by characterization based upon data from multiple production runs which reflect lot-to-lot and within lot variation. - 2. Measured between 10% and 90% points. - 3. For 200ps input transition times. Overshoot decreases as input transition times increase, especially for $A_V = +1$ . Please refer to Performance curves. **TABLE 4. ELECTRICAL TEST REQUIREMENTS** | MIL-STD-883 TEST REQUIREMENTS | SUBGROUPS (SEE TABLE 1) | |---------------------------------------------|-------------------------| | Interim Electrical Parameters (Pre Burn-In) | 1 | | Final Electrical Test Parameters | 1 (Note 1), 2, 3 | | Group A Test Requirements | 1, 2, 3 | | Groups C and D Endpoints | 1 | ## NOTE: 1. PDA applies to Subgroup 1 only. # Die Characteristics #### **DIE DIMENSIONS:** $63 \times 44 \times 19 \text{ mils} \pm 1 \text{ mils}$ $1600 \mu m \ x \ 1130 \mu m \ x \ 483 \mu m \pm 25.4 \mu m$ #### **METALLIZATION:** Type: Metal 1: AlCu(2%)/TiW Thickness: Metal 1: 8kÅ ± 0.4kÅ Type: Metal 2: AlCu(2%) Thickness: Metal 2: $16k\mathring{A} \pm 0.8k\mathring{A}$ # **GLASSIVATION:** Type: Nitride Thickness: 4kÅ ± 0.5kÅ # WORST CASE CURRENT DENSITY: 2.0 x 10<sup>5</sup> A/cm<sup>2</sup> at 47.5mA **TRANSISTOR COUNT: 52** SUBSTRATE POTENTIAL (Powered Up): Floating (Recommend Connection to V-) # Metallization Mask Layout #### HFA1112/883 # **Test Circuit** (Applies to Table 1) - 3. Unless Otherwise Noted - 4. Chip Components Recommended - 5. For $A_V = +1$ , K1 = Position 1, K2 = Position 1 - 6. For $A_V = +2$ , K1 = Position 1, K2 = Position 2, $-V_{IN} = 0V$ - 7. For $A_V = -1$ , K1 = Position 1, K2 = Position 2, $+V_{IN} = 0V$ # **Test Waveforms** ### SIMPLIFIED TEST CIRCUIT FOR LARGE AND SMALL SIGNAL PULSE RESPONSE (Applies to Table 3) NOTE: - 1. $V_S = \pm 5V$ , $R_G = 0\Omega$ for $A_V = +2$ , $R_G = \infty$ for $A_V = +1$ - 2. $R_F$ = Internal, $R_S$ = $50\Omega$ - 3. $R_L = 100\Omega$ For Small and Large Signals # $A_{V} = -1 \text{ TEST CIRCUIT}$ $V_{IN}$ $R_{S}$ $50\Omega$ $V_{OUT}$ $V_{V}$ $V_{V}$ NOTE: - 1. $V_S = \pm 5V$ , $A_V = -1$ - 2. R<sub>F</sub> = Internal - 3. $R_S = 50\Omega$ , $R_L = 100\Omega$ For Small and Large Signals # **Burn-In Circuit** # HFA1112MJ/883 CERAMIC DIP #### NOTE: - 1. R1 = $100\Omega$ , $\pm 5\%$ (Per Socket) - 2. $C1 = C2 = 0.01 \mu F$ (Per Socket) or $0.1 \mu F$ (Per Row) Minimum - 3. D1 = D2 = 1N4002 or Equivalent (Per Board) - 4. D3 = D4 = 1N4002 or Equivalent (Per Socket) - 5. $V+ = +5.5V \pm 0.5V$ - 6. $V = -5.5V \pm 0.5V$ # **Packaging** #### NOTES: - Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. - The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied. - 3. Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness. - Corner leads (1, N, N/2, and N/2+1) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b1. - 5. This dimension allows for off-center lid, meniscus, and glass overrun - 6. Dimension Q shall be measured from the seating plane to the base plane. - 7. Measure dimension S1 at all four corners. - 8. N is the maximum number of terminal positions. - 9. Dimensioning and tolerancing per ANSI Y14.5M 1982. - 10. Controlling Dimension: Inch. - 11. Lead Finish: Type A. - 12. Materials: Compliant to MIL-M-38510. F8.3A MIL-STD-1835 GDIP1-T8 (D-4, CONFIGURATION A) 8 LEAD DUAL-IN-LINE FRIT-SEAL CERAMIC PACKAGE | | INC | HES | MILLIM | ETERS | | |--------|-------|-----------|--------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.200 | - | 5.08 | - | | b | 0.014 | 0.026 | 0.36 | 0.66 | 2 | | b1 | 0.014 | 0.023 | 0.36 | 0.58 | 3 | | b2 | 0.045 | 0.065 | 1.14 | 1.65 | - | | b3 | 0.023 | 0.045 | 0.58 | 1.14 | 4 | | С | 0.008 | 0.018 | 0.20 | 0.46 | 2 | | c1 | 0.008 | 0.015 | 0.20 | 0.38 | 3 | | D | - | 0.405 | - | 10.29 | 5 | | E | 0.220 | 0.310 | 5.59 | 7.87 | 5 | | е | 0.100 | BSC | 2.54 | BSC | - | | eA | 0.300 | BSC | 7.62 | BSC | - | | eA/2 | 0.150 | 0.150 BSC | | BSC | - | | L | 0.125 | 0.200 | 3.18 | 5.08 | - | | Q | 0.015 | 0.060 | 0.38 | 1.52 | 6 | | S1 | 0.005 | - | 0.13 | - | 7 | | S2 | 0.005 | - | 0.13 | - | - | | α | 90° | 105° | 90° | 105° | - | | aaa | - | 0.015 | - | 0.38 | - | | bbb | - | 0.030 | - | 0.76 | - | | ccc | - | 0.010 | - | 0.25 | - | | М | - | 0.0015 | - | 0.038 | 2 | | N | 8 | 3 | 8 | 3 | 8 | # **HFA1112** # **DESIGN INFORMATION** # Ultra High Speed Programmable Gain Buffer Amplifier February 2002 The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied. **Typical Performance Curves** $V_{SUPPLY} = \pm 5V$ , $R_L = 100\Omega$ , $T_A = +25^{\circ}C$ , Unless Otherwise Specified (Continued) #### FREQUENCY RESPONSE FOR VARIOUS LOAD RESISTORS #### FREQUENCY RESPONSE FOR VARIOUS LOAD RESISTORS #### FREQUENCY RESPONSE FOR VARIOUS OUTPUT VOLTAGES #### FREQUENCY RESPONSE FOR VARIOUS OUTPUT VOLTAGES 15 30 60 75 90 105 120 FREQUENCY (MHz) The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied. 23 TIME (ns) The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied. **Typical Performance Curves** $V_{SUPPLY} = \pm 5V$ , $R_L = 100\Omega$ , $T_A = +25$ °C, Unless Otherwise Specified (Continued) The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied. **Typical Performance Curves** $V_{SUPPLY} = \pm 5V$ , $R_L = 100\Omega$ , $T_A = +25^{\circ}C$ , Unless Otherwise Specified (Continued) INPUT RISE TIME (ps) INPUT VOLTAGE (V) The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied. **Typical Performance Curves** $V_{SUPPLY} = \pm 5V$ , $R_L = 100\Omega$ , $T_A = +25$ °C, Unless Otherwise Specified (Continued) The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied. # Application Information #### **Closed Loop Gain Selection** The HFA1112 features a novel design which allows the user to select from three closed loop gains, without any external components. The result is a more flexible product, fewer part types in inventory, and more efficient use of board space. This "buffer" operates in closed loop gains of -1, +1, or +2, and gain selection is accomplished via connections to the ±inputs. Applying the input signal to +IN and floating -IN selects a gain of +1, while grounding -IN selects a gain of +2. A gain of -1 is obtained by applying the input signal to -IN with +IN grounded. The table below summarizes these connections: | GAIN | CONNECTIONS | | | | |--------------------|----------------|----------------|--|--| | (A <sub>CL</sub> ) | +INPUT (PIN 3) | -INPUT (PIN 2) | | | | -1 | GND | Input | | | | +1 | Input | NC (Floating) | | | | +2 | Input | GND | | | # PC Board Layout The frequency response of this amplifier depends greatly on the amount of care taken in designing the PC board. The use of low inductance components such as chip resistors and chip capacitors is strongly recommended, while a solid ground plane is a must! Attention should be given to decoupling the power supplies. A large value ( $10\mu F$ ) tantalum in parallel with a small value ( $0.1\mu F$ ) chip capacitor works well in most cases. Terminated microstrip signal lines are recommended at the input and output of the device. Capacitance directly on the output must be minimized, or isolated as discussed in the next section. For unity gain applications, care must also be taken to minimize the capacitance to ground seen by the amplifier's inverting input. At higher frequencies this capacitance will tend to short the -INPUT to GND, resulting in a closed loop gain which increases with frequency. This will cause excessive high frequency peaking and potentially other problems as well. An example of a good high frequency layout is the Evaluation Board shown in Figure 2. # **Driving Capacitive Loads** Capacitive loads, such as an A/D input, or an improperly terminated transmission line will degrade the amplifier's phase margin resulting in frequency response peaking and possible oscillations. In most cases, the oscillation can be avoided by placing a resistor ( $R_{\rm S}$ ) in series with the output prior to the capacitance. Figure 1 details starting points for the selection of this resistor. The points on the curve indicate the $R_{S}$ and $C_{L}$ combinations for the optimum bandwidth, stability, and settling time, but experimental fine tuning is recommended. Picking a point above or to the right of the curve yields an overdamped response, while points below or left of the curve indicate areas of underdamped performance. $R_S$ and $C_L$ form a low pass network at the output, thus limiting system bandwidth well below the amplifier bandwidth of 850MHz. By decreasing $R_S$ as $C_L$ increases (as illustrated in the curves), the maximum bandwidth is obtained without sacrificing stability. Even so, bandwidth does decrease as you move to the right along the curve. For example, at $A_V=+1,\,R_S=50\Omega,\,C_L=30\text{pF},$ the overall bandwidth is limited to 300MHz, and bandwidth drops to 100MHz at $A_V=+1,\,R_S=5\Omega,\,C_L=340\text{pF}.$ FIGURE 1. RECOMMENDED SERIES OUTPUT RESISTOR vs LOAD CAPACITANCE # **Evaluation Board** The performance of the HFA1112 may be evaluated using the HFA11XX Evaluation Board, slightly modified as follows: - 1. Remove the $500\Omega$ feedback resistor (R2), and leave the connection open. - 2. a. For $A_V$ = +1 evaluation, remove the $500\Omega$ gain setting resistor (R1), and leave pin 2 floating. - b. For $A_V$ = +2, replace the $500\Omega$ gain setting resistor with a $0\Omega$ resistor to GND. The layout and modified schematic of the board are shown in Figure 2. To order evaluation boards, please contact your local sales office. FIGURE 2. EVALUATION BOARD SCHEMATIC AND LAYOUT All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site http://www.intersil.com The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied. # TYPICAL PERFORMANCE CHARACTERISTICS Device Characterized at: $V_{SUPPLY} = \pm 5V$ , $A_V = +1V/V$ , $R_L = 100\Omega$ , Unless Otherwise Specified | PARAMETERS | CONDITIONS | TEMPERATURE | TYPICAL | UNITS | |----------------------------------|------------------------------------------------------------------|-----------------|---------|---------| | Output Offset Voltage | V <sub>CM</sub> = 0V | +25°C | 8 | mV | | Average Offset Voltage Drift | Versus Temperature | Full | 10 | μV/°C | | +Input Current | V <sub>CM</sub> = 0V | +25°C | 25 | μΑ | | +Input Resistance | $\Delta V_{CM} = 2V$ | +25°C | 50 | kΩ | | +Input Noise Voltage | f = 100kHz | +25°C | 9 | nV/√Hz | | +Input Noise Current | f = 100kHz | +25°C | 37 | pA/√Hz | | Input Common Mode Range | | Full | ±2.8 | V | | Gain | A <sub>V</sub> = +1, V <sub>IN</sub> = 2V | +25°C | 0.99 | V/V | | Gain | A <sub>V</sub> = +2, V <sub>IN</sub> = 1V | +25°C | 1.98 | V/V | | DC Non-Linearity | $A_V = +2, \pm 2V$ Full Scale | +25°C | 0.02 | % | | Output Current | $A_V = -1, R_L = 50\Omega$ | +25°C to +125°C | ±60 | mA | | | $A_V = -1, R_L = 50\Omega$ | -55°C to 0°C | ±50 | mA | | DC Closed Loop Output Resistance | A <sub>V</sub> = +2 | +25°C | 0.3 | Ω | | Quiescent Supply Current | R <sub>L</sub> = Open | Full | 24 | mA | | -3dB Bandwidth | $A_V = -1$ , $V_{OUT} = 200 \text{mV}_{P-P}$ | +25°C | 800 | MHz | | | $A_V = +1, V_{OUT} = 200 \text{mV}_{P-P}$ | +25°C | 850 | MHz | | | $A_V = +2$ , $V_{OUT} = 200 \text{mV}_{P-P}$ | +25°C | 550 | MHz | | Slew Rate | $A_V = -1$ , $V_{OUT} = 5V_{P-P}$ | +25°C | 2400 | V/μs | | | $A_V = +1, V_{OUT} = 5V_{P-P}$ | +25°C | 1500 | V/μs | | | $A_V = +2, V_{OUT} = 5V_{P-P}$ | +25°C | 1900 | V/μs | | Full Power Bandwidth | $A_{V} = -1$ , $V_{OUT} = 5V_{P-P}$ | +25°C | 300 | MHz | | | $A_V = +1, V_{OUT} = 5V_{P-P}$ | +25°C | 150 | MHz | | | $A_V = +2, V_{OUT} = 5V_{P-P}$ | +25°C | 220 | MHz | | Gain Flatness | To 30MHz, A <sub>V</sub> = -1 | +25°C | ±0.02 | dB | | | To 30MHz, A <sub>V</sub> = +1 | +25°C | ±0.10 | dB | | | To 30MHz, $A_V = +2$ | +25°C | ±0.015 | dB | | Gain Flatness | To 50MHz, A <sub>V</sub> = -1 | +25°C | ±0.05 | dB | | | To 50MHz, A <sub>V</sub> = +1 | +25°C | ±0.20 | dB | | | To 50MHz, A <sub>V</sub> = +2 | +25°C | ±0.036 | dB | | Gain Flatness | To 100MHz, A <sub>V</sub> = -1 | +25°C | ±0.10 | dB | | | To 100MHz, A <sub>V</sub> = +2 | +25°C | ±0.07 | dB | | Linear Phase Deviation | To 100MHz, A <sub>V</sub> = -1 | +25°C | ±0.13 | Degrees | | | To 100MHz, A <sub>V</sub> = +1 | +25°C | ±0.83 | Degrees | | | To 100MHz, A <sub>V</sub> = +2 | +25°C | ±0.05 | Degrees | | 2nd Harmonic Distortion | 30MHz, A <sub>V</sub> = -1, V <sub>OUT</sub> = 2V <sub>P-P</sub> | +25°C | -52 | dBc | | | $30MHz, A_V = +1, V_{OUT} = 2V_{P-P}$ | +25°C | -57 | dBc | | | 30MHz, $A_V = +2$ , $V_{OUT} = 2V_{P-P}$ | +25°C | -52 | dBc | The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied. # TYPICAL PERFORMANCE CHARACTERISTICS Device Characterized at: $V_{SUPPLY} = \pm 5V$ , $A_V = +1V/V$ , $R_L = 100\Omega$ , Unless Otherwise Specified | PARAMETERS | CONDITIONS | TEMPERATURE | TYPICAL | UNITS | |--------------------------------------|-------------------------------------------------------------------|-------------|---------|---------| | 3rd Harmonic Distortion | 30MHz, $A_V = -1$ , $V_{OUT} = 2V_{P-P}$ | +25°C | -71 | dBc | | | 30MHz, $A_V = +1$ , $V_{OUT} = 2V_{P-P}$ | +25°C | -73 | dBc | | | $30MHz$ , $A_V = +2$ , $V_{OUT} = 2V_{P-P}$ | +25°C | -72 | dBc | | 2nd Harmonic Distortion | 50MHz, $A_V = -1$ , $V_{OUT} = 2V_{P-P}$ | +25°C | -47 | dBc | | | 50MHz, $A_V = +1$ , $V_{OUT} = 2V_{P-P}$ | +25°C | -53 | dBc | | | 50MHz, $A_V = +2$ , $V_{OUT} = 2V_{P-P}$ | +25°C | -47 | dBc | | 3rd Harmonic Distortion | 50MHz, $A_V = -1$ , $V_{OUT} = 2V_{P-P}$ | +25°C | -63 | dBc | | | 50MHz, $A_V = +1$ , $V_{OUT} = 2V_{P-P}$ | +25°C | -68 | dBc | | | 50MHz, $A_V = +2$ , $V_{OUT} = 2V_{P-P}$ | +25°C | -65 | dBc | | 2nd Harmonic Distortion | 100MHz, $A_V = -1$ , $V_{OUT} = 2V_{P-P}$ | +25°C | -41 | dBc | | | 100MHz, $A_V = +1$ , $V_{OUT} = 2V_{P-P}$ | +25°C | -50 | dBc | | | 100MHz, $A_V = +2$ , $V_{OUT} = 2V_{P-P}$ | +25°C | -42 | dBc | | 3rd Harmonic Distortion | 100MHz, A <sub>V</sub> = -1, V <sub>OUT</sub> = 2V <sub>P-P</sub> | +25°C | -55 | dBc | | | 100MHz, $A_V = +1$ , $V_{OUT} = 2V_{P-P}$ | +25°C | -49 | dBc | | | 100MHz, $A_V = +2$ , $V_{OUT} = 2V_{P-P}$ | +25°C | -62 | dBc | | 3rd Order Intercept | 100MHz, A <sub>V</sub> = +2 | +25°C | 28 | dBm | | | 300MHz, $A_V = +2$ | +25°C | 13 | dBm | | 1dB Compression | 100MHz, A <sub>V</sub> = +2 | +25°C | 19 | dBm | | | 300MHz, A <sub>V</sub> = +2 | +25°C | 12 | dBm | | Reverse Isolation (S <sub>12</sub> ) | 40MHz | +25°C | -70 | dB | | | 100MHz | +25°C | -60 | dB | | | 600MHz | +25°C | -32 | dB | | Rise & Fall Time | $A_V = -1, V_{OUT} = 0.5V_{P-P}$ | +25°C | 500 | ps | | | $A_V = +1, V_{OUT} = 0.5V_{P-P}$ | +25°C | 480 | ps | | | $A_V = +2$ , $V_{OUT} = 0.5V_{P-P}$ | +25°C | 700 | ps | | Overshoot | $A_V = -1, V_{OUT} = 0.5V_{P-P}$ | +25°C | 12 | % | | | $A_V = +1, V_{OUT} = 0.5V_{P-P}$ | +25°C | 45 | % | | | $A_V = +2$ , $V_{OUT} = 0.5V_{P-P}$ | +25°C | 6 | % | | Settling Time | $A_V = +2$ , to 0.1%, $V_{OUT} = 2V$ to $0V$ | +25°C | 13 | ns | | | $A_V = +2$ , to 0.05%, $V_{OUT} = 2V$ to 0V | +25°C | 20 | ns | | | $A_V = +2$ , to 0.02%, $V_{OUT} = 2V$ to 0V | +25°C | 36 | ns | | Overdrive Recovery Time | $A_V = +2, V_{IN} = 5V_{P-P}$ | +25°C | 8.5 | ns | | Differential Gain | $A_V = +2$ , $R_L = 150\Omega$ , NTSC | +25°C | 0.02 | % | | Differential Phase | $A_V = +2$ , $R_L = 150\Omega$ , NTSC | +25°C | 0.04 | Degrees |