# HFA1130/883 # Output Clamping, 850MHz Current Feedback Amplifier July 1994 ## Features - This Circuit is Processed in Accordance to MIL-STD-883 and is Fully Conformant Under the Provisions of Paragraph 1.2.1. - User Programmable Output Voltage Clamps | • | Low Distortion ( | HD3, | 30MHz) | 84dBc (Typ) | |---|------------------|------|--------|-------------| |---|------------------|------|--------|-------------| - Wide -3dB Bandwidth . . . . . . . . . . . 850MHz (Typ) - Very High Slew Rate . . . . . . . . . . . . 2300V/μs (Typ) - Excellent Gain Flatness (to 50MHz) . . . . 0.05dB (Typ) - High Output Current ...... 65mA (Typ) # Applications - Residue Amplifier - · Video Switching and Routing - **Pulse and Video Amplifiers** - Wideband Amplifiers - RF/IF Signal Processing - Flash A/D Driver - · Medical Imaging Systems ## Description The HFA1130/883 is a high speed, wideband current feedback amplifier featuring programmable output clamps. Built with Intersil' proprietary complementary bipolar UHF-1 process, it is the fastest monolithic amplifier available from any semiconductor manufacturer. This amplifier is the ideal choice for high frequency applications requiring output limiting, especially those needing ultra fast overdrive recovery times. The output clamp function allows the designer to set the maximum positive and negative output levels, thereby protecting later stages from damage or input saturation. The sub-nanosecond overdrive recovery time quickly returns the amplifier to linear operation following an overdrive condition. The HFA1130/883's wide bandwidth, fast settling characteristic, and low output impedance, coupled with the output clamping ability, make this amplifier ideal for driving fast A/D converters. Component and composite video systems will also benefit from this amplifier's performance, as indicated by the excellent gain flatness, and 0.03%/0.05 Degree Differential Gain/ Phase specifications ( $R_1 = 75\Omega$ ). # Ordering Information | PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE | |---------------|----------------------|---------------------| | HFA1130MJ/883 | -55°C to +125°C | 8 Lead CerDIP | | HFA1130ML/883 | -55°C to +125°C | 20 Lead Ceramic LCC | ## **Pinouts** # Specifications HFA1130/883 #### **Thermal Information Absolute Maximum Ratings** Voltage Between V+ and V-.....12V Thermal Resistance 115°C/W 30°C/W Differential Input Voltage . . . . . . . . . . . . . . . . 5V Voltage at Either Input Terminal.....V+ to V-23°C/W Maximum Package Power Dissipation at +75°C Voltage at $V_H$ or $V_L$ Terminal . . . . . . . . . . (V+) + 2V to (V-) - 2V Junction Temperature.....+175°C ESD Rating.....< 2000V Package Power Dissipation Derating Factor above +75°C Storage Temperature Range . . . . . . . . . . . . $-65^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ +150 $^{\circ}$ C CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. # **Operating Conditions** Lead Temperature (Soldering 10s). . . . . . . . . . +300°C ### **TABLE 1. DC ELECTRICAL PERFORMANCE CHARACTERISTICS** Device Tested at: $V_{SUPPLY} = \pm 5V$ , $A_V = +1$ , $R_F = 510\Omega$ , $R_{SOURCE} = 0\Omega$ , $R_L = 100\Omega$ , $V_{OUT} = 0V$ , Unless Otherwise Specified. | | | | GROUP A | | LIN | IMITS | | |-----------------------|---------------------|----------------------------------------------|-----------|---------------|-----|-------|---------------| | PARAMETERS | SYMBOL | CONDITIONS | SUBGROUPS | TEMPERATURE | MIN | MAX | UNITS | | Input Offset Voltage | $V_{IO}$ | $V_{CM} = 0V$ | 1 | +25°C | -6 | 6 | mV | | | | | 2, 3 | +125°C, -55°C | -10 | 10 | mV | | Common Mode | CMRR | $\Delta V_{CM} = \pm 2V$ | 1 | +25°C | 40 | - | dB | | Rejection Ratio | | V+ = 3V, V- = -7V<br>V+ = 7V, V- = -3V | 2, 3 | +125°C, -55°C | 38 | - | dB | | Power Supply | PSRRP | $\Delta V_{SUP} = \pm 1.25V$ | 1 | +25°C | 45 | - | dB | | Rejection Ratio | | V+ = 6.25V, V- = -5V<br>V+ = 3.75V, V- = -5V | 2, 3 | +125°C, -55°C | 42 | - | dB | | | PSRRN | $\Delta V_{SUP} = \pm 1.25V$ | 1 | +25°C | 45 | - | dB | | | | V+ = 5V, V- = -6.25V<br>V+ = 5V, V- = -3.75V | 2, 3 | +125°C, -55°C | 42 | - | dB | | Non-Inverting Input | I <sub>BSP</sub> | $V_{CM} = 0V$ | 1 | +25°C | -40 | 40 | μΑ | | (+IN) Current | | | 2, 3 | +125°C, -55°C | -65 | 65 | μΑ | | +IN Current Common | CMS <sub>IBP</sub> | $\Delta V_{CM} = \pm 2V$ | 1 | +25°C | - | 40 | μ <b>Α/V</b> | | Mode Sensitivity | | V+ = 3V, V- = -7V<br>V+ = 7V, V- = -3V | 2, 3 | +125°C, -55°C | - | 50 | μ <b>A</b> /V | | +IN Resistance | +R <sub>IN</sub> | Note 1 | 1 | +25°C | 25 | - | kΩ | | | | | 2, 3 | +125°C, -55°C | 20 | - | kΩ | | Inverting Input (-IN) | I <sub>BSN</sub> | V <sub>CM</sub> = 0V | 1 | +25°C | -50 | 50 | μΑ | | Current | | | 2, 3 | +125°C, -55°C | -75 | 75 | μΑ | | -IN Current Common | CMS <sub>IBN</sub> | $\Delta V_{CM} = \pm 2V$ | 1 | +25°C | - | 7 | μ <b>Α</b> /V | | Mode Sensitivity | | V+ = 3V, V- = -7V<br>V+ = 7V, V- = -3V | 2, 3 | +125°C, -55°C | - | 10 | μ <b>A</b> /V | | -IN Current Power | PPSS <sub>IBN</sub> | $\Delta V_{SUP} = \pm 1.25V$ | 1 | +25°C | - | 15 | μ <b>Α</b> /V | | Supply Sensitivity | | V+ = 6.25V, V- = -5V<br>V+ = 3.75V, V- = -5V | 2, 3 | +125°C, -55°C | - | 27 | μ <b>A</b> /V | | | NPSS <sub>IBN</sub> | $\Delta V_{SUP} = \pm 1.25V$ | 1 | +25°C | - | 15 | μ <b>Α/V</b> | | | | V+ = 5V, V- = -6.25V<br>V+ = 5V, V- = -3.75V | 2, 3 | +125°C, -55°C | - | 27 | μ <b>A</b> /V | | Output Voltage Swing | V <sub>OP100</sub> | $A_V = -1$ $V_{IN} = 3.5V$ | 1 | +25°C | 3 | - | V | | | | $R_L = 100\Omega$ $V_{IN} = -3V$ | 2, 3 | +125°C, -55°C | 2.5 | - | V | | | V <sub>ON100</sub> | $A_V = -1$ $V_{IN} = +3.5V$ | 1 | +25°C | - | -3 | V | | | | $R_L = 100\Omega$ $V_{IN} = +3V$ | 2, 3 | +125°C, -55°C | - | -2.5 | V | # Specifications HFA1130/883 ## TABLE 1. DC ELECTRICAL PERFORMANCE CHARACTERISTICS (Continued) Device Tested at: $V_{SUPPLY} = \pm 5V$ , $A_V = +1$ , $R_F = 510\Omega$ , $R_{SOURCE} = 0\Omega$ , $R_L = 100\Omega$ , $V_{OUT} = 0V$ , Unless Otherwise Specified. | | | | GROUP A | | LIN | IITS | | |----------------------|---------------------|---------------------------------|-----------|---------------|------|------|-------| | PARAMETERS | SYMBOL | CONDITIONS | SUBGROUPS | TEMPERATURE | MIN | MAX | UNITS | | Output Voltage Swing | $V_{OP50}$ | $A_V = -1$ $V_{IN} = -3V$ | 1, 2 | +25°C, +125°C | 2.5 | - | V | | Caipai railage Cimig | | $R_L = 50\Omega$ $V_{IN} = -2V$ | 3 | -55°C | 1.5 | - | V | | | V <sub>ON50</sub> | $A_V = -1$ $V_{IN} = +3V$ | 1, 2 | +25°C, +125°C | - | -2.5 | V | | | | $R_L = 50\Omega$ $V_{IN} = +2V$ | 3 | -55°C | - | -1.5 | V | | Output Current | +l <sub>OUT</sub> | Note 2 | 1, 2 | +25°C, +125°C | 50 | - | mA | | | | | 3 | -55°C | 30 | - | mA | | | -l <sub>out</sub> | Note 2 | 1, 2 | +25°C, +125°C | - | -50 | mA | | | | 3 -55°C - | -30 | mA | | | | | Quiescent Power | I <sub>cc</sub> | $R_L = 100\Omega$ | 1 | +25°C | 14 | 26 | mA | | Supply Current | | | 2, 3 | +125°C, -55°C | - | 33 | mA | | | I <sub>EE</sub> | $R_L = 100\Omega$ | 1 | +25°C | -26 | -14 | mA | | | | | 2, 3 | +125°C, -55°C | -33 | - | mA | | Clamp Accuracy | V <sub>H</sub> CLMP | $A_V = -1, V_{IN} = -2V$ | 1 | +25°C | -125 | 125 | mV | | | | V <sub>H</sub> = 1V | 2, 3 | +125°C, -55°C | -200 | 200 | mV | | | V <sub>L</sub> CLMP | $A_V = -1, V_{IN} = +2V$ | 1 | +25°C | -125 | 125 | mV | | | | V <sub>L</sub> = -1V | 2, 3 | +125°C, -55°C | -200 | 200 | mV | | Clamp Input Current | V <sub>H</sub> BIAS | V <sub>H</sub> = 1V | 1 | +25°C | - | 200 | μΑ | | | | | 2, 3 | +125°C, -55°C | - | 300 | μΑ | | | V <sub>L</sub> BIAS | V <sub>L</sub> = -1V | 1 | +25°C | -200 | - | μΑ | | | | | 2, 3 | +125°C, -55°C | -300 | - | μΑ | ### NOTES: - 1. Guaranteed from +IN Common Mode Rejection Test, by: $+R_{IN} = 1/CMS_{IBP}$ . - 2. Guaranteed from $\rm V_{OUT}$ Test with $\rm R_L$ = $50\Omega,$ by: $\rm I_{OUT}$ = $\rm V_{OUT}/50\Omega.$ ## TABLE 2. AC ELECTRICAL PERFORMANCE CHARACTERISTICS Table 2 Intentionally Left Blank. ### **TABLE 3. ELECTRICAL PERFORMANCE CHARACTERISTICS** Device Characterized at: $V_{SUPPLY} = \pm 5V$ , $A_V = +2$ , $R_F = 360\Omega$ , $R_L = 100\Omega$ , Unless Otherwise Specified. | | | | | | LIMITS | | | |----------------|--------|---------------------------------------------------------------------------|-------|-------------|--------|-------|-------| | PARAMETERS | SYMBOL | CONDITIONS | NOTES | TEMPERATURE | MIN | MAX | UNITS | | -3dB Bandwidth | BW(-1) | $A_V = -1, R_F = 430\Omega$<br>$V_{OUT} = 200 \text{mV}_{P-P}$ | 1 | +25°C | 300 | - | MHz | | | BW(+1) | $A_V = +1, R_F = 510\Omega$<br>$V_{OUT} = 200 \text{mV}_{P-P}$ | 1 | +25°C | 550 | - | MHz | | | BW(+2) | $A_V = +2, V_{OUT} = 200 \text{mV}_{P-P}$ | 1 | +25°C | 350 | - | MHz | | Gain Flatness | GF30 | $A_V = +2, R_F = 510\Omega, f \le$<br>30MHz<br>$V_{OUT} = 200mV_{P-P}$ | 1 | +25°C | - | ±0.04 | dB | | | GF50 | $A_V = +2, R_F = 510\Omega, f \le 50MHz$<br>$V_{OUT} = 200mV_{P-P}$ | 1 | +25°C | - | ±0.10 | dB | | | GF100 | $A_V = +2$ , $R_F = 510\Omega$ , $f \le 100MHz$ , $V_{OUT} = 200mV_{P-P}$ | 1 | +25°C | Ī | ±0.30 | dB | # Specifications HFA1130/883 ## TABLE 3. ELECTRICAL PERFORMANCE CHARACTERISTICS (Continued) Device Characterized at: $V_{SUPPLY} = \pm 5V$ , $A_V = +2$ , $R_F = 360\Omega$ , $R_L = 100\Omega$ , Unless Otherwise Specified. | | | | | | LIN | IITS | | |----------------------------|----------------|------------------------------------------------------------------|-----------|-------------|------|------|-------| | PARAMETERS | SYMBOL | CONDITIONS | NOTES | TEMPERATURE | MIN | MAX | UNITS | | Slew Rate | +SR(+1) | $A_V = +1, R_F = 510\Omega$<br>$V_{OUT} = 5V_{P-P}$ | 1, 2 | +25°C | 1200 | - | V/µs | | | -SR(+1) | $A_V = +1, R_F = 510\Omega$<br>$V_{OUT} = 5V_{P-P}$ | 1, 2 | +25°C | 1100 | - | V/µs | | | +SR(+2) | $A_V = +2, V_{OUT} = 5V_{P-P}$ | 1, 2 | +25°C | 1650 | - | V/µs | | | -SR(+2) | $A_V = +2, V_{OUT} = 5V_{P-P}$ | 1, 2 | +25°C | 1500 | - | V/μs | | Rise and Fall Time | T <sub>R</sub> | $A_V = +2, V_{OUT} = 0.5V_{P-P}$ | 1, 2 | +25°C | - | 1 | ns | | | T <sub>F</sub> | $A_V = +2, V_{OUT} = 0.5V_{P-P}$ | 1, 2 | +25°C | - | 1 | ns | | Overshoot | +OS | $A_V = +2, V_{OUT} = 0.5V_{P-P}$ | 1, 3 | +25°C | - | 25 | % | | | -OS | $A_V = +2, V_{OUT} = 0.5V_{P-P}$ | 1, 3 | +25°C | | 20 | % | | Settling Time | TS(0.1) | $A_V = +2$ , $R_F = 510\Omega$<br>$V_{OUT} = 2V$ to 0V, to 0.1% | 1 | +25°C | - | 20 | ns | | | TS(0.05) | $A_V = +2$ , $R_F = 510\Omega$<br>$V_{OUT} = 2V$ to 0V, to 0.05% | 1 +25°C - | - | 33 | ns | | | 2nd Harmonic<br>Distortion | HD2(30) | $A_V = +2$ , $f = 30MHz$<br>$V_{OUT} = 2V_{P-P}$ | 1 | +25°C | - | -48 | dBc | | | HD2(50) | $A_V = +2$ , $f = 50MHz$<br>$V_{OUT} = 2V_{P-P}$ | 1 | +25°C | - | -45 | dBc | | | HD2(100) | $A_V = +2$ , $f = 100MHz$<br>$V_{OUT} = 2V_{P-P}$ | 1 | +25°C | - | -35 | dBc | | 3rd Harmonic Distortion | HD3(30) | $A_V = +2$ , $f = 30MHz$<br>$V_{OUT} = 2V_{P-P}$ | 1 | +25°C | - | -65 | dBc | | | HD3(50) | $A_V = +2$ , $f = 50MHz$<br>$V_{OUT} = 2V_{P-P}$ | 1 | +25°C | - | -60 | dBc | | | HD3(100) | $A_V = +2$ , $f = 100MHz$<br>$V_{OUT} = 2V_{P-P}$ | 1 | +25°C | - | -40 | dBc | ### NOTES: - 1. Parameters listed in Table 3 are controlled via design or process parameters and are not directly tested at final production. These parameters are lab characterized upon initial design release, or upon design changes. These parameters are guaranteed by characterization based upon data from multiple production runs which reflect lot-to-lot and within lot variation. - 2. Measured between 10% and 90% points. - 3. For 200ps input transition times. Overshoot decreases as input transition times increase, especially for A<sub>V</sub> = +1. Please refer to Performance Curves. TABLE 4. ELECTRICAL TEST REQUIREMENTS | MIL-STD-883 TEST REQUIREMENTS | SUBGROUPS (SEE TABLE 1) | |---------------------------------------------|-------------------------| | Interim Electrical Parameters (Pre Burn-In) | 1 | | Final Electrical Test Parameters | 1 (Note 1), 2, 3 | | Group A Test Requirements | 1, 2, 3 | | Groups C and D Endpoints | 1 | ### NOTE: 1. PDA applies to Subgroup 1 only. # Die Characteristics ### **DIE DIMENSIONS:** 63 x 44 x 19 mils $\pm$ 1 mils $1600 \text{ x } 1130 \text{ x } 483 \mu\text{m} \pm 25.4 \mu\text{m}$ ### **METALLIZATION:** Type: Metal 1: AlCu(2%)/TiW Thickness: Metal 1: $8k\mathring{A} \pm 0.4k\mathring{A}$ Type: Metal 2: AlCu(2%) Thickness: Metal 2: $16k\mathring{A} \pm 0.8k\mathring{A}$ # **GLASSIVATION:** Type: Nitride Thickness: 4kÅ ± 0.5kÅ ## **WORST CASE CURRENT DENSITY:** 2.0 x 10<sup>5</sup> A/cm<sup>2</sup> at 47.5mA **TRANSISTOR COUNT: 52** SUBSTRATE POTENTIAL (Powered Up): Floating (Recommend Connection to V-) # Metallization Mask Layout ## HFA1130/883 # Test Circuit (Applies to Table 1) # **Test Waveforms** ### SIMPLIFIED TEST CIRCUIT FOR LARGE AND SMALL SIGNAL PULSE RESPONSE (Applies to Table 3) NOTE: $V_S=\pm 5V,\ A_V=+1$ $R_S=50\Omega$ $R_I=100\Omega$ For Small and Large Signals # A<sub>V</sub> = +2 TEST CIRCUIT NOTE: $V_S = \pm 5V$ , $A_V = +2$ $R_S = 50\Omega$ $R_L = 100\Omega$ For Small and Large Signals ### LARGE SIGNAL WAVEFORM ### SMALL SIGNAL WAVEFORM # **Burn-In Circuits** ### HFA1130MJ/883 CERAMIC DIP #### NOTES: $R1 = R2 = 1k\Omega$ , $\pm 5\%$ (Per Socket) R3 = $10k\Omega$ , $\pm 5\%$ (Per Socket) $C1 = C2 = 0.01 \mu F$ (Per Socket) or $0.1 \mu F$ (Per Row) Minimum D1 = D2 = 1N4002 or Equivalent (Per Board) D3 = D4 = 1N4002 or Equivalent (Per Socket) $V+ = +5.5V \pm 0.5V$ V- = -5.5 $V \pm 0.5V$ ### HFA1130ML/883 CERAMIC LCC # NOTES: R1 = R2 = $1k\Omega,\,\pm5\%$ (Per Socket) R3 = $10k\Omega$ , $\pm 5\%$ (Per Socket) $C1 = C2 = 0.01 \mu F$ (Per Socket) or $0.1 \mu F$ (Per Row) Minimum D1 = D2 = 1N4002 or Equivalent (Per Board) D3 = D4 = 1N4002 or Equivalent (Per Socket) $V+=+5.5V\pm0.5V$ $V\text{-}=\text{-}5.5V\pm0.5V$ # Packaging ### NOTES: - Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. - The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied. - 3. Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness. - Corner leads (1, N, N/2, and N/2+1) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b1. - 5. This dimension allows for off-center lid, meniscus, and glass overrun - 6. Dimension Q shall be measured from the seating plane to the base plane. - 7. Measure dimension S1 at all four corners. - 8. N is the maximum number of terminal positions. - 9. Dimensioning and tolerancing per ANSI Y14.5M 1982. - 10. Controlling Dimension: Inch - 11. Lead Finish: Type A. - 12. Materials: Compliant to MIL-I-38535. F8.3A MIL-STD-1835 GDIP1-T8 (D-4, CONFIGURATION A) 8 LEAD DUAL-IN-LINE FRIT-SEAL CERAMIC PACKAGE | | INC | HES | MILLIM | | | |--------|-------|--------|--------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.200 | - | 5.08 | - | | b | 0.014 | 0.026 | 0.36 | 0.66 | 2 | | b1 | 0.014 | 0.023 | 0.36 | 0.58 | 3 | | b2 | 0.045 | 0.065 | 1.14 | 1.65 | - | | b3 | 0.023 | 0.045 | 0.58 | 1.14 | 4 | | С | 0.008 | 0.018 | 0.20 | 0.46 | 2 | | c1 | 0.008 | 0.015 | 0.20 | 0.38 | 3 | | D | - | 0.405 | - | 10.29 | 5 | | E | 0.220 | 0.310 | 5.59 | 7.87 | 5 | | е | 0.100 | BSC | 2.54 | - | | | eA | 0.300 | BSC | 7.62 | - | | | eA/2 | 0.150 | BSC | 3.81 | - | | | L | 0.125 | 0.200 | 3.18 | 5.08 | - | | Q | 0.015 | 0.060 | 0.38 | 1.52 | 6 | | S1 | 0.005 | - | 0.13 | - | 7 | | S2 | 0.005 | - | 0.13 | - | - | | α | 90° | 105° | 90° | 105° | - | | aaa | - | 0.015 | - | 0.38 | - | | bbb | - | 0.030 | - | 0.76 | - | | ccc | - | 0.010 | - | 0.25 | - | | М | - | 0.0015 | - | 0.038 | 2 | | N | 8 | 3 | 8 | 3 | 8 | # Packaging (Continued) J20.A MIL-STD-1835 CQCC1-N20 (C-2) 20 PAD METAL SEAL LEADLESS CERAMIC CHIP CARRIER | | INCHES MILLIMETERS | | | | | |--------|--------------------|-----------|------|------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.060 | 0.100 | 1.52 | 2.54 | 6, 7 | | A1 | 0.050 | 0.088 | 1.27 | 2.23 | 7 | | В | - | - | - | - | 4 | | B1 | 0.022 | 0.028 | 0.56 | 0.71 | 2, 4 | | B2 | 0.072 | REF | 1.83 | REF | - | | B3 | 0.006 | 0.022 | 0.15 | 0.56 | - | | D | 0.342 | 0.358 | 8.69 | 9.09 | - | | D1 | 0.200 | BSC | 5.08 | BSC | - | | D2 | 0.100 | BSC | 2.54 | BSC | - | | D3 | - | 0.358 | - | 9.09 | 2 | | E | 0.342 | 0.358 | 8.69 | 9.09 | - | | E1 | 0.200 | BSC | 5.08 | - | | | E2 | 0.100 | BSC | 2.54 | - | | | E3 | - | 0.358 | - | 9.09 | 2 | | е | | 0.050 BSC | | BSC | - | | e1 | 0.015 | - | 0.38 | - | 2 | | h | 0.040 | 0.040 REF | | REF | 5 | | j | 0.020 | REF | 0.51 | REF | 5 | | L | 0.045 | 0.055 | 1.14 | 1.40 | - | | L1 | 0.045 | 0.055 | 1.14 | 1.40 | - | | L2 | 0.075 | 0.095 | 1.90 | 2.41 | - | | L3 | 0.003 | 0.015 | 0.08 | 0.38 | - | | ND | 5 | | 5 | | 3 | | NE | 5 | 5 | 5 | | 3 | | N | 2 | 0 | 2 | 0 | 3 | ### NOTES: - Metallized castellations shall be connected to plane 1 terminals and extend toward plane 2 across at least two layers of ceramic or completely across all of the ceramic layers to make electrical connection with the optional plane 2 terminals. - Unless otherwise specified, a minimum clearance of 0.015 inch (0.381mm) shall be maintained between all metallized features (e.g., lid, castellations, terminals, thermal pads, etc.) - Symbol "N" is the maximum number of terminals. Symbols "ND" and "NE" are the number of terminals along the sides of length "D" and "E", respectively. - 4. The required plane 1 terminals and optional plane 2 terminals shall be ellectrically connected. - 5. The corner shape (square, notch, radius, etc.) may vary at the manufacturer's option, from that shown on the drawing. - Chip carriers shall be constructed of a minimum of two ceramic layers. - 7. Maximum limits allows for 0.007 inch solder thickness on pads. - 8. Lead Finish: Type A. - 9. Materials: Compliant to MIL-I-38535. # HFA1130 # **DESIGN INFORMATION** # Output Clamping, Ultra High Speed Current Feedback Amplifier February 2002 The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied. **Typical Performance Curves** $V_{SUPPLY} = \pm 5V$ , $R_F = 510\Omega$ , $T_A = +25^{\circ}C$ , $R_L = 100\Omega$ , Unless Otherwise Specified. The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied. **Typical Performance Curves** $V_{SUPPLY} = \pm 5V$ , $R_F = 510\Omega$ , $T_A = +25^{\circ}C$ , $R_L = 100\Omega$ , Unless Otherwise Specified. (Continued) # FREQUENCY RESPONSE FOR VARIOUS LOAD RESISTORS # FREQUENCY RESPONSE FOR VARIOUS LOAD RESISTORS ### FREQUENCY RESPONSE FOR VARIOUS OUTPUT VOLTAGES ### FREQUENCY RESPONSE FOR VARIOUS OUTPUT VOLTAGES The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied. **Typical Performance Curves** V<sub>SUPPLY</sub> = ±5V, R<sub>F</sub> = 510Ω, T<sub>A</sub> = +25°C, R<sub>L</sub> = 100Ω, Unless Otherwise Specified. (Continued) ### FREQUENCY RESPONSE FOR VARIOUS OUTPUT VOLTAGES ### -3dB BANDWIDTH vs TEMPERATURE # **GAIN FLATNESS** ### **DEVIATION FROM LINEAR PHASE** ### SETTLING RESPONSE ### 3rd ORDER INTERMODULATION INTERCEPT The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied. **Typical Performance Curves** $V_{SUPPLY} = \pm 5V$ , $R_F = 510\Omega$ , $T_A = +25^{\circ}C$ , $R_L = 100\Omega$ , Unless Otherwise Specified. (Continued) The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied. **Typical Performance Curves** $V_{SUPPLY} = \pm 5V$ , $R_F = 510\Omega$ , $T_A = +25^{\circ}C$ , $R_L = 100\Omega$ , Unless Otherwise Specified. (Continued) # NON-LINEARITY NEAR CLAMP VOLTAGE The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied. # Application Information ## **Optimum Feedback Resistor** The enclosed plots of inverting and non-inverting frequency response illustrate the performance of the HFA1130 in various gains. Although the bandwidth dependency on closed loop gain isn't as severe as that of a voltage feedback amplifier, there can be an appreciable decrease in bandwidth at higher gains. This decrease may be minimized by taking advantage of the current feedback amplifier's unique relationship between bandwidth and R<sub>F</sub>. All current feedback amplifiers require a feedback resistor, even for unity gain applications, and R<sub>F</sub>, in conjunction with the internal compensation capacitor, sets the dominant pole of the frequency response. Thus, the amplifier's bandwidth is inversely proportional to R<sub>F</sub>. The HFA1130 design is optimized for a 510 $\Omega$ R<sub>F</sub> at a gain of +1. Decreasing R<sub>F</sub> in a unity gain application decreases stability, resulting in excessive peaking and overshoot. At higher gains the amplifier is more stable, so R<sub>F</sub> can be decreased in a tradeoff of stability for bandwidth. The table below lists recommended $R_{\text{F}}$ values for various gains, and the expected bandwidth. | GAIN<br>(A <sub>CL</sub> ) | <b>R</b> <sub>F</sub> (Ω) | BANDWIDTH<br>(MHz) | |----------------------------|---------------------------|--------------------| | -1 | 430 | 580 | | +1 | 510 | 850 | | +2 | 360 | 670 | | +5 | 150 | 520 | | +10 | 180 | 240 | | +19 | 270 | 125 | # PC Board Layout The frequency response of this amplifier depends greatly on the amount of care taken in designing the PC board. The use of low inductance components such as chip resistors and chip capacitors is strongly recommended, while a solid ground plane is a must! Attention should be given to decoupling the power supplies. A large value ( $10\mu F$ ) tantalum in parallel with a small value ( $0.1\mu F$ ) chip capacitor works well in most cases. Terminated microstrip signal lines are recommended at the input and output of the device. Capacitance directly on the output must be minimized, or isolated as discussed in the next section. Care must also be taken to minimize the capacitance to ground seen by the amplifier's inverting input (-IN). The larger this capacitance, the worse the gain peaking, resulting in pulse overshoot and possible instability. To this end, it is recommended that the ground plane be removed under traces connected to -IN, and connections to -IN should be kept as short as possible. An example of a good high frequency layout is the Evaluation Board shown in Figure 2. # **Driving Capacitive Loads** Capacitive loads, such as an A/D input, or an improperly terminated transmission line will degrade the amplifier's phase margin resulting in frequency response peaking and possible oscillations. In most cases, the oscillation can be avoided by placing a resistor ( $R_S$ ) in series with the output prior to the capacitance. Figure 1 details starting points for the selection of this resistor. The points on the curve indicate the $R_{\rm S}$ and $C_{\rm L}$ combinations for the optimum bandwidth, stability, and settling time, but experimental fine tuning is recommended. Picking a point above or to the right of the curve yields an overdamped response, while points below or left of the curve indicate areas of underdamped performance. $R_S$ and $C_L$ form a low pass network at the output, thus limiting system bandwidth well below the amplifier bandwidth of 850MHz. By decreasing $R_S$ as $C_L$ increases (as illustrated in the curves), the maximum bandwidth is obtained without sacrificing stability. Even so, bandwidth does decrease as you move to the right along the curve. For example, at $A_V\!=\!+1,~R_S=50\Omega,~C_L\!=\!30\text{pF},$ the overall bandwidth is limited to 300MHz, and bandwidth drops to 100MHz at $A_V=+1,~R_S=5\Omega,~C_L=340\text{pF}.$ FIGURE 1. RECOMMENDED SERIES OUTPUT RESISTOR vs LOAD CAPACITANCE ## **Evaluation Board** The performance of the HFA1130 may be evaluated using the HFA11XX Evaluation Board. The layout and schematic of the board are shown in Figure 2. To order evaluation boards, please contact your local sales office. The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied. FIGURE 2. EVALUATION BOARD SCHEMATIC AND LAYOUT # Clamp Operation ### General The HFA1130 features user programmable output clamps to limit output voltage excursions. Clamping action is obtained by applying voltages to the $V_H$ and $V_L$ terminals (DIP pins 8 and 5) of the amplifier. $V_H$ sets the upper output limit, while $V_L$ sets the lower clamp level. If the amplifier tries to drive the output above $V_H$ , or below $V_L$ , the clamp circuitry limits the output voltage at $V_H$ or $V_L$ ( $\pm$ the clamp accuracy), respectively. The low input bias currents of the clamp pins allow them to be driven by simple resistive divider circuits, or active elements such as amplifiers or DACs. FIGURE 3. HFA1130 SIMPLIFIED VH CLAMP CIRCUITRY ### **Clamp Circuitry** Figure 3 shows a simplified schematic of the HFA1130 input stage, and the high clamp ( $V_H$ ) circuitry. As with all current feedback amplifiers, there is a unity gain buffer (QX1 - QX2) between the positive and negative inputs. This buffer forces -IN to track +IN, and sets up a slewing current of: $$(V_{-IN} - V_{OUT})/R_F + V_{-IN}/R_G$$ where $R_G$ is the gain setting resistor from -IN to GND. This current is mirrored onto the high impedance node (Z) by QX3 - QX4, where it is converted to a voltage and fed to the output via another unity gain buffer. If no clamping is utilized, the high impedance node may swing within the limits defined by QP4 and QN4. Note that when the output reaches it's quiescent value, the current flowing through -IN is reduced to only that small current (- $I_{BIAS}$ ) required to keep the output at the final voltage. Tracing the path from $V_H$ to Z illustrates the effect of the clamp voltage on the high impedance node. $V_H$ decreases by $2V_{BF}$ (QN6 and QP6) to set up the base voltage on QP5. QP5 begins to conduct whenever the high impedance node reaches a voltage equal to QP5's base voltage + $2V_{BE}$ (QP5 and QN5). Thus, QP5 clamps node Z whenever Z reaches $V_{H}.\ R1$ provides a pull-up network to ensure functionality with the clamp inputs floating. A similar description applies to the symmetrical low clamp circuitry controlled by $V_{L}.$ The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied. When the output is clamped, the negative input continues to source a slewing current (I<sub>CLAMP</sub>) in an attempt to force the output to the quiescent voltage defined by the input. QP5 must sink this current while clamping, because the -IN current is always mirrored onto the high impedance node. The clamping current is calculated as: $$I_{CLAMP} = (V_{-IN} - V_{OUT CLAMPED}) / R_F + V_{-IN} / R_G.$$ As an example, a unity gain circuit with V $_{IN}$ = 2V, V $_{H}$ = 1V, and R $_{F}$ = 510 $\Omega$ would have I $_{CLAMP}$ = (2V - 1V) / 510 $\Omega$ + 2V / $\infty$ = 1.96mA. Note that Icc will increase by I $_{CLAMP}$ when the output is clamp limited. #### Clamp Accuracy The clamped output voltage will not be exactly equal to the voltage applied to $V_H$ or $V_L$ Offset errors, mostly due to $V_{BE}$ mismatches, necessitate a clamp accuracy parameter which is found in the device specifications. Clamp accuracy is a function of the clamping conditions. Referring again to Figure 3, it can be seen that one component of clamp accuracy is the V<sub>BE</sub> mismatch between the QX6 transistors, and the QX5 transistors. If the transistors always ran at the same current level there would be no V<sub>BE</sub> mismatch, and no contribution to the inaccuracy. The QX6 transistors are biased at a constant current, but as described earlier, the current through QX5 is equivalent to I<sub>CLAMP</sub>. V<sub>BF</sub> increases as I<sub>CLAMP</sub> increases, causing the clamped output voltage to increase as well. I<sub>CLAMP</sub> is a function of the overdrive level (A<sub>VCL</sub> x V<sub>IN</sub> - V<sub>OUT</sub> CLAMPED) and R<sub>F</sub>, so clamp accuracy degrades as the overdrive increases, and as R<sub>F</sub> decreases. As an example, the specified accuracy of ±60mV for a 2X overdrive with $R_E = 510\Omega$ degrades to $\pm 220$ mV for $R_E = 240\Omega$ at the same overdrive, or to $\pm\pm250$ mV for a 3X overdrive with R<sub>F</sub> = $510\Omega$ . Consideration must also be given to the fact that the clamp voltages have an effect on amplifier linearity. The "Nonlinearity Near Clamp Voltage" curve in the data sheet illustrates the impact of several clamp levels on linearity. ### Clamp Range Unlike some competitor devices, both $V_H$ and $V_L$ have usable ranges that cross 0V. While $V_H$ must be more positive than $V_L$ , both may be positive or negative, within the range restrictions indicated in the specifications. For example, the HFA1130 could be limited to ECL output levels by setting $V_H$ = -0.8V and $V_L$ = -1.8V. $V_H$ and $V_L$ may be connected to the same voltage (GND for instance) but the result won't be in a DC output voltage from an AC input signal. A 150mV - 200mV AC signal will still be present at the output. ### **Recovery from Overdrive** The output voltage remains at the clamp level as long as the overdrive condition remains. When the input voltage drops below the overdrive level ( $V_{CLAMP}$ / $A_{VCL}$ ) the amplifier will return to linear operation. A time delay, known as the Overdrive Recovery Time, is required for this resumption of linear operation. The plots of "Unclamped Performance" and "Clamped Performance" highlight the HFA1130's subnanosecond recovery time. The difference between the unclamped and clamped propagation delays is the overdrive recovery time. The appropriate propagation delays are 4.0ns for the unclamped pulse, and 4.8ns for the clamped (2X overdrive) pulse yielding an overdrive recovery time of 800ps. The measurement uses the 90% point of the output transition to ensure that linear operation has resumed. Note: The propagation delay illustrated is dominated by the fixturing. The delta shown is accurate, but the true HFA1130 propagation delay is 500ps. The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied. # TYPICAL PERFORMANCE CHARACTERISTICS Device Characterized at: $V_{SUPPLY} = \pm 5V$ , $R_F = 360\Omega$ , $A_V = +2V/V$ , $R_L = 100\Omega$ , Unless Otherwise Specified | PARAMETERS | CONDITIONS | TEMPERATURE | TYPICAL | UNITS | |-------------------------------------|------------------------------------------------------------|-----------------|---------|--------------------| | Input Offset Voltage * | V <sub>CM</sub> = 0V | +25°C | 2 | mV | | Average Offset Voltage Drift | Versus Temperature | Full | 10 | μV/°C | | V <sub>IO</sub> CMRR | $\Delta V_{CM} = \pm 2V$ | +25°C | 46 | dB | | V <sub>IO</sub> PSRR | $\Delta V_S = \pm 1.25 V$ | +25°C | 50 | dB | | +Input Current * | V <sub>CM</sub> = 0V | +25°C | 25 | μΑ | | Average +Input Current Drift | Versus Temperature | Full | 40 | nA/°C | | -Input Current * | V <sub>CM</sub> = 0V | +25°C | 12 | μΑ | | Average -Input Current Drift | Versus Temperature | Full | 40 | nA/°C | | +Input Resistance | $\Delta V_{CM} = \pm 2V$ | +25°C | 50 | kΩ | | -Input Resistance | | +25°C | 16 | Ω | | nput Capacitance | | +25°C | 2.2 | pF | | nput Noise Voltage * | f = 100kHz | +25°C | 4 | nV/√ <del>Hz</del> | | +Input Noise Current * | f = 100kHz | +25°C | 18 | pA/√ <del>Hz</del> | | -Input Noise Current * | f = 100kHz | +25°C | 21 | pA/√ <del>Hz</del> | | Input Common Mode Range | | Full | ±3.0 | V | | Open Loop<br>Transimpedance | A <sub>V</sub> = -1 | +25°C | 500 | kΩ | | Output Voltage | $A_V = -1, R_L = 100\Omega$ | +25°C | ±3.3 | V | | | $A_V = -1, R_L = 100\Omega$ | Full | ±3.0 | V | | Output Current * | $A_V = -1, R_L = 50\Omega$ | +25°C to +125°C | ±65 | mA | | | $A_V = -1, R_L = 50\Omega$ | -55°C to 0°C | ±50 | mA | | DC Closed Loop Output<br>Resistance | | +25°C | 0.1 | Ω | | Quiescent Supply Current * | R <sub>L</sub> = Open | Full | 24 | mA | | -3dB Bandwidth * | $A_V = -1, R_F = 430\Omega, V_{OUT} = 200 \text{mV}_{P-P}$ | +25°C | 580 | MHz | | | $A_V = +1, R_F = 510\Omega, V_{OUT} = 200 \text{mV}_{P-P}$ | +25°C | 850 | MHz | | | $A_V = +2, R_F = 360\Omega, V_{OUT} = 200 \text{mV}_{P-P}$ | +25°C | 670 | MHz | | Slew Rate | $A_V = +1, R_F = 510\Omega, V_{OUT} = 5V_{P-P}$ | +25°C | 1500 | V/μs | | | $A_V = +2, V_{OUT} = 5V_{P-P}$ | +25°C | 2300 | V/μs | | Full Power Bandwidth | $V_{OUT} = 5V_{P-P}$ | +25°C | 220 | MHz | | Gain Flatness * | To 30MHz, $R_F = 510\Omega$ | +25°C | ±0.014 | dB | | | To 50MHz, $R_F = 510\Omega$ | +25°C | ±0.05 | dB | | | To 100MHz, $R_F = 510\Omega$ | +25°C | ±0.14 | dB | | Linear Phase Deviation * | To 100MHz, $R_F = 510\Omega$ | +25°C | ±0.6 | Degrees | | 2nd Harmonic Distortion * | 30MHz, V <sub>OUT</sub> = 2V <sub>P-P</sub> | +25°C | -55 | dBc | | | 50MHz, V <sub>OUT</sub> = 2V <sub>P-P</sub> | +25°C | -49 | dBc | | | 100MHz, V <sub>OUT</sub> = 2V <sub>P-P</sub> | +25°C | -44 | dBc | | 3rd Harmonic Distortion * | 30MHz, V <sub>OUT</sub> = 2V <sub>P-P</sub> | +25°C | -84 | dBc | | | 50MHz, V <sub>OUT</sub> = 2V <sub>P-P</sub> | +25°C | -70 | dBc | | | 100MHz, V <sub>OUT</sub> = 2V <sub>P-P</sub> | +25°C | -57 | dBc | The information contained in this section has been developed through characterization by Intersil Semiconductor and is for use as application and design information only. No guarantee is implied. ### **TYPICAL PERFORMANCE CHARACTERISTICS (Continued)** Device Characterized at: $V_{SUPPLY} = \pm 5V$ , $R_F = 360\Omega$ , $A_V = +2V/V$ , $R_L = 100\Omega$ , Unless Otherwise Specified | PARAMETERS | CONDITIONS | TEMPERATURE | TYPICAL | UNITS | |----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------|---------| | 3rd Order Intercept * | 100MHz, $R_F = 510Ω$ | +25°C | 30 | dBm | | 1dB Compression | 100MHz, $R_F = 510Ω$ | +25°C | 20 | dBm | | Reverse Isolation (S <sub>12</sub> ) | $40$ MHz, $R_F = 510Ω$ | +25°C | -70 | dB | | | 100MHz, $R_F = 510Ω$ | +25°C | -60 | dB | | | 600MHz, $R_F = 510Ω$ | +25°C | -32 | dB | | Rise & Fall Time | $V_{OUT} = 0.5V_{P-P}$ | +25°C | 500 | ps | | | $V_{OUT} = 2V_{P-P}$ | +25°C | 800 | ps | | Overshoot * | $V_{OUT} = 0.5V_{P-P}$ , Input $t_R/t_F = 550ps$ | +25°C | 11 | % | | Settling Time * | To 0.1%, $V_{OUT}$ = 2V to 0V, $R_F$ = 510 $\Omega$ | +25°C | 11 | ns | | | To 0.05%, $V_{OUT}$ = 2V to 0V, $R_F$ = 510 $\Omega$ | +25°C | 19 | ns | | | To 0.02%, $V_{OUT} = 2V$ to 0V, $R_F = 510\Omega$ | +25°C | 34 | ns | | Differential Gain | $A_V = +2$ , $R_L = 75\Omega$ , NTSC | +25°C | 0.03 | % | | Differential Phase | $A_V = +2$ , $R_L = 75\Omega$ , NTSC | +25°C | 0.05 | Degrees | | Overdrive Recovery Time (2X Overdrive) | $R_F = 510\Omega$ , $V_{IN} = \pm 1V$ , $V_H = +1V$ , $V_L = -1V$ | +25°C | 750 | ps | | Clamp Accuracy | $\begin{aligned} &A_V = \text{-1, } R_F = 510\Omega, \ V_{IN} = \pm 2V, \ V_H = +1V, \\ &V_L = \text{-1V} \end{aligned}$ | +25°C | ±60 | mV | | Clamped Overshoot | $R_F = 510\Omega, \ V_{\text{IN}} = \pm 1\text{V}, \ V_{\text{H}} = +1\text{V}, \ V_{\text{L}} = -1\text{V}, \\ \text{Input } t_{\text{R}} \ / \ t_{\text{F}} = 2\text{ns}$ | +25°C | 4 | % | | Negative Clamp Range (V <sub>L</sub> ) | $R_F = 510\Omega$ | +25°C | -5.0 to +2.0 | V | | Positive Clamp Range (V <sub>H</sub> ) | $R_F = 510\Omega$ | +25°C | -2.0 to +5.0 | V | | Clamp Input Bias Current | $V_H = +1V$ , $V_L = -1V$ | +25°C | 50 | μΑ | | Clamp Input Bandwidth | $V_{IN} = \pm 100 \text{mV}, V_{H} \text{ or } V_{L} = 100 \text{mV}_{P-P}$ | +25°C | 500 | MHz | <sup>\*</sup>See Typical Performance Curves For More Information All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site http://www.intersil.com