Data Sheet July 1999 File Number 4236.4 #### 400MHz AGC and Quadrature IF Demodulator The HFA3761 is a highly integrated baseband converter for quadrature demodulation applications. The HFA3761 400MHz AGC and quadrature IF demodulator is one of the seven chips in the PRISM® full duplex chip set (see Typical Application Diagram). It features all the necessary blocks for baseband demodulation of I and Q signals. It has a two stage integrated AGC IF amplifier with 82dB of voltage gain and 76dB of gain control range. Baseband antialiasing and shaping filters are integrated in the design. Four filter bandwidths are programmable via a two bit digital control interface. In addition, these filters are continuously tunable over a ±20% frequency range via one external resistor. To achieve broadband operation, the Local Oscillator frequency input is required to be twice the desired frequency of demodulation. A selectable buffered divide by 2 LO output and a stable reference voltage are provided for convenience of the user. The device is housed in a thin 80 lead TQFP package well suited for PCMCIA board applications. ## **Ordering Information** | PART NUMBER | TEMP.<br>RANGE (°C) | PACKAGE | PKG. NO. | |-------------|---------------------|------------|-----------| | HFA3761IN | -40 to 85 | 80 Ld TQFP | Q80.14x14 | #### **Features** | • | Broad Frequency Range 10MHz to 400MHz | |---|--------------------------------------------------| | • | I/Q Amplitude and Phase Balance 0.2dB, 2 Degrees | | • | 5th Order Programmable Low Pass Filter | | • | 400MHz AGC Gain Strip 82dB | | • | AGC Range | • Low LO Drive Level . . . . . -15dBm · Integrates all IF and AGC Receive Functions - Power Management/Standby Mode - Single Supply 2.7V to 5.5V Operation #### **Applications** - Wireless Local Loop - · Wireless Local Area Networks - PCMCIA Wireless Transceivers - · ISM Systems - CDMA Radios - PCS/Wireless PBX ## Simplified Block Diagram #### **Pinout** # **80 LEAD TQFP** TOP VIEW ## Typical Full Duplex Application Diagram For additional information on the PRISM Full Duplex Radio Chip Set, call (321) 724-7800 to access Intersil' AnswerFAX system. When prompted, key in the four-digit document number (File #) of the data sheets you wish to receive. The four-digit file numbers are shown in Typical Application Diagram, and correspond to the appropriate circuit. ## **Block Diagram** NOTE: $V_{CC}$ , GND and Bypass capacitors not shown. ## HFA3761 ## Pin Descriptions | PIN | SYMBOL | DESCRIPTION | | | | | |--------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 1 | AGC1_BYP+ | DC feedback pin for AGC amplifier 1. Requires good decoupling and minimum wire length to a solid signal ground | | | | | | 2 | AGC1_In+ | Non-inverting analog input of AGC amplifier 1. | | | | | | 3 | GND | Fround. Connect to a solid ground plane. | | | | | | 4 | AGC_Sel | This pin selects either differential or single ended input configuration for the first stage AGC. Ground this pin fo differential input configuration. Leave it floating for single ended input configuration. | | | | | | 5, | AGC1_In- | Inverting analog input of AGC amplifier 1. | | | | | | 6, | AGC1_BYP- | DC feedback pin for AGC amplifier 1. Requires good decoupling and minimum wire length to a solid signal ground | | | | | | 7, 8 | GND | Ground. Connect to a solid ground plane. | | | | | | 9 | LPF_V <sub>CC</sub> | Supply pin for the Low pass filter. Use high quality decoupling capacitors right at the pin. | | | | | | 10 | 2V REF | Stable 2V reference voltage output for external applications. Loading must be higher than $10k\Omega$ . A bypass capacitor of at least $0.1\mu F$ is required. | | | | | | 11 | LPF_BYP | Internal reference bypass pin. This is the common voltage ( $V_{CM}$ ) used for the LPF digital thresholds. Requires 0.1 $\mu$ F decoupling capacitor. | | | | | | 12 | NC | Connected internally for test purposes. Pin must be left floating. | | | | | | 13 | NC | Connected internally for test purposes. Pin must be left floating. | | | | | | 14 | LPF_RXI_Out | Low pass filter in phase (I) channel receive output. Requires AC coupling. | | | | | | 15 | LPF_RXQ_Out | Low pass filter quadrature (Q) channel receive output. Requires AC coupling. | | | | | | 16 | LPF_Sel1 | Digital control input pins. Selects four programed cut off frequencies for the receive channel. Tuning speed from | | | | | | 17 | LPF_Sel0 | one cutoff to another is less than 1µs. SEL1 SEL0 CUTOFF FREQUENCY LO LO 2.2MHz HI LO 8.8MHz LO HI 4.4MHz HI HI 17.6MHz | | | | | | 18 | LPF_Tune1 | These two pins are used to fine tune the Low pass filter cutoff frequency. A resistor connected between the two | | | | | | 19 | LPF_Tune0 | pins (R <sub>TUNE</sub> ) will fine tune both transmit and receive filters. Refer to the tuning equation in the LPF AC specifications. | | | | | | 20 | GND | Ground. Connect to a solid ground plane. | | | | | | 21 | LPF_RX_PE | Digital input control pin to enable the LPF receive mode of operation. Enable logic level is High. | | | | | | 22 | GND | Ground. Connect to a solid ground plane. | | | | | | 23 | NC | Connected internally for test purposes. Pin must be left floating. | | | | | | 24 | NC | Connected internally for test purposes. Pin must be left floating. | | | | | | 25 | NC | Connected internally for test purposes. Pin must be left floating. | | | | | | 26 | NC | Connected internally for test purposes. Pin must be left floating. | | | | | | 27 | LPF_RXQ- | Low pass filter inverting input of the receive quadrature channel. AC coupling is required. This input is normall coupled to the negative output of the quadrature demodulator (Mod_RXQ-), pin 36. | | | | | | 28 | LPF_RXQ+ | Low pass filter non inverting input of the receive quadrature channel. AC coupling is required. This input is normally coupled to the positive output of the quadrature demodulator (Mod_RXQ+), pin 35. | | | | | | 29 | LPF_RXI- | Low pass filter inverting input of the receive in phase channel. AC coupling is required. This input is normall coupled to the negative output of the in phase demodulator (Mod_RXI-), pin 34. | | | | | | 30 | LPF_RXI+ | Low pass filter non inverting input of the receive in phase channel. AC coupling is required. This input is normally coupled to the positive output of the in phase demodulator (DEMOD_RXI-), pin 33. | | | | | | 31, 32 | GND | Ground. Connect to a solid ground plane. | | | | | | 33 | DEMOD_RXI+ | In phase demodulator positive output. AC coupling is required. Normally connects to the non inverting input of th Low pass filter (LPF_RXI+), pin 30. | | | | | | 34 | DEMOD_RXI- | In phase demodulator negative output. AC coupling is required. Normally connects to the inverting input of th Low pass filter (LPF_RXI-), pin 29. | | | | | ## HFA3761 ## Pin Descriptions (Continued) | PIN | SYMBOL | DESCRIPTION | |------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 35 | DEMOD_RXQ+ | Quadrature demodulator positive output. AC coupling is required. Normally connects to the non inverting input of the Low pass filter (LPF_RXQ+), pin 28. | | 36 | DEMOD_RXQ- | Quadrature demodulator negative output. AC coupling is required. Normally connects to the inverting input of the Low pass filter (LPF_RXQ+), pin 27. | | 37 | NC | Connected internally for test purposes. Pin must be left floating. | | 38 | NC | Connected internally for test purposes. Pin must be left floating. | | 39 | NC | Connected internally for test purposes. Pin must be left floating. | | 40 | NC | Connected internally for test purposes. Pin must be left floating. | | 41 | GND | Ground. Connect to a solid ground plane. | | 42 | DEMOD_V <sub>CC</sub> | Supply pin for the Demodulator. Use high quality decoupling capacitors right at the pin. | | 43 | DEM_RX_PE | Digital input control to enable the demodulator section. Enable logic level is High. | | 44 | DEM_LO_In<br>(2XLO) | Single ended local oscillator current input. Frequency of input signal must be twice the required demodulator LO frequency. Input current is optimum at $200\mu A_{RMS}$ . Input matching networks and filters can be designed for a wide range of power and impedances at this port. Typical input impedance is $130\Omega$ . This pin requires AC coupling. NOTE: High second harmonic content input waveforms may degrade I/Q phase accuracy. | | 45 | DEMOD_V <sub>CC</sub> | Supply pin for the Demodulator. Use high quality decoupling capacitors right at the pin. | | 46 | DEM_LO_Out | Divide by 2 buffered output reference from "DEMOD_LO_in" input. Used for external applications where the demodulating carrier reference frequency is required. $50\Omega$ single end driving capability. This output can be disabled by use of pin 50. AC coupling is required. | | 47 | DEMOD_V <sub>CC</sub> | Supply pin for the Demodulator. Use high quality decoupling capacitors right at the pin. | | 48 | DEMOD_IFIN+ | Demodulator, non-inverting input. Requires AC coupling. | | 49 | DEMOD_IFIN- | Demodulator, inverting input. Requires AC coupling. | | 50 | LO_GND | When grounded, this pin enables the LO buffer (DEMOD_LO_Out). When open (NC) it disables the LO buffer. | | 51, 52, 53 | GND | Ground. Connect to a solid ground plane. | | 54 | AGC2_V <sub>CC</sub> | Supply pin for the AGC amplifier 2. Use high quality decoupling capacitors right at the pin. | | 55 | AGC2_Out- | Positive output of AGC amplifier 2. Requires AC coupling. | | 56 | AGC2_Out+ | Negative output of AGC amplifier 2. Requires AC coupling. | | 57 | AGC2_PE | Digital input control to enable the AGC amplifier 2. Enable logic level is High. | | 58 | AGC2_V <sub>CC</sub> | Supply pin for the AGC amplifier 2. Use high quality decoupling capacitors right at the pin. | | 59 | GND | Ground. Connect to a solid ground plane. | | 60 | AGC2_V <sub>AGC</sub> | AGC amplifier 2, AGC control input. | | 61 | AGC2_BYP+ | DC feedback pin for AGC amplifier 2. Requires good decoupling and minimum wire length to a solid signal ground. | | 62 | AGC2_In+ | Non-inverting analog input of AGC amplifier 2. | | 63 | GND | Ground. Connect to a solid ground plane. | | 64 | AGC2_In- | Inverting input of AGC amplifier 2. | | 65 | AGC2_BYP- | DC feedback pin for AGC amplifier 2. Requires good decoupling and minimum wire length to a solid signal ground. | | 66 - 73 | GND | Ground. Connect to a solid ground plane. | | 74 | AGC1_V <sub>CC</sub> | AGC amplifier 1 supply pin. Use high quality decoupling capacitors right at the pin. | | 75 | AGC1_Out- | Negative output of AGC amplifier 1. Requires AC coupling. | | 76 | AGC1_Out+ | Positive output of AGC amplifier 1. Requires AC coupling. | | 77 | AGC1_PE | Digital input control to enable the AGC amplifier 1. Enable logic level is High. | | 78 | AGC1_V <sub>CC</sub> | AGC amplifier 1 supply pin. Use high quality decoupling capacitors right at the pin. | | 79 | GND | Ground. Connect to a solid ground plane. | | 80 | AGC1_V <sub>AGC</sub> | AGC amplifier 1, AGC control input. | #### **Absolute Maximum Ratings** | Supply Voltage | 0.3V to +6.0V | |---------------------------|-----------------------------| | Voltage on Any Other Pin0 | $0.3V$ to $V_{CC}$ + $0.3V$ | ## **Operating Conditions** | Supply Voltage Range | | |-----------------------------------|-----------------------| | Operating Temperature Range40°C ≤ | $T_A \le 85^{\circ}C$ | #### **Thermal Information** | $\theta_{JA}$ (°C/W) | |--------------------------| | 75 | | | | 1.1W | | 150 <sup>0</sup> C | | $T_{A} \le 150^{\circ}C$ | | 300 <sup>o</sup> C | | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. $\theta_{\mbox{\scriptsize JA}}$ is measured with the component mounted on an evaluation PC board in free air. ## $\textbf{Cascaded DC Electrical Specifications} \quad \textit{V}_{CC} = 4.5 \textit{V} \; \text{to 5.5 V, Unless Otherwise Specified}$ | | (NOTE 2)<br>TEST | | | | | | |-------------------------------------------------------------------------------------------------|------------------|-----------|------|-----|------|--------------------| | PARAMETER | LEVEL | TEMP (°C) | MIN | TYP | MAX | UNITS | | Total Supply Current, at 5.5V | А | Full | = | 80 | 112 | mA | | Shutdown (Standby) Current at 5.5V | Α | Full | = | .8 | 1.5 | mA | | All Digital Inputs V <sub>IH</sub> (TTL Threshold for All V <sub>CC</sub> ) | Α | Full | 2.0 | - | Vcc | V | | All Digital Inputs V <sub>IL</sub> (TTL Threshold for All V <sub>CC</sub> ) | А | Full | -0.2 | - | 0.8 | V | | High Level Input Current at 5.5V V <sub>CC</sub> for pins 16 and 21 with V <sub>IN</sub> = 2.4V | А | Full | -200 | -65 | 0 | μΑ | | High Level Input Current at 5.5V V <sub>CC</sub> for pins 16 and 21 with V <sub>IN</sub> = 4.0V | Α | Full | -150 | -30 | 0 | μА | | Low Level Input Current at 5.5V V <sub>CC</sub> for pins 16 and 21 with V <sub>IN</sub> = 0.8V | А | Full | -300 | -95 | 0 | μΑ | | High Level Input Current at 5.5V V <sub>CC</sub> for pin 17, with V <sub>IN</sub> = 2.4V | А | Full | 0 | 50 | 200 | μΑ | | High Level Input Current at 5.5V V <sub>CC</sub> for pin 17, with V <sub>IN</sub> = 4.0V | Α | Full | 0 | 80 | 300 | μА | | Low Level Input Current at 5.5V V <sub>CC</sub> for pin 17, with V <sub>IN</sub> = 0.8V | А | Full | 0 | 15 | 150 | μΑ | | High Level Input Current at 5.5V V <sub>CC</sub> for pin 43 with V <sub>IN</sub> = 2.4V | А | Full | -20 | 1 | 20 | μΑ | | High Level Input Current at 5.5V V <sub>CC</sub> for pin 43 with V <sub>IN</sub> = 4.0V | А | Full | 0 | 110 | 300 | μΑ | | Low Level Input Current at 5.5V V <sub>CC</sub> for pin 43 with V <sub>IN</sub> = 0.8V | А | Full | -20 | .1 | 20 | μΑ | | V <sub>AGC</sub> Input for Max Gain (Note 5) | А | 25 | .8 | 1.1 | - | V | | V <sub>AGC</sub> Input for Min Gain (Note 5) | А | 25 | = | 2.1 | 2.2 | V | | V <sub>AGC</sub> Control Input Impedance (Per Stage) (Note 3) | С | 25 | = | 410 | - | Ω | | V <sub>AGC</sub> Control Input Current (Per Stage) at Max Control Voltage | А | 25 | = | .5 | 2.0 | mA | | Full Range AGC Switching Large Signal Recovery (Note 4) | В | 25 | = | 400 | - | ns | | Full Range AGC Switching 1dB Settling Time (Note 4) | В | 25 | - | 1.5 | - | μs | | Power Down/Up Switching Speed (Note 4) | В | 25 | = | 2 | - | μs | | Reference Voltage | Α | Full | 1.85 | 2.0 | 2.15 | V | | Reference Voltage Variation Over Temperature | В | 25 | = | 800 | - | μV/ <sup>o</sup> C | | Reference Voltage Variation Over Supply Voltage | В | 25 | - | 1.6 | - | mV/V | | Reference Voltage Minimum Load Resistance | С | 25 | 10 | - | - | kΩ | #### NOTES: - 2. A = Production Tested, B = Based on Characterization, C = By Design. - 3. 1.2V reference source in series with $410\Omega$ . - 4. Determined by external components. - 5. Measured at probe. # Cascaded AC Electrical Specifications, Demodulator Chain Performance $V_{CC} = 4.5v$ to 5.5v, LO = 560 MHz, and IF=280 MHz, Unless Otherwise Specified | PARAMETER | (NOTE 6) TEST LEVEL | TEMP. (°C) | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------------------------------------------------------------------------|---------------------|------------|------|-----|------|-------------------| | IF Demodulator I and Q Outputs Voltage Swing (IF input Range of -70 dBm to -30 dBm) | A | Full | 250 | - | - | mV <sub>P-P</sub> | | IF Demodulator I and Q Channels Output Drive Capability ( $Z_{OUT} = 50\Omega$ ) $C_{MAX} = 10$ pF, $V_{OUT} = 500$ m $V_{P-P}$ | С | 25 | 1.2 | 2 | - | kΩ | | IF Demodulator I/Q Amplitude Balance, IFin = -70dBm at $50\Omega$ | А | Full | -1.0 | 0 | +1.0 | dB | | IF Demodulator I/Q Phase Balance, IFin = -70dBm at 50Ω | А | Full | -4.0 | 0 | +4.0 | Degrees | | IF Demodulator Output, P1dB | TBD | TBD | TBD | TBD | TBD | mV | #### NOTES: - 6. A = Production Tested, B = Based on Characterization, C = By Design. - 7. Determined by external components. ## AC Electrical Specifications, Cascaded AGC Stages Performance $V_{CC} = 4.5 V$ to 5.5 V | PARAMETER | (NOTE 8) TEST LEVEL | TEMP. (°C) | MIN | TYP | MAX | UNITS | |----------------------------------------------------------------------------------------|---------------------|------------|-----|-----|-----|-------------------| | Frequency Range (Note 9) | В | 25 | 10 | - | 400 | MHz | | Voltage Gain at Max Gain (Note 10) $(V_{AGC} = 0.8V, R_S = 50\Omega, R_L = 500\Omega)$ | А | 25 | 78 | 82 | - | dB | | Voltage Gain at Min Gain ( $V_{AGC} = 2.1V$ , $R_S = 50\Omega$ , $R_L = 500\Omega$ ) | В | 25 | - | 7 | - | dB | | Noise Figure at Max Gain, $R_S = 50\Omega$ | В | 25 | - | 10 | 11 | dB | | Output P 1dB at Min Gain, $R_S = 50\Omega$ , dBm into $R_L = 500\Omega$ | В | 25 | -16 | -13 | - | dBm | | Input P 1dB at Min Gain, $R_S = 50\Omega$ | В | 25 | -13 | -10 | - | dBm | | Output IP3 at Min Gain, dBm into $R_L = 500\Omega$ | В | 25 | -5 | -2 | - | dBm | | Input IP3 at Min Gain, $R_S = 50\Omega$ | В | 25 | -2 | 1 | - | dBm | | Group Delay, 20MHz Bandwidth | В | 25 | - | 2.0 | - | ns <sub>P-P</sub> | | Single Ended Input Impedance, AGC_SEL = floating | В | 25 | - | 50 | - | Ω | | Differential Input Impedance, AGC_SEL = ground | В | 25 | - | 100 | - | Ω | | Differential Output Impedance | В | 25 | - | 80 | - | Ω | #### NOTES: - 8. A = Production Tested, B = Based on Characterization, C = By Design. - 9. Determined by external components. - 10. Measured at probe. ## AC Electrical Specifications, I/Q Down Converter Individual Performance $V_{CC} = 4.5 V$ to 5.5 V | PARAMETER | (NOTE 11) TEST LEVEL | TEMP. (°C) | MIN | TYP | MAX | UNITS | |-----------------------------------------------|----------------------|------------|-----|-----|-----|-------| | Quadrature Demodulator Input Frequency Range | В | 25 | 10 | - | 400 | MHz | | Demodulator Baseband I/Q Frequency Range | С | 25 | - | - | 30 | MHz | | Demodulator Voltage Gain Over Frequency Range | В | 25 | 6 | 8 | 9 | dB | | Demodulator Differential Input Resistance | С | 25 | - | 1 | - | kΩ | | Demodulator Differential Input Capacitance | С | 25 | - | 0.5 | - | pF | ## AC Electrical Specifications, I/Q Down Converter Individual Performance $V_{CC}$ = 4.5V to 5.5V (Continued) | PARAMETER | (NOTE 11)<br>TEST<br>LEVEL | TEMP. (°C) | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------------------------------|----------------------------|------------|------|------|-----|-------------------| | Demodulator Differential Output Level at 4K Load, (Output Controlled By AGC Action) | В | 25 | 400 | 500 | 560 | mV <sub>P-P</sub> | | Demodulator Amplitude Balance | А | 25 | -1.0 | - | 1.0 | dB | | Demodulator Phase Balance at 286MHz | А | 25 | -4 | - | 4 | Degrees | | Demodulator Phase Balance at 400MHz | В | 25 | -4 | = | 4 | Degrees | | Demodulator Output 1dB Compression Voltage at 4K Load | В | 25 | - | 1.25 | - | V <sub>P-P</sub> | #### NOTE: 11. A = Production Tested, B = Based on Characterization, C = By Design. ## AC Electrical Specifications, LO Individual Performance $\,V_{CC} = 4.5 V$ to 5.5 V | PARAMETER | (NOTE 12) TEST LEVEL | TEMP. (°C) | MIN | TYP | MAX | UNITS | |----------------------------------------------|----------------------|------------|-----|-----|-----|-------------------| | 2XLO Input Frequency Range (2 X Input Range) | В | 25 | 20 | - | 800 | MHz | | 2XLO Input Current Range | С | 25 | 50 | 200 | 300 | μA <sub>RMS</sub> | | 2XLO Input Impedance | С | 25 | - | 130 | - | Ω | | Buffered LO Output Voltage, Single Ended | С | 25 | 50 | 100 | - | $mV_{P-P}$ | | Buffered LO Output Impedance | С | 25 | - | 50 | - | Ω | #### NOTE: 12. A = Production Tested, B = Based on Characterization, C = By Design. ## AC Electrical Specifications, RX 5TH Order LPF Individual Performance $\,\,$ V $_{CC}$ = 4.5V to 5.5V | PARAMETER | (NOTE 13) TEST LEVEL | TEMP (9C) | MIN | TYP | MAX | UNITS | |----------------------------------------------------------------------------------------|----------------------|------------|--------|-------|------|-------------------| | PARAMETER | LEVEL | TEMP. (°C) | IVIIIN | 117 | WAX | UNITS | | RX LPF 3dB Bandwidth, Sel0 = 0, Sel1 = 0 | Α | 25 | 1.8 | 2.20 | 2.4 | MHz | | RX LPF 3dB Bandwidth, Sel0 = 1, Sel1 = 0 | А | 25 | 3.6 | 4.40 | 4.8 | MHz | | RX LPF 3dB Bandwidth, Sel0 = 0, Sel1 = 1 | А | 25 | 7.4 | 8.80 | 9.6 | MHz | | RX LPF 3dB Bandwidth, Sel0 = 1, Sel1 = 1 | А | 25 | 14.8 | 17.60 | 19.2 | MHz | | RX LPF Sel0, Sel1 Tuning Speed | В | 25 | = | - | 1 | μs | | RX LPF 3dB Bandwidth Tuning | А | 25 | -20 | = | +20 | % | | LPF Tune Nominal Resistance | В | 25 | - | 787 | - | Ω | | RX LPF Voltage Gain | А | 25 | -1.0 | 0 | 1.0 | dB | | RX LPF Single Ended Output Voltage Swing at $2k\Omega$ Load (Controlled By AGC Action) | В | 25 | - | - | 550 | mV <sub>P-P</sub> | | RX LPF Differential Input Impedance | А | 25 | 4 | 5 | - | kΩ | | RX I/Q Channel Amplitude Match | А | Full | -1 | = | 1 | dB | | RX I/Q Channel Phase Match | А | Full | -4 | = | 4 | Degrees | | RX LPF Total Harmonic Distortion | В | 25 | = | 3 | 6 | % | | LPF Output Impedance, Single-Ended | С | 25 | - | 50 | - | Ω | NOTE: 13. A = Production Tested, B = Based on Characterization, C = By Design. TABLE 1. LOW PASS FILTER PROGRAMING AND TUNING INFORMATION | MODE | LPF SEL1 | LPF SEL0 | f <sub>3dB</sub><br>(NOMINAL R <sub>TUNE</sub> ) | |------|----------|----------|--------------------------------------------------| | BW0 | 0 | 0 | 2.2MHz | | BW1 | 0 | 1 | 4.4MHz | | BW2 | 1 | 0 | 8.8MHz | | BW3 | 1 | 1 | 17.6MHz | $$f_{TUNED} 3 dB \, = \, \frac{f_{3dBNOMINAL} {*787}}{R_{TUNE}}$$ | FREQUENCY | R <sub>TUNE</sub> | |-----------|-------------------| | 20% Low | 984Ω | | Nominal | 787Ω | | 20% High | 656Ω | FIGURE 1. TYPICAL f<sub>3dB</sub> vs R<sub>TUNE</sub>