Data Sheet July 1999 File Number 4321.4 # 10-Bit, 125/60MSPS, Dual High Speed CMOS D/A Converter The HI5728 is a 10-bit, dual 125MSPS D/A converter which is implemented in an advanced CMOS process. It is designed for high speed applications where integration, bandwidth and accuracy are essential. Operating from a single +5V or +3V supply, the converter provides 20.48mA of full scale output current and includes an input data register. Low glitch energy and excellent frequency domain performance are achieved using a segmented architecture. A 60MSPS version and an 8-bit (HI5628) version are also available. Comparable single DAC solutions are the HI5760 (10-bit) and the HI5660 (8-bit). This DAC is a member of the CommLink™ family of communication devices. ### **Ordering Information** | PART<br>NUMBER | TEMP.<br>RANGE<br>(°C) | PACKAGE | PKG. NO. | MAX<br>CLOCK<br>SPEED | |----------------|------------------------|----------------|----------|-----------------------| | HI5728IN | -40 to 85 | 48 Ld LQFP | Q48.7x7A | 125MHz | | HI5728/6IN | -40 to 85 | 48 Ld LQFP | Q48.7x7A | 60MHz | | HI5728EVAL1 | 25 | Evaluation Pla | atform | 125MHz | #### **Features** | • Throughput Rate125MSPS | |---------------------------------------------------------| | • Low Power | | Integral Linearity Error ±1 LSB | | Differential Linearity ±0.5 LSB | | • Gain Matching (Typ) | | SFDR at 5MHz Output | | <ul> <li>Single Power Supply from +5V to +3V</li> </ul> | | 014000 | - CMOS Compatible Inputs - Excellent Spurious Free Dynamic Range - Internal Voltage Reference - Dual 10-Bit D/A Converters on a Monolithic Chip ### **Applications** - · Wireless Local Loop - Direct Digital Frequency Synthesis - Wireless Communications - · Signal Reconstruction - · Arbitrary Waveform Generators - Test Equipment/Instrumentation - · High Resolution Imaging Systems #### **Pinout** # Functional Block Diagram ### **Typical Applications Circuit** ### HI5728 # Pin Descriptions | PIN NO. | PIN NAME | PIN DESCRIPTION | | |----------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 39-30 | QD9 (MSB) Through<br>QD0 (LSB) | Digital Data Bit 9, the Most Significant Bit through Digital Data Bit 0, the Least Significant Bit, of the Q channel. | | | 1-6, 48-46 | ID9 (MSB) Through<br>ID0 (LSB) | Digital Data Bit 9, the Most Significant Bit through Digital Data Bit 0, the Least Significant Bit, of the I channel. | | | 8 | SLEEP | Control Pin for Power-Down mode. Sleep Mode is active high; Connect to ground for Normal Mode. Sle<br>pin has internal 20µA active pull-down current. | | | 15 | REFLO | Connect to analog ground to enable internal 1.2V reference or connect to AV <sub>DD</sub> to disable. | | | 23 | REFIO | Reference voltage input if internal reference is disabled and reference voltage output if internal reference is enabled. Use $0.1\mu F$ cap to ground when internal reference is enabled. | | | 22 | FSADJ | Full Scale Current Adjust. Use a resistor to ground to adjust full scale output current. Full Scale Output Current Per Channel = 32 x I <sub>FSADJ</sub> . | | | 14, 24 | ICOMP1, QCOMP1 | Reduces noise. Connect each to $AV_{DD}$ with $0.1\mu F$ capacitor near each pin. The ICOMP1 and QCOMP1 pins MUST be tied together externally. | | | 13, 18, 19, 25 | AGND | Analog Ground Connections. | | | 17 | IOUTB | The complimentary current output of the I channel. Bits set to all 0s gives full scale current. | | | 16 | IOUTA | Current output of the I channel. Bits set to all 1s gives full scale current. | | | 20 | QOUTB | The complimentary current output of the Q channel. Bits set to all 0s gives full scale current. | | | 21 | QOUTA | Current output of the Q channel. Bits set to all 1s gives full scale current. | | | 11, 27 | NC | No Connect. Recommended: connect to ground. | | | 12, 26 | AV <sub>DD</sub> | Analog Supply (+2.7V to +5.5V). | | | 10, 28, 41, 44 | DGND | Digital Ground. | | | 9, 29, 40, 45 | DV <sub>DD</sub> | Supply voltage for digital circuitry (+2.7V to +5.5V). | | | 43 | ICLK | Clock input for I channel. Positive edge of clock latches data. | | | 42 | QCLK | Clock input for Q channel. Positive edge of clock latches data. | | ### **Absolute Maximum Ratings** | Digital Supply Voltage DV <sub>DD</sub> to DCOM | +5.5V | |------------------------------------------------------------|----------------| | Analog Supply Voltage AV <sub>DD</sub> to ACOM | | | 0 11 0 55 | | | Grounds, ACOM TO DCOM0.3V to | | | Digital Input Voltages (D9-D0, CLK, SLEEP)DV <sub>DD</sub> | | | Internal Reference Output Current | $\pm 50 \mu A$ | | Reference Input Voltage Range AV <sub>DD</sub> | +0.3V | | Analog Output Current (I <sub>OUT</sub> ) | 24mA | #### **Thermal Information** | Thermal Resistance (Typical, Note 1) | $\theta_{JA}(^{o}C/W)$ | |------------------------------------------|--------------------------------------| | TQFP Package | 75 | | Maximum Power Dissipation | | | TQFP Package | 930mW | | Maximum Junction Temperature | | | Maximum Storage Temperature Range65 | <sup>o</sup> C to 150 <sup>o</sup> C | | Maximum Lead Temperature (Soldering 10s) | 300°C | ### **Operating Conditions** Temperature Range . . . . . . . . . . . . -40°C to 85°C CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. $\theta_{\mbox{\scriptsize JA}}$ is measured with the component mounted on an evaluation PC board in free air. **Electrical Specifications** AV<sub>DD</sub> = DV<sub>DD</sub> = +5V, V<sub>REF</sub> = Internal 1.2V, IOUTFS = 20mA, T<sub>A</sub> = 25°C for All Typical Values. Data given is per channel except for 'Power Supply Characteristics.' | PARAMETER SYSTEM PERFORMANCE (Per Channel) Resolution Integral Linearity Error, INL Differential Linearity Error, DNL Offset Error, I <sub>OS</sub> (Note 7) Offset Drift Coefficient Full Scale Gain Error, FSE With External Reference (Notes 2, 7) With Internal Reference (Note 7) With External Reference (Note 7) With External Reference (Note 7) | MIN | - | 85°C | l . | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|--------|----------------------------| | Resolution Integral Linearity Error, INL "Best Fit" Straight Line (Note 7) Differential Linearity Error, DNL (Note 7) Offset Error, I <sub>OS</sub> (Note 7) Offset Drift Coefficient (Note 7) Full Scale Gain Error, FSE With External Reference (Notes 2, 7) With Internal Reference (Notes 2, 7) With External Reference (Note 7) | <u> </u> | TYP | MAX | UNITS | | Integral Linearity Error, INL "Best Fit" Straight Line (Note 7) Differential Linearity Error, DNL (Note 7) Offset Error, I <sub>OS</sub> (Note 7) Offset Drift Coefficient (Note 7) Full Scale Gain Error, FSE With External Reference (Notes 2, 7) With Internal Reference (Notes 2, 7) With External Reference (Note 7) | | | | | | Differential Linearity Error, DNL (Note 7) Offset Error, I <sub>OS</sub> (Note 7) Offset Drift Coefficient (Note 7) Full Scale Gain Error, FSE With External Reference (Notes 2, 7) With Internal Reference (Notes 2, 7) Full Scale Gain Drift With External Reference (Note 7) | 10 | - | - | Bits | | Offset Error, I <sub>OS</sub> (Note 7) Offset Drift Coefficient (Note 7) Full Scale Gain Error, FSE With External Reference (Notes 2, 7) With Internal Reference (Notes 2, 7) Full Scale Gain Drift With External Reference (Note 7) | -1 | ±0.5 | +1 | LSB | | Offset Drift Coefficient (Note 7) With External Reference (Notes 2, 7) With Internal Reference (Notes 2, 7) Full Scale Gain Drift With External Reference (Note 7) | -0.5 | ±0.25 | +0.5 | LSB | | Full Scale Gain Error, FSE With External Reference (Notes 2, 7) With Internal Reference (Notes 2, 7) Full Scale Gain Drift With External Reference (Note 7) | -0.025 | | +0.025 | % FSR | | With Internal Reference (Notes 2, 7) Full Scale Gain Drift With External Reference (Note 7) | - | 0.1 | - | ppm<br>FSR/ <sup>o</sup> C | | Full Scale Gain Drift With External Reference (Note 7) | -10 | ±2 | +10 | % FSR | | | -10 | ±1 | +10 | % FSR | | With Internal Reference (Note 7) | - | ±50 | - | ppm<br>FSR/ <sup>o</sup> C | | | - | ±100 | - | ppm<br>FSR/ <sup>o</sup> C | | Gain Matching Between Channels | -0.5 | 0.1 | 0.5 | dB | | I/Q Channel Isolation F <sub>OUT</sub> = 10MHz | - | 80 | - | dB | | Output Voltage Compliance Range (Note 3) | -0.3 | - | 1.25 | V | | Full Scale Output Current, I <sub>FS</sub> | 2 | - | 20 | mA | | DYNAMIC CHARACTERISTICS (Per Channel) | ' | | | | | Maximum Clock Rate, f <sub>CLK</sub> (Note 3) | 125 | - | - | MHz | | Output Settling Time, (t <sub>SETT</sub> ) 0.1% (±1 LSB, equivalent to 9 Bits) (Note 7) | - | 20 | - | ns | | 0.05% (±1/2 LSB, equivalent to 10 Bits) (Note 7) | - | 35 | - | ns | | Singlet Glitch Area (Peak Glitch) $R_L = 25\Omega$ (Note 7) | - | 35 | - | pV∙s | | Output Rise Time Full Scale Step | - | 1.5 | - | ns | | Output Fall Time Full Scale Step | - | 1.5 | - | ns | | Output Capacitance | - | 10 | - | pF | | Output Noise IOUTFS = 20mA | | 50 | _ | pA/√ <del>Hz</del> | | IOUTFS = 2mA | - | 55 | 1 | P' V 11 12 | ### HI5728 ### **Electrical Specifications** $AV_{DD} = DV_{DD} = +5V$ , $V_{REF} = Internal 1.2V$ , IOUTFS = 20mA, $T_A = 25^{\circ}C$ for All Typical Values. Data given is per channel except for 'Power Supply Characteristics.' (**Continued**) | | | HI5728IN<br>T <sub>A</sub> = -40°C TO 85°C | | | | |-------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------------------------------|------|------|---------------------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | | AC CHARACTERISTICS (Per Channel | ) - HI5728IN - 125MHz | | I | | | | Spurious Free Dynamic Range, | f <sub>CLK</sub> = 125MSPS, f <sub>OUT</sub> = 32.9MHz, 10MHz Span (Notes 4, 7) | - | 75 | - | dBc | | SFDR Within a Window | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 5.04MHz, 4MHz Span (Notes 4, 7) | - | 76 | - | dBc | | | f <sub>CLK</sub> = 60MSPS, f <sub>OUT</sub> = 10.1MHz, 10MHz Span (Notes 4, 7) | - | 75 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 5.02MHz, 2MHz Span (Notes 4, 7) | - | 76 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 1.00MHz, 2MHz Span (Notes 4, 7) | - | 78 | - | dBc | | Total Harmonic Distortion (THD) to | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 2.00MHz (Notes 4, 7) | - | 71 | - | dBc | | Nyquist | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 2.00MHz (Notes 4, 7) | - | 71 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 1.00MHz (Notes 4, 7) | - | 76 | - | dBc | | Spurious Free Dynamic Range, | f <sub>CLK</sub> = 125MSPS, f <sub>OUT</sub> = 32.9MHz, 62.5MHz Span (Notes 4, 7) | - | 54 | - | dBc | | SFDR to Nyquist | f <sub>CLK</sub> = 125MSPS, f <sub>OUT</sub> = 10.1MHz, 62.5MHz Span (Notes 4, 7) | - | 64 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 40.4MHz, 50MHz Span (Notes 4, 7) | - | 52 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 20.2MHz, 50MHz Span (Notes 4, 7) | - | 60 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 5.04MHz, 50MHz Span (Notes 4, 7) | - | 68 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 2.51MHz, 50MHz Span (Notes 4, 7) | - | 74 | - | dBc | | | f <sub>CLK</sub> = 60MSPS, f <sub>OUT</sub> = 10.1MHz, 30MHz Span (Notes 4, 7) | - | 63 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 20.2MHz, 25MHz Span (Notes 4, 7) | - | 55 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 5.02MHz, 25MHz Span (Notes 4, 7) | - | 68 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 2.51MHz, 25MHz Span (Notes 4, 7) | - | 73 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 1.00MHz, 25MHz Span (Notes 4, 7) | - | 73 | - | dBc | | AC CHARACTERISTICS (Per Channe | i) - HI5728/6IN - 60MHz | | | | 1 | | Spurious Free Dynamic Range, | f <sub>CLK</sub> = 60MSPS, f <sub>OUT</sub> = 10.1MHz, 10MHz Span (Notes 4, 7) | - | 75 | - | dBc | | SFDR Within a Window | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 5.02MHz, 2MHz Span (Notes 4, 7) | - | 76 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 1.00MHz, 2MHz Span (Notes 4, 7) | - | 78 | - | dBc | | Total Harmonic Distortion (THD) to | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 2.00MHz (Notes 4, 7) | - | 71 | - | dBc | | Nyquist | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 1.00MHz (Notes 4, 7) | - | 76 | - | dBc | | Spurious Free Dynamic Range, | f <sub>CLK</sub> = 60MSPS, f <sub>OUT</sub> = 20.2MHz, 30MHz Span (Notes 4, 7) | - | 56 | - | dBc | | SFDR to Nyquist | f <sub>CLK</sub> = 60MSPS, f <sub>OUT</sub> = 10.1MHz, 30MHz Span (Notes 4, 7) | - | 63 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 20.2MHz, 25MHz Span (Notes 4, 7) | - | 55 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 5.02MHz, 25MHz Span (Notes 4, 7) | - | 68 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 2.51MHz, 25MHz Span (Notes 4, 7) | - | 73 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 1.00MHz, 25MHz Span (Notes 4, 7) | - | 73 | - | dBc | | | f <sub>CLK</sub> = 25MSPS, f <sub>OUT</sub> = 5.02MHz, 25MHz Span (Notes 4, 7) | - | 71 | - | dBc | | VOLTAGE REFERENCE | | | 1 | - | 1 | | Internal Reference Voltage, V <sub>FSADJ</sub> | Voltage at Pin 22 with Internal Reference | 1.04 | 1.16 | 1.28 | V | | Internal Reference Voltage Drift | | - | ±60 | - | ppm/ <sup>o</sup> C | | Internal Reference Output Current<br>Sink/Source Capability | | - | 0.1 | - | μА | | Reference Input Impedance | | - | 1 | - | MΩ | | Reference Input Multiplying Bandwidth | (Note 7) | - | 1.4 | - | MHz | | DIGITAL INPUTS D9-D0, CLK (Per C | hannel) | | I | | 1 | | Input Logic High Voltage with 5V Supply, V <sub>IH</sub> | (Note 3) | 3.5 | 5 | - | V | #### **Electrical Specifications** $AV_{DD} = DV_{DD} = +5V$ , $V_{REF} = Internal 1.2V$ , IOUTFS = 20mA, $T_A = 25^{o}C$ for All Typical Values. Data given is per channel except for 'Power Supply Characteristics.' (**Continued**) | | | | HI5728IN<br>T <sub>A</sub> = -40°C TO 85°C | | | |----------------------------------------------------------|------------------------------------|------|--------------------------------------------|------|------------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | | Input Logic High Voltage with 3V Supply, V <sub>IH</sub> | (Note 3)s | 2.1 | 3 | - | V | | Input Logic Low Voltage with 5V Supply, V <sub>IL</sub> | (Note 3) | - | 0 | 1.3 | V | | Input Logic Low Voltage with 3V Supply, V <sub>IL</sub> | (Note 3) | - | 0 | 0.9 | V | | Input Logic Current, I <sub>IH</sub> | | -10 | - | +10 | μΑ | | Input Logic Current, I <sub>IL</sub> | | -10 | - | +10 | μΑ | | Digital Input Capacitance, C <sub>IN</sub> | | - | 5 | - | pF | | TIMING CHARACTERISTICS (Per Ch | annel) | - | | | 1 | | Data Setup Time, t <sub>SU</sub> | See Figure 41 (Note 3) | 3 | - | - | ns | | Data Hold Time, t <sub>HLD</sub> | See Figure 41 (Note 3) | 3 | - | - | ns | | Propagation Delay Time, t <sub>PD</sub> | See Figure 41 | - | 1 | - | ns | | CLK Pulse Width, t <sub>PW1</sub> , t <sub>PW2</sub> | See Figure 41 (Note 3) | 4 | - | - | ns | | POWER SUPPLY CHARACTERISTIC | s | - | | | - | | AVDD Power Supply | (Notes 8, 9) | 2.7 | 5.0 | 5.5 | V | | DVDD Power Supply | (Notes 8, 9) | 2.7 | 5.0 | 5.5 | V | | Analog Supply Current (I <sub>AVDD</sub> ) | (5V or 3V, IOUTFS = 20mA) | - | 46 | 60 | mA | | | (5V or 3V, IOUTFS = 2mA) | - | 8 | - | mA | | Digital Supply Current (I <sub>DVDD</sub> ) | (5V, IOUTFS = Don't Care) (Note 5) | - | 6 | 10 | mA | | | (3V, IOUTFS = Don't Care) (Note 5) | - | 3 | - | mA | | Supply Current (I <sub>AVDD</sub> ) Sleep Mode | (5V or 3V, IOUTFS = Don't Care) | - | 3.2 | 6 | mA | | Power Dissipation | (5V, IOUTFS = 20mA) (Note 6) | - | 330 | - | mW | | | (5V, IOUTFS = 2mA) (Note 6) | - | 140 | - | mW | | | (3V, IOUTFS = 20mA) (Note 6) | - | 170 | - | mW | | | (3V, IOUTFS = 2mA) (Note 6) | - | 54 | - | mW | | | (5V, IOUTFS = 20mA) (Note 10) | - | 300 | - | mW | | | (3.3V, IOUTFS = 20mA) (Note 10) | - | 150 | - | mW | | | (3V, IOUTFS = 20mA) (Note 10) | - | 135 | - | mW | | Power Supply Rejection | Single Supply (Note 7) | -0.2 | - | +0.2 | %<br>FSR/V | #### NOTES: - Gain Error measured as the error in the ratio between the full scale output current and the current through R<sub>SET</sub> (typically 625μA). Ideally the ratio should be 32. - 3. Parameter guaranteed by design or characterization and not production tested. - 4. Spectral measurements made with differential coupled transformer and 100% amplitude. - 5. Measured with the clock at 50MSPS and the output frequency at 1MHz, both channels. - 6. Measured with the clock at 100MSPS and the output frequency at 40MHz, both channels. - 7. See 'Definition of Specifications'. - 8. For operation below 3V, it is recommended that the output current be reduced to 12mA or less to maintain optimum performance. DV<sub>DD</sub> and AV<sub>DD</sub> do not have to be equal. - 9. For operation above 125MHz, it is recommended that the power supply be 3.3V or greater. The part is functional with the clock above 125MSPS and the power supply below 3.3V, but performance is degraded. - 10. Measured with the clock at 60MSPS and the output frequency at 10MHz, both channels. # Typical Performance Curves, 5V Power Supply FIGURE 1. SFDR vs f<sub>OUT</sub>, CLOCK = 5MSPS FIGURE 3. SFDR vs f<sub>OUT</sub>, CLOCK = 50MSPS FIGURE 5. SFDR vs f<sub>OUT</sub>, CLOCK = 125MSPS FIGURE 2. SFDR vs $f_{OUT}$ , CLOCK = 25MSPS FIGURE 4. SFDR vs $f_{\mbox{OUT}}$ , CLOCK =100MSPS FIGURE 6. SFDR vs AMPLITUDE, f<sub>CLK</sub>/f<sub>OUT</sub> = 10 # Typical Performance Curves, 5V Power Supply (Continued) FIGURE 7. SFDR vs AMPLITUDE, $f_{CLK}/f_{OUT} = 5$ FIGURE 9. SFDR vs I<sub>OUT</sub>, CLOCK = 100MSPS FIGURE 11. SFDR vs TEMPERATURE, CLOCK = 100MSPS AMPLITUDE (TOTAL PEAK POWER OF COMBINED TONES) (dBFS) FIGURE 8. SFDR vs AMPLITUDE OF TWO TONES, $f_{CLK}/f_{OUT} = 7$ FIGURE 10. DIFFERENTIAL vs SINGLE-ENDED, CLOCK = 100MSPS FIGURE 12. SINGLE TONE SFDR ### Typical Performance Curves, 5V Power Supply (Continued) FIGURE 13. TWO TONE, CLOCK = 100MSPS FIGURE 15. EIGHT-TONE, CLOCK = 100MSPS FIGURE 17. DIFFERENTIAL NONLINEARITY FIGURE 14. FOUR-TONE, CLOCK = 100MSPS FIGURE 16. FOUR-TONE, CLOCK = 50MSPS FIGURE 18. INTEGRAL NONLINEARITY # Typical Performance Curves, 5V Power Supply (Continued) FIGURE 19. POWER vs CLOCK RATE, $f_{CLK}/f_{OUT} = 10$ , $I_{OUT} = 20$ mA # Typical Performance Curves, 3V Power Supply FIGURE 20. SFDR vs $f_{OUT}$ , CLOCK = 5MSPS FIGURE 22. SFDR vs $f_{OUT}$ , CLOCK = 50MSPS FIGURE 21. SFDR vs f<sub>OUT</sub>, CLOCK = 25MSPS FIGURE 23. SFDR vs f<sub>OUT</sub>, CLOCK = 100MSPS # Typical Performance Curves, 3V Power Supply (Continued) FIGURE 24. SFDR vs $f_{OUT}$ , CLOCK = 125MSPS FIGURE 26. SFDR vs AMPLITUDE, f<sub>CLK</sub>/f<sub>OUT</sub> = 5 FIGURE 28. SFDR vs $I_{OUT}$ , CLOCK = 100MSPS FIGURE 25. SFDR vs AMPLITUDE, $f_{CLK}/f_{OUT} = 10$ FIGURE 27. SFDR vs AMPLITUDE OF TWO TONES, $f_{CLK}/f_{OUT} = 7$ FIGURE 29. DIFFERENTIAL vs SINGLE-ENDED, CLOCK = 100MSPS ### Typical Performance Curves, 3V Power Supply (Continued) FIGURE 30. SFDR vs TEMPERATURE, CLOCK = 100MSPS FIGURE 32. TWO-TONE, CLOCK = 100MSPS FIGURE 34. EIGHT-TONE, CLOCK = 100MSPS FIGURE 31. SINGLE TONE SFDR FIGURE 33. FOUR-TONE, CLOCK = 100MSPS FIGURE 35. FOUR-TONE, CLOCK = 50MSPS # Typical Performance Curves, 3V Power Supply (Continued) FIGURE 36. DIFFERENTIAL NONLINEARITY FIGURE 37. INTEGRAL NONLINEARITY FIGURE 38. POWER vs CLOCK RATE, $f_{CLK}/f_{OUT} = 10$ , $I_{OUT} = 20$ mA ### **Timing Diagrams** FIGURE 39. OUTPUT SETTLING TIME DIAGRAM FIGURE 40. PEAK GLITCH AREA (SINGLET) MEASUREMENT METHOD FIGURE 41. PROPAGATION DELAY, SETUP TIME, HOLD TIME AND MINIMUM PULSE WIDTH DIAGRAM ### **Definition of Specifications** **Integral Linearity Error, INL**, is the measure of the worst case point that deviates from a best fit straight line of data values along the transfer curve. **Differential Linearity Error, DNL**, is the measure of the step size output deviation from code to code. Ideally the step size should be 1 LSB. A DNL specification of 1 LSB or less guarantees monotonicity. **Output Settling Time,** is the time required for the output voltage to settle to within a specified error band measured from the beginning of the output transition. The measurement was done by switching from code 0 to 256, or quarter scale. Termination impedance was $25\Omega$ due to the parallel resistance of the output $50\Omega$ and the oscilloscope's $50\Omega$ input. This also aids the ability to resolve the specified error band without overdriving the oscilloscope. **Singlet Glitch Area,** is the switching transient appearing on the output during a code transition. It is measured as the area under the overshoot portion of the curve and is expressed as a Volt-Time specification. This is tested under the same conditions as 'Output Settling Time.' **Full Scale Gain Error**, is the error from an ideal ratio of 32 between the output current and the full scale adjust current (through R<sub>SFT</sub>). **Full Scale Gain Drift,** is measured by setting the data inputs to all ones and measuring the output voltage through a known resistance as the temperature is varied from $T_{MIN}$ to $T_{MAX}$ . It is defined as the maximum *deviation* from the *value* measured at room temperature to the *value* measured at either $T_{MIN}$ or $T_{MAX}$ . The units are ppm of FSR (full scale range) per $^{O}C$ . **Total Harmonic Distortion, THD**, is the ratio of the DAC output fundamental to the RMS sum of the first five harmonics. **Spurious Free Dynamic Range, SFDR**, is the amplitude difference from the fundamental to the largest harmonically or non-harmonically related spur within the specified window. **Output Voltage Compliance Range**, is the voltage limit imposed on the output. The output impedance load should be chosen such that the voltage developed does not violate the compliance range. **Offset Error**, is measured by setting the data inputs to all zeros and measuring the output voltage through a known resistance. Offset error is defined as the maximum *deviation* of the output current from a value of 0mA. **Offset Drift**, is measured by setting the data inputs to all zeros and measuring the output voltage through a known resistance as the temperature is varied from $T_{MIN}$ to $T_{MAX}$ . It is defined as the maximum *deviation* from the *value* measured at room temperature to the *value* measured at either $T_{MIN}$ or $T_{MAX}$ . The units are ppm of FSR (Full Scale Range) per $^{O}C$ . **Power Supply Rejection**, is measured using a single power supply. Its nominal +5V is varied $\pm 10\%$ and the change in the DAC full scale output is noted. Reference Input Multiplying Bandwidth, is defined as the 3dB bandwidth of the voltage reference input. It is measured by using a sinusoidal waveform as the external reference with the digital inputs set to all 1s. The frequency is increased until the amplitude of the output waveform is 0.707 of its original value. Internal Reference Voltage Drift, is defined as the maximum *deviation* from the *value* measured at room temperature to the *value* measured at either $T_{MIN}$ or $T_{MAX}$ . The units are ppm per $^{o}C$ . ### **Detailed Description** The HI5728 is a dual, 10-bit, current out, CMOS, digital to analog converter. Its maximum update rate is 125MSPS and can be powered by either single or dual power supplies in the recommended range of +3V to +5V. It consumes less than 330mW of power when using a +5V supply with the data switching at 100MSPS. The architecture is based on a segmented current source arrangement that reduces glitch by reducing the amount of current switching at any one time. The five MSBs are represented by 31 major current sources of equivalent current. The five LSBs are comprised of binary weighted current sources. Consider an input waveform to the converter which is ramped through all the codes from 0 to 1023. The five LSB current sources would begin to count up. When they reached the all high state (decimal value of 31) and needed to count to the next code, they would all turn off and the first major current source would turn on. To continue counting upward, the 5 LSBs would count up another 31 codes, and then the next major current source would turn on and the five LSBs would all turn off. The process of the single, equivalent, major current source turning on and the five LSBs turning off each time the converter reaches another 31 codes greatly reduces the glitch at any one switching point. In previous architectures that contained all binary weighted current sources or a binary weighted resistor ladder, the converter might have a substantially larger amount of current turning on and off at certain, worstcase transition points such as mid-scale and quarter scale transitions. By greatly reducing the amount of current switching at certain 'major' transitions, the overall glitch of the converter is dramatically reduced, improving settling times and transient problems. #### Digital Inputs And Termination The HI5728 digital inputs are guaranteed to CMOS levels. However, TTL compatibility can be achieved by lowering the supply voltage to 3V due to the digital threshold of the input buffer being approximately half of the supply voltage. The internal register is updated on the rising edge of the clock. To minimize reflections, proper termination should be implemented. If the lines driving the clock(s) and digital inputs are $50\Omega$ lines, then $50\Omega$ termination resistors should be placed as close to the converter inputs as possible. #### Ground Plane(s) If separate digital and analog ground planes are used, then all of the digital functions of the device and their corresponding components should be over the digital ground plane and terminated to the digital ground plane. The same is true for the analog components and the analog ground plane. Refer to the Application Note on the HI5728 Evaluation Board for further discussion of the ground plane(s) upon availability. #### Noise Reduction To minimize power supply noise, $0.1\mu F$ capacitors should be placed as close as possible to the converter's power supply pins, $AV_{DD}$ and $DV_{DD}$ . Also, should the layout be designed using separate digital and analog ground planes, these capacitors should be terminated to the digital ground for $DV_{DD}$ and to the analog ground for $AV_{DD}$ . Additional filtering of the power supplies on the board is recommended. See the Application Note on the HI5728 Evaluation Board for more information upon availability. #### Voltage Reference The internal voltage reference of the device has a nominal value of +1.2V with a $\pm 60~ppm/^{o}C$ drift coefficient over the full temperature range of the converter. It is recommended that a 0.1 $\mu F$ capacitor be placed as close as possible to the REFIO pin, connected to the analog ground. The REFLO pin (15) selects the reference. The internal reference can be selected if pin 15 is tied low (ground). If an external reference is desired, then pin 15 should be tied high (to the analog supply voltage) and the external reference driven into REFIO, pin 23. The full scale output current of the converter is a function of the voltage reference used and the value of $R_{SET}$ . $I_{OUT}$ should be within the 2mA to 20mA range, through operation below 2mA is possible, with performance degradation. If the internal reference is used, $V_{FSADJ}$ will equal approximately 1.16V (pin 22). If an external reference is used, $V_{FSADJ}$ will equal the external reference. The calculation for $I_{OUT}$ (Full Scale) is: I<sub>OUT</sub> (Full Scale) = (V<sub>FSADJ</sub>/R<sub>SET</sub>)x 32. If the full scale output current is set to 20mA by using the internal voltage reference (1.16V) and a 1.86k $\Omega$ R<sub>SET</sub> resistor, then the input coding to output current will resemble the following: TABLE 1. INPUT CODING vs OUTPUT CURRENT (Per DAC) | INPUT CODE (D9-D0) | IOUTA (mA) | IOUTB (mA) | |--------------------|------------|------------| | 11111 11111 | 20 | 0 | | 10000 00000 | 10 | 10 | | 00000 00000 | 0 | 20 | #### **Outputs** IOUTA and IOUTB (or QOUTA and QOUTB) are complementary current outputs. The sum of the two currents is always equal to the full scale output current minus one LSB. If single ended use is desired, a load resistor can be used to convert the output current to a voltage. It is recommended that the unused output be either grounded or equally terminated. The voltage developed at the output must not violate the output voltage compliance range of -0.3V to 1.25V. R<sub>LOAD</sub> should be chosen so that the desired output voltage is produced in conjunction with the output full scale current, which is described above in the 'Reference' section. If a known line impedance is to be driven, then the output load resistor should be chosen to match this impedance. The output voltage equation is: These outputs can be used in a differential-to-single-ended arrangement to achieve better harmonic rejection. The SFDR measurements in this data sheet were performed with a 1:1 transformer on the output of the DAC (see Figure 1). With the center tap grounded, the output swing of pins 16 and 17 will be biased at zero volts. It is important to note here that the negative voltage output compliance range limit is -300mV, imposing a maximum of 600mV<sub>P-P</sub> amplitude with this configuration. The loading as shown in Figure 1 will result in a 500mV signal at the output of the transformer if the full scale output current of the DAC is set to 20mA. FIGURE 42. $V_{OUT} = 2 \times I_{OUT} \times R_{EQ}$ , where $R_{EQ}$ is ~12.5 $\Omega$ . Allowing the center tap to float will result in identical transformer output, however the output pins of the DAC will have positive DC offset. The $50\Omega$ load on the output of the transformer represents the spectrum analyzer's input impedance. All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site www.intersil.com