Data Sheet September 2000 File File Number 4655.4 # 14-Bit, 130MSPS, CommLink™ High Speed D/A Converter The HI5960 is a 14-bit, 130MSPS (Mega Samples Per Second), high speed, low power, D/A converter which is implemented in an advanced CMOS process. Operating from a single +3V to +5V supply, the converter provides 20mA of full scale output current and includes edgetriggered CMOS input data latches. Low glitch energy and excellent frequency domain performance are achieved using a segmented current source architecture. This device complements the CommLink HI5x60 and HI5x28 family of high speed converters, which includes 8, 10, 12, and 14-bit devices. # **Ordering Information** | PART<br>NUMBER | TEMP.<br>RANGE<br>(°C) | PACKAGE | PKG. NO. | CLOCK<br>SPEED | |-----------------|------------------------|---------------------|----------|----------------| | HI5960IB | -40 to 85 | 28 Ld SOIC | M28.3 | 130MHz | | HI5960SOICEVAL1 | 25 | Evaluation Platform | | 130MHz | HI5960 ### **Pinout** #### TOP VIEW D13 (MSB) 1 28 CLK $DV_{DD}$ DCOM D11 D10 **ACOM** D9 $AV_{DD}$ COMP2 D8 6 D7 22 IOUTA 21 IOUTB D6 **ACOM** D5 COMP1 D4 D3 11 18 FSADJ 17 REFIO D2 16 REFLO D1 13 D0 (LSB) 14 SLEEP ### **Features** | Throughput Rate | 130MSPS | |------------------------|---------| | Low Power (at 100MSPS) | at 5V | - Adjustable Full Scale Output Current . . . . 2mA to 20mA - Internal 1.2V Bandgap Voltage Reference - Single Power Supply from +5V to +3V - · Power Down Mode - CMOS Compatible Inputs - Excellent Spurious Free Dynamic Range (77dBc, f<sub>S</sub> = 50MSPS, f<sub>OUT</sub> = 2.51MHz) - · Excellent Multitone Intermodulation Distortion # **Applications** - · Cellular Basestations - · WLL, Basestation and Subscriber Units - Medical/Test Instrumentation - · Wireless Communications Systems - · Direct Digital Frequency Synthesis - High Resolution Imaging Systems - · Arbitrary Waveform Generators # **Typical Applications Circuit** # Functional Block Diagram # Pin Descriptions | PIN NO. | PIN NAME | DESCRIPTION | | |---------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1-14 | D13 (MSB) Through<br>D0 (LSB) | Digital Data Bit 13, (Most Significant Bit) through Digital Data Bit 0, (Least Significant Bit). | | | 15 | SLEEP | Control Pin for Power-Down mode. Sleep Mode is active high; Connect to ground for Normal Mode. pin has internal 20μA active pulldown current. | | | 16 | REFLO | Connect to analog ground to enable internal 1.2V reference or connect to AV <sub>DD</sub> to disable internal reference. | | | 17 | REFIO | Reference voltage input if internal reference is disabled. Reference voltage output if internal reference is enabled. Use $0.1\mu F$ cap to ground when internal reference is enabled. | | | 18 | FSADJ | Full Scale Current Adjust. Use a resistor to ground to adjust full scale output current. Full Scale Output Current = 32 x V <sub>FSADJ</sub> /R <sub>SET</sub> . | | | 19 | COMP1 | For use in reducing bandwidth/noise. Recommended: connect 0.1μF to AV <sub>DD</sub> . | | | 21 | IOUTB | The complimentary current output of the device. Full scale output current is achieved when all input bits are set to binary 0. | | | 22 | IOUTA | Current output of the device. Full scale output current is achieved when all input bits are set to binary 1. | | | 23 | COMP2 | Connect 0.1µF capacitor to ACOM. | | | 24 | AV <sub>DD</sub> | Analog Supply (+3V to +5V). | | | 20, 25 | ACOM | Connect to Analog Ground. | | | 26 | DCOM | Connect to Digital Ground. | | | 27 | DV <sub>DD</sub> | Digital Supply (+3V to +5V). | | | 28 | CLK | Clock Input. Input data to the DAC passes through the "master" latches when the clock is low an latched into the "master" latches when the clock is high. Data presented to the "slave" latch pass through when the clock is logic high and is latched into the "slave" latches when the clock is logic Adequate setup time must be allowed for the MSBs to pass through the thermometer decoder before clock goes high. This master-slave arrangement comprises an edge-triggered flip-flop, with the Debeing updated on the rising clock edge. It is recommended that the clock edge be skewed such that time is larger than the hold time. | | ### **Absolute Maximum Ratings** | Digital Supply Voltage DV <sub>DD</sub> to DCOM +5.5 | 5V | |-------------------------------------------------------------------|----| | Analog Supply Voltage AVDD to ACOM+5.5 | 5V | | Grounds, ACOM TO DCOM0.3V to +0.3 | 3V | | Digital Input Voltages (D9-D0, CLK, SLEEP) DV <sub>DD</sub> + 0.3 | 3V | | Reference Input Voltage Range AV <sub>DD</sub> + 0.3 | 3V | | Analog Output Current (IOLIT) | nΑ | ### **Thermal Information** | | 7. | |------------------------------------------|-------| | SOIC Package | 75 | | | 10 | | Maximum Junction Temperature | | | Maximum Storage Temperature Range65°C to | 150°C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (SOIC - Lead Tips Only) | | # **Operating Conditions** Temperature Range . . . . . . . . . . . . . . . . . -40°C to 85°C CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE 1. $\theta_{\text{JA}}$ is measured with the component mounted on an evaluation PC board in free air. **Electrical Specifications** $AV_{DD} = DV_{DD} = +5V$ , $V_{REF} = Internal 1.2V$ , IOUTFS = 20mA, $T_A = 25^{\circ}C$ for All Typical Values | | | $T_A = -40^{\circ}C \text{ TO } 85^{\circ}C$ | | | | | |------------------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------|------|--------|----------------------------|--| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | | | SYSTEM PERFORMANCE | | ' | | ' | | | | Resolution | | 14 | - | - | Bits | | | Integral Linearity Error, INL | "Best Fit" Straight Line (Note 8) | -5 | ±2.5 | +5 | LSB | | | Differential Linearity Error, DNL | (Note 8) | -3 | ±1.5 | +3 | LSB | | | Offset Error, I <sub>OS</sub> | (Note 8) | -0.025 | | +0.025 | % FSR | | | Offset Drift Coefficient | (Note 8) | - | 0.1 | - | ppm<br>FSR/ <sup>o</sup> C | | | Full Scale Gain Error, FSE | With External Reference (Notes 2, 8) | -10 | ±2 | +10 | % FSR | | | | With Internal Reference (Notes 2, 8) | -10 | ±1 | +10 | % FSR | | | Full Scale Gain Drift | With External Reference (Note 8) | - | ±50 | - | ppm<br>FSR/°C | | | | With Internal Reference (Note 8) | - | ±100 | - | ppm<br>FSR/ <sup>o</sup> C | | | Full Scale Output Current, IFS | | 2 | - | 20 | mA | | | Output Voltage Compliance Range | (Note 3, 8) | -0.3 | - | 1.25 | V | | | DYNAMIC CHARACTERISTICS | | | | | | | | Maximum Clock Rate, f <sub>CLK</sub> | (Note 3) | 130 | - | - | MHz | | | Output Settling Time, (t <sub>SETT</sub> ) | ±0.05% (±8 LSB) (Note 8) | - | 35 | - | ns | | | Singlet Glitch Area (Peak Glitch) | R <sub>L</sub> = 25Ω (Note 8) | - | 5 | - | pV•s | | | Output Rise Time | Full Scale Step | - | 2.5 | - | ns | | | Output Fall Time | Full Scale Step | - | 2.5 | - | ns | | | Output Capacitance | | - | 10 | - | pF | | | Output Noise | IOUTFS = 20mA | - | 50 | - | pA/√Hz | | | | IOUTFS = 2mA | - | 30 | - | pA/√Hz | | | AC CHARACTERISTICS | | | | • | | | | +5V Power Supply | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 20.2MHz, 30MHz Span (Notes 4, 8) | - | 77 | - | dBc | | | Spurious Free Dynamic Range,<br>SFDR Within a Window | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 5.04MHz, 8MHz Span (Notes 4, 8) | - | 97 | - | dBc | | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 5.02MHz, 8MHz Span (Notes 4, 8) | - | 97 | - | dBc | | $\textbf{Electrical Specifications} \qquad \text{AV}_{DD} = \text{DV}_{DD} = +5 \text{V}, \ \text{V}_{REF} = \text{Internal 1.2V}, \ \text{IOUTFS} = 20 \text{mA}, \ \text{T}_{A} = 25 ^{o} \text{C} \ \text{for All Typical Values} \quad \textbf{(Continued)}$ | | | T <sub>A</sub> = -40°C TO 85°C | | | | |-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------|-----|-----|-------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | | +5V Power Supply | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 4.0MHz (Notes 4, 8) | - | -71 | - | dBc | | Total Harmonic Distortion (THD) to Nyquist | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 2.0MHz (Notes 4, 8) | - | -75 | - | dBc | | , 4= | f <sub>CLK</sub> = 25MSPS, f <sub>OUT</sub> = 1.0MHz (Notes 4, 8) | - | -77 | - | dBc | | +5V Power Supply | f <sub>CLK</sub> = 130MSPS, f <sub>OUT</sub> = 40.4MHz (Notes 4, 8) | - | 56 | - | dBc | | Spurious Free Dynamic Range,<br>SFDR to Nyquist (f <sub>CLK</sub> /2) | f <sub>CLK</sub> = 130MSPS, f <sub>OUT</sub> = 10.1MHz (Notes 4, 8) | - | 67 | - | dBc | | | f <sub>CLK</sub> = 130MSPS, f <sub>OUT</sub> = 5.02MHz, T = 25 <sup>o</sup> C (Notes 4, 8) | 68 | 74 | - | dBc | | | f <sub>CLK</sub> = 130MSPS, f <sub>OUT</sub> = 5.02MHz, T = Min to Max (Notes 4, 8) | 66 | - | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 40.4MHz (Notes 4, 8) | - | 55 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 20.2MHz (Notes 4, 8) | - | 63 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 5.04MHz, T = 25 <sup>o</sup> C (Notes 4, 8) | 68 | 74 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 5.04MHz, T = Min to Max (Notes 4, 8) | 66 | - | | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 2.51MHz (Notes 4, 8) | - | 76 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 20.2MHz (Notes 4, 8) | - | 65 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 5.02MHz, T = 25 <sup>o</sup> C (Notes 4, 8) | 68 | 74 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 5.02MHz, T = Min to Max (Notes 4, 8) | 66 | - | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 2.51MHz (Notes 4, 8) | - | 77 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 1.00MHz (Notes 4, 8) | - | 79 | - | dBc | | | f <sub>CLK</sub> = 25MSPS, f <sub>OUT</sub> = 1.0MHz (Notes 4, 8) | - | 79 | - | dBc | | +5V Power Supply<br>Multitone Power Ratio | f <sub>CLK</sub> = 20MSPS, f <sub>OUT</sub> = 2.0MHz to 2.99MHz, 8 Tones at 110kHz Spacing (Notes 4, 8) | - | 76 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 10MHz to 14.95MHz, 8 Tones at 530kHz Spacing (Notes 4, 8) | - | 76 | - | dBc | | +3V Power Supply | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 20.2MHz, 30MHz Span (Notes 4, 8) | - | 80 | - | dBc | | Spurious Free Dynamic Range,<br>SFDR Within a Window | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 5.04MHz, 8MHz Span (Notes 4, 8) | - | 95 | - | dBc | | J. 2 | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 5.02MHz, 8MHz Span (Notes 4, 8) | - | 95 | - | dBc | | +3V Power Supply | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 4.0MHz (Notes 4, 8) | - | -70 | - | dBc | | Total Harmonic Distortion (THD) to Nyquist | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 2.0MHz (Notes 4, 8) | - | -74 | - | dBc | | , qu.o. | f <sub>CLK</sub> = 25MSPS, f <sub>OUT</sub> = 1.0MHz (Notes 4, 8) | - | -76 | - | dBc | | +3V Power Supply | f <sub>CLK</sub> = 130MSPS, f <sub>OUT</sub> = 40.4MHz (Notes 4, 8) | - | 48 | - | dBc | | Spurious Free Dynamic Range,<br>SFDR to Nyquist (f <sub>CLK</sub> /2) | f <sub>CLK</sub> = 130MSPS, f <sub>OUT</sub> = 10.1MHz (Notes 4, 8) | - | 66 | - | dBc | | o. 2 · · · · · · · · · · · · · · · · · · | f <sub>CLK</sub> = 130MSPS, f <sub>OUT</sub> = 5.02MHz (Notes 4, 8) | - | 74 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 40.4MHz (Notes 4, 8) | - | 49 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 20.2MHz (Notes 4, 8) | - | 59 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 5.04MHz (Notes 4, 8) | - | 72 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 2.51MHz (Notes 4, 8) | - | 77 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 20.2MHz (Notes 4, 8) | - | 56 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 5.02MHz, T = 25 <sup>o</sup> C (Notes 4, 8) | 68 | 73 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 5.02MHz, T = Min to Max (Notes 4, 8) | 66 | - | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 2.51MHz (Notes 4, 8) | - | 76 | - | dBc | | | f <sub>CLK</sub> = 50MSPS, f <sub>OUT</sub> = 1.00MHz (Notes 4, 8) | - | 79 | - | dBc | | | f <sub>CLK</sub> = 25MSPS, f <sub>OUT</sub> = 1.0MHz (Notes 4, 8) | - | 78 | - | dBc | $\textbf{Electrical Specifications} \hspace{0.5cm} \text{AV}_{DD} = \text{DV}_{DD} = +5 \text{V}, \hspace{0.5cm} \text{V}_{REF} = \text{Internal 1.2V}, \hspace{0.5cm} \text{IOUTFS} = 20 \text{mA}, \hspace{0.5cm} \text{T}_{A} = 25 \text{°C for All Typical Values} \hspace{0.5cm} \textbf{(Continued)}$ | | | $T_A = -40^{\circ}C \text{ TO } 85^{\circ}C$ | | | | |-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------|-----|------|---------------------| | PARAMETER | TEST CONDITIONS | | TYP | MAX | UNITS | | +3V Power Supply<br>Multitone Power Ratio | $f_{CLK}$ = 20MSPS, $f_{OUT}$ = 2.0MHz to 2.99MHz, 8 Tones at 110kHz Spacing (Notes 4, 8) | - | 75 | - | dBc | | | f <sub>CLK</sub> = 100MSPS, f <sub>OUT</sub> = 10MHz to 14.95MHz, 8 Tones at 530kHz Spacing (Notes 4, 8) | - | 77 | - | dBc | | VOLTAGE REFERENCE | | | | ' | | | Internal Reference Voltage, V <sub>FSADJ</sub> | Pin 18 Voltage with Internal Reference | 1.13 | 1.2 | 1.28 | V | | Internal Reference Voltage Drift | | - | ±60 | - | ppm/ <sup>o</sup> C | | Internal Reference Output Current<br>Sink/Source Capability | | - | ±50 | - | μА | | Reference Input Impedance | | - | 1 | - | MΩ | | Reference Input Multiplying Bandwidth | (Note 8) | - | 1.4 | - | MHz | | DIGITAL INPUTS D11-D0, CLK | | | | | | | Input Logic High Voltage with 5V Supply, V <sub>IH</sub> | (Note 3) | 3.5 | 5 | - | V | | Input Logic High Voltage with 3V Supply, V <sub>IH</sub> | (Note 3) | 2.1 | 3 | - | V | | Input Logic Low Voltage with 5V Supply, V <sub>IL</sub> | (Note 3) | - | 0 | 1.3 | V | | Input Logic Low Voltage with 3V Supply, V <sub>IL</sub> | (Note 3) | - | 0 | 0.9 | V | | Sleep Input Current, I <sub>IH</sub> | | -25 | - | +25 | μА | | Input Logic Current, I <sub>IH</sub> | | -20 | - | +20 | μА | | Input Logic Current, I <sub>IL</sub> | | -10 | - | +10 | μА | | Digital Input Capacitance, C <sub>IN</sub> | | - | 5 | - | pF | | TIMING CHARACTERISTICS | | | • | ' | | | Data Setup Time, t <sub>SU</sub> | See Figure 4 (Note 3) | - | 1.5 | - | ns | | Data Hold Time, t <sub>HLD</sub> | See Figure 4 (Note 3) | - | 1.2 | - | ns | | Propagation Delay Time, t <sub>PD</sub> | See Figure 4 | - | 2.5 | - | ns | | CLK Pulse Width, t <sub>PW1</sub> , t <sub>PW2</sub> | See Figure 4 (Note 3) | 4 | - | - | ns | | | | | | | | $\textbf{Electrical Specifications} \hspace{0.5cm} \text{AV}_{DD} = \text{DV}_{DD} = +5 \text{V}, \hspace{0.5cm} \text{V}_{REF} = \text{Internal 1.2V, IOUTFS} = 20 \text{mA}, \hspace{0.5cm} \text{T}_{A} = 25 \text{°C for All Typical Values} \hspace{0.5cm} \textbf{(Continued)} \\ \hspace{0.5cm} \text{(Continued)} \text{(Co$ | | | T <sub>A</sub> = | $T_A = -40^{\circ}C \text{ TO } 85^{\circ}C$ | | | | |------------------------------------------------|-------------------------------|------------------|----------------------------------------------|------|---------|--| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | | | POWER SUPPLY CHARACTERISTIC | CS CS | • | | • | • | | | AV <sub>DD</sub> Power Supply | (Notes 9) | 2.7 | 5.0 | 5.5 | V | | | DV <sub>DD</sub> Power Supply | (Notes 9) | 2.7 | 5.0 | 5.5 | V | | | Analog Supply Current (I <sub>AVDD</sub> ) | 5V or 3V, IOUTFS = 20mA | - | 23 | - | mA | | | | 5V or 3V, IOUTFS = 2mA | - | 5 | - | mA | | | Digital Supply Current (I <sub>DVDD</sub> ) | 5V (Note 5) | - | 7 | - | mA | | | | 5V (Note 6) | - | 13 | - | mA | | | | 5V (Note 7) | - | 10 | - | mA | | | | 3V (Note 5) | - | 2 | - | mA | | | | 3V (Note 6) | - | 6 | - | mA | | | | 3V (Note 7) | - | 5 | - | mA | | | Supply Current (I <sub>AVDD</sub> ) Sleep Mode | 5V or 3V, IOUTFS = Don't Care | - | 2.7 | - | mA | | | Power Dissipation | 5V, IOUTFS = 20mA (Note 5) | - | 150 | - | mW | | | | 5V, IOUTFS = 20mA (Note 6) | - | 180 | 200 | mW | | | | 5V, IOUTFS = 20mA (Note 7) | - | 165 | - | mW | | | | 5V, IOUTFS = 2mA (Note 6) | - | 80 | - | mW | | | | 3V, IOUTFS = 20mA (Note 5) | - | 75 | - | mW | | | | 3V, IOUTFS = 20mA (Note 6) | - | 87 | 100 | mW | | | | 3V, IOUTFS = 20mA (Note 7) | - | 84 | - | mW | | | | 3V, IOUTFS = 2mA (Note 6) | - | 32 | - | mW | | | Power Supply Rejection | Single Supply (Note 8) | -0.2 | - | +0.2 | % FSR/V | | ### NOTES: - 2. Gain Error measured as the error in the ratio between the full scale output current and the current through R<sub>SET</sub> (typically 625μA). Ideally the ratio should be 32. - 3. Parameter guaranteed by design or characterization and not production tested. - 4. Spectral measurements made with differential transformer coupled output and no external filtering. - 5. Measured with the clock at 50MSPS and the output frequency at 10MHz. - 6. Measured with the clock at 100MSPS and the output frequency at 40MHz. - 7. Measured with the clock at 130MSPS and the output frequency at 10MHz. - 8. See "Definition of Specifications". - 9. It is recommended that the output current be reduced to 12mA or less to maintain optimum performance for operation below 3V. DV<sub>DD</sub> and AV<sub>DD</sub> do not have to be equal. # **Definition of Specifications** **Differential Linearity Error, DNL**, is the measure of the step size output deviation from code to code. Ideally the step size should be 1 LSB. A DNL specification of 1 LSB or less guarantees monotonicity. **Full Scale Gain Drift,** is measured by setting the data inputs to be all logic high (all 1s) and measuring the output voltage through a known resistance as the temperature is varied from $T_{MIN}$ to $T_{MAX}$ . It is defined as the maximum *deviation* from the *value* measured at room temperature to the *value* measured at either $T_{MIN}$ or $T_{MAX}$ . The units are ppm of FSR (full scale range) per $^{o}C$ . **Full Scale Gain Error**, is the error from an ideal ratio of 32 between the output current and the full scale adjust current (through R<sub>SET</sub>). **Integral Linearity Error, INL,** is the measure of the worst case point that deviates from a best fit straight line of data values along the transfer curve. **Internal Reference Voltage Drift,** is defined as the maximum *deviation* from the *value* measured at room temperature to the *value* measured at either $T_{MIN}$ or $T_{MAX}$ . The units are ppm per $^{o}C$ . **Offset Drift,** is measured by setting the data inputs to all logic low (all 0s) and measuring the output voltage through a known resistance as the temperature is varied from $T_{MIN}$ to $T_{MAX}$ . It is defined as the maximum *deviation* from the *value* measured at room temperature to the *value* measured at either $T_{MIN}$ or $T_{MAX}$ . The units are ppm of FSR (full scale range) per degree $^{O}C$ . **Offset Error,** is measured by setting the data inputs to all logic low (all 0s) and measuring the output voltage through a known resistance. Offset error is defined as the maximum *deviation* of the output current from a value of 0mA. Output Settling Time, is the time required for the output voltage to settle to within a specified error band measured from the beginning of the output transition. The measurement is done by switching quarter scale. Termination impedance was $25\Omega$ due to the parallel resistance of the $50\Omega$ loading on the output and the oscilloscope's $50\Omega$ input. This also aids the ability to resolve the specified error band without overdriving the oscilloscope. **Output Voltage Compliance Range**, is the voltage limit imposed on the output. The output impedance should be chosen such that the voltage developed does not violate the compliance range. **Power Supply Rejection,** is measured using a single power supply. The supply's nominal +5V is varied $\pm 10\%$ and the change in the DAC full scale output is noted. **Reference Input Multiplying Bandwidth,** is defined as the 3dB bandwidth of the voltage reference input. It is measured by using a sinusoidal waveform as the external reference with the digital inputs set to all 1s. The frequency is increased until the amplitude of the output waveform is 0.707 (-3dB) of its original value. **Singlet Glitch Area,** is the switching transient appearing on the output during a code transition. It is measured as the area under the overshoot portion of the curve and is expressed as a Volt-Time specification. This is tested using a single code transition across a major current source. **Spurious Free Dynamic Range, SFDR**, is the amplitude difference from the fundamental signal to the largest harmonically or non-harmonically related spur within the specified frequency window. **Total Harmonic Distortion, THD,** is the ratio of the RMS value of the fundamental output signal to the RMS sum of the first five harmonic components. # **Detailed Description** The HI5960 is a 14-bit, current out, CMOS, digital to analog converter. Its maximum update rate is 130MSPS and can be powered by either single or dual power supplies in the recommended range of +3V to +5V. Operation with clock rates higher than 130MSPS is possible; please contact the factory for more information. It consumes less than 180mW of power when using a +5V supply with the data switching at 130MSPS. The architecture is based on a segmented current source arrangement that reduces glitch by reducing the amount of current switching at any one time. In previous architectures that contained all binary weighted current sources or a binary weighted resistor ladder, the converter might have a substantially larger amount of current turning on and off at certain, worst-case transition points such as midscale and quarter scale transitions. By greatly reducing the amount of current switching at certain "major" transitions, the overall glitch of the converter is dramatically reduced, improving settling time, transient problems, and accuracy. ### Digital Inputs and Termination The HI5960 digital inputs are guaranteed to CMOS levels. However, TTL compatibility can be achieved by lowering the supply voltage to 3V due to the digital threshold of the input buffer being approximately half of the supply voltage. The internal register is updated on the rising edge of the clock. To minimize reflections, proper termination should be implemented. If the lines driving the clock and the digital inputs are long $50\Omega$ lines, then $50\Omega$ termination resistors should be placed as close to the converter inputs as possible connected to the digital ground plane (if separate grounds are used). These termination resistors are not likely needed as long as the digital waveform source is within a few inches of the DAC. ### **Ground Planes** Separate digital and analog ground planes should be used. All of the digital functions of the device and their corresponding components should be located over the digital ground plane and terminated to the digital ground plane. The same is true for the analog components and the analog ground plane. Consult Application Note 9853. ### Noise Reduction To minimize power supply noise, $0.1\mu F$ capacitors should be placed as close as possible to the converter's power supply pins, $AV_{DD}$ and $DV_{DD}$ . Also, the layout should be designed using separate digital and analog ground planes and these capacitors should be terminated to the digital ground for $DV_{DD}$ and to the analog ground for $AV_{DD}$ . Additional filtering of the power supplies on the board is recommended. ### Voltage Reference The internal voltage reference of the device has a nominal value of +1.2V with a $\pm 60 ppm/^{O}C$ drift coefficient over the full temperature range of the converter. It is recommended that a $0.1 \mu F$ capacitor be placed as close as possible to the REFIO pin, connected to the analog ground. The REFLO pin (16) selects the reference. The internal reference can be selected if pin 16 is tied low (ground). If an external reference is desired, then pin 16 should be tied high (the analog supply voltage) and the external reference driven into REFIO, pin 17. The full scale output current of the converter is a function of the voltage reference used and the value of RSET. $I_{OUT}$ should be within the 2mA to 20mA range, though operation below 2mA is possible, with performance degradation. If the internal reference is used, $V_{FSADJ}$ will equal approximately 1.2V (pin 18). If an external reference is used, $V_{FSADJ}$ will equal the external reference. The calculation for $I_{OLT}$ (Full Scale) is: I<sub>OUT</sub>(Full Scale) = (V<sub>FSAD,J</sub>/R<sub>SFT)</sub> X 32. If the full scale output current is set to 20mA by using the internal voltage reference (1.2V) and a 1.91k $\Omega$ R<sub>SET</sub> resistor, then the input coding to output current will resemble the following: **TABLE 1. INPUT CODING vs OUTPUT CURRENT** | INPUT CODE (D13-D0) | IOUTA (mA) | IOUTB (mA) | |---------------------|------------|------------| | 1111 11111 11111 | 20 | 0 | | 1000 00000 00000 | 10 | 10 | | 0000 00000 00000 | 0 | 20 | ### **Outputs** IOUTA and IOUTB are complementary current outputs. The sum of the two currents is always equal to the full scale output current minus one LSB. If single ended use is desired, a load resistor can be used to convert the output current to a voltage. It is recommended that the unused output be either grounded or equally terminated. The voltage developed at the output must not violate the output voltage compliance range of -0.3V to 1.25V. R<sub>LOAD</sub> (the impedance loading each current output) should be chosen so that the desired output voltage is produced in conjunction with the output full scale current. If a known line impedance is to be driven, then the output load resistor should be chosen to match this impedance. The output voltage equation is: These outputs can be used in a differential-to-single-ended arrangement to achieve better harmonic rejection. The SFDR measurements in this data sheet were performed with a 1:1 transformer on the output of the DAC (see Figure 1). With the center tap grounded, the output swing of pins 21 and 22 will be biased at zero volts. The loading as shown in Figure 1 will result in a 500mV signal at the output of the transformer if the full scale output current of the DAC is set to 20mA. FIGURE 1. $V_{OUT} = 2 \times I_{OUT} \times R_{EQ}$ , where $R_{EQ}$ is ~12.5 $\Omega$ . Allowing the center tap to float will result in identical transformer output, however the output pins of the DAC will have positive DC offset. Since the DAC's output voltage compliance range is -0.3V to +1.25V, the center tap may need to be left floating or DC offset in order to increase the amount of signal swing available. The $50\Omega$ load on the output of the transformer represents the spectrum analyzer's input impedance. # **Timing Diagrams** FIGURE 2. OUTPUT SETTLING TIME DIAGRAM FIGURE 3. PEAK GLITCH AREA (SINGLET) MEASUREMENT METHOD FIGURE 4. PROPAGATION DELAY, SETUP TIME, HOLD TIME AND MINIMUM PULSE WIDTH DIAGRAM All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site www.intersil.com